Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.44.6.1
      1  1.44.6.1  wrstuden /*	$NetBSD: pciide.c,v 1.44.6.1 1999/12/27 18:35:23 wrstuden Exp $	*/
      2      1.41    bouyer 
      3      1.41    bouyer 
      4      1.41    bouyer /*
      5      1.41    bouyer  * Copyright (c) 1999 Manuel Bouyer.
      6      1.41    bouyer  *
      7      1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8      1.41    bouyer  * modification, are permitted provided that the following conditions
      9      1.41    bouyer  * are met:
     10      1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11      1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12      1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14      1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15      1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16      1.41    bouyer  *    must display the following acknowledgement:
     17      1.41    bouyer  *	This product includes software developed by the University of
     18      1.41    bouyer  *	California, Berkeley and its contributors.
     19      1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20      1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21      1.41    bouyer  *    without specific prior written permission.
     22      1.41    bouyer  *
     23      1.41    bouyer  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24      1.41    bouyer  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25      1.41    bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26      1.41    bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27      1.41    bouyer  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28      1.41    bouyer  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29      1.41    bouyer  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30      1.41    bouyer  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31      1.41    bouyer  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32      1.41    bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33      1.41    bouyer  * SUCH DAMAGE.
     34      1.41    bouyer  *
     35      1.41    bouyer  */
     36      1.41    bouyer 
     37       1.1       cgd 
     38       1.1       cgd /*
     39       1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     40       1.1       cgd  *
     41       1.1       cgd  * Redistribution and use in source and binary forms, with or without
     42       1.1       cgd  * modification, are permitted provided that the following conditions
     43       1.1       cgd  * are met:
     44       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     45       1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     46       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     47       1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     48       1.1       cgd  *    documentation and/or other materials provided with the distribution.
     49       1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     50       1.1       cgd  *    must display the following acknowledgement:
     51       1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     52       1.1       cgd  *	for the NetBSD Project.
     53       1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     54       1.1       cgd  *    derived from this software without specific prior written permission
     55       1.1       cgd  *
     56       1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     57       1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     58       1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     59       1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     60       1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     61       1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     62       1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     63       1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     64       1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     65       1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     66       1.1       cgd  */
     67       1.1       cgd 
     68       1.1       cgd /*
     69       1.1       cgd  * PCI IDE controller driver.
     70       1.1       cgd  *
     71       1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     72       1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     73       1.1       cgd  *
     74       1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     75       1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     76       1.2       cgd  * 5/16/94" from the PCI SIG.
     77       1.1       cgd  *
     78       1.1       cgd  */
     79       1.1       cgd 
     80      1.36      ross #ifndef WDCDEBUG
     81      1.26    bouyer #define WDCDEBUG
     82      1.36      ross #endif
     83      1.26    bouyer 
     84       1.9    bouyer #define DEBUG_DMA   0x01
     85       1.9    bouyer #define DEBUG_XFERS  0x02
     86       1.9    bouyer #define DEBUG_FUNCS  0x08
     87       1.9    bouyer #define DEBUG_PROBE  0x10
     88       1.9    bouyer #ifdef WDCDEBUG
     89      1.26    bouyer int wdcdebug_pciide_mask = 0;
     90       1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     91       1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     92       1.9    bouyer #else
     93       1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     94       1.9    bouyer #endif
     95       1.1       cgd #include <sys/param.h>
     96       1.1       cgd #include <sys/systm.h>
     97       1.1       cgd #include <sys/device.h>
     98       1.9    bouyer #include <sys/malloc.h>
     99       1.9    bouyer 
    100  1.44.6.1  wrstuden #include <machine/endian.h>
    101  1.44.6.1  wrstuden 
    102       1.9    bouyer #include <vm/vm.h>
    103       1.9    bouyer #include <vm/vm_param.h>
    104       1.9    bouyer #include <vm/vm_kern.h>
    105       1.1       cgd 
    106       1.1       cgd #include <dev/pci/pcireg.h>
    107       1.1       cgd #include <dev/pci/pcivar.h>
    108       1.9    bouyer #include <dev/pci/pcidevs.h>
    109       1.1       cgd #include <dev/pci/pciidereg.h>
    110       1.1       cgd #include <dev/pci/pciidevar.h>
    111       1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    112       1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113       1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114      1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115      1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116      1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117      1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118      1.35   thorpej 
    119      1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    120      1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    121      1.39       mrg 					      int));
    122      1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    123      1.39       mrg 					   int, u_int8_t));
    124      1.39       mrg 
    125      1.14    bouyer static __inline u_int8_t
    126      1.14    bouyer pciide_pci_read(pc, pa, reg)
    127      1.14    bouyer 	pci_chipset_tag_t pc;
    128      1.14    bouyer 	pcitag_t pa;
    129      1.14    bouyer 	int reg;
    130      1.14    bouyer {
    131      1.39       mrg 
    132      1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    133      1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    134      1.14    bouyer }
    135      1.14    bouyer 
    136      1.14    bouyer static __inline void
    137      1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    138      1.14    bouyer 	pci_chipset_tag_t pc;
    139      1.14    bouyer 	pcitag_t pa;
    140      1.14    bouyer 	int reg;
    141      1.14    bouyer 	u_int8_t val;
    142      1.14    bouyer {
    143      1.14    bouyer 	pcireg_t pcival;
    144      1.14    bouyer 
    145      1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    146      1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    147      1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    148      1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    149      1.14    bouyer }
    150      1.14    bouyer 
    151      1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    152       1.9    bouyer 
    153      1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    154      1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    155      1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    156       1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    157       1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    158       1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    159       1.9    bouyer 
    160      1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    161      1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    162       1.9    bouyer 
    163      1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    164      1.41    bouyer void cmd0643_6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    165      1.28    bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
    166      1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    167      1.41    bouyer 			struct pciide_softc *, int));
    168      1.41    bouyer int  cmd_pci_intr __P((void *));
    169      1.18  drochner 
    170      1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171      1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    172      1.18  drochner 
    173      1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    174      1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    175       1.9    bouyer 
    176      1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    177      1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    178      1.41    bouyer int  acer_pci_intr __P((void *));
    179      1.41    bouyer 
    180      1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    181      1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    182      1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    183      1.30    bouyer 
    184      1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    185       1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    186       1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    187       1.9    bouyer void pciide_dma_start __P((void*, int, int, int));
    188       1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    189      1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    190       1.9    bouyer 
    191       1.9    bouyer struct pciide_product_desc {
    192      1.39       mrg 	u_int32_t ide_product;
    193      1.39       mrg 	int ide_flags;
    194      1.39       mrg 	const char *ide_name;
    195      1.41    bouyer 	/* map and setup chip, probe drives */
    196      1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    197       1.9    bouyer };
    198       1.9    bouyer 
    199       1.9    bouyer /* Flags for ide_flags */
    200      1.41    bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
    201       1.9    bouyer 
    202       1.9    bouyer /* Default product description for devices not known from this controller */
    203       1.9    bouyer const struct pciide_product_desc default_product_desc = {
    204      1.39       mrg 	0,
    205      1.39       mrg 	0,
    206      1.39       mrg 	"Generic PCI IDE controller",
    207      1.41    bouyer 	default_chip_map,
    208       1.9    bouyer };
    209       1.1       cgd 
    210       1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    211      1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    212      1.39       mrg 	  0,
    213      1.39       mrg 	  "Intel 82092AA IDE controller",
    214      1.41    bouyer 	  default_chip_map,
    215      1.39       mrg 	},
    216      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    217      1.39       mrg 	  0,
    218      1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    219      1.41    bouyer 	  piix_chip_map,
    220      1.39       mrg 	},
    221      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    222      1.39       mrg 	  0,
    223      1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    224      1.41    bouyer 	  piix_chip_map,
    225      1.39       mrg 	},
    226      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    227      1.39       mrg 	  0,
    228      1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    229      1.41    bouyer 	  piix_chip_map,
    230      1.39       mrg 	},
    231      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    232      1.42    bouyer 	  0,
    233      1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    234      1.42    bouyer 	  piix_chip_map,
    235      1.42    bouyer 	},
    236      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    237      1.42    bouyer 	  0,
    238      1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    239      1.42    bouyer 	  piix_chip_map,
    240      1.42    bouyer 	},
    241      1.39       mrg 	{ 0,
    242      1.39       mrg 	  0,
    243      1.39       mrg 	  NULL,
    244      1.39       mrg 	}
    245       1.9    bouyer };
    246      1.39       mrg 
    247       1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    248      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    249      1.41    bouyer 	  0,
    250      1.39       mrg 	  "CMD Technology PCI0640",
    251      1.41    bouyer 	  cmd_chip_map
    252      1.39       mrg 	},
    253      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    254      1.41    bouyer 	  0,
    255      1.39       mrg 	  "CMD Technology PCI0643",
    256      1.41    bouyer 	  cmd0643_6_chip_map,
    257      1.39       mrg 	},
    258      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    259      1.41    bouyer 	  0,
    260      1.39       mrg 	  "CMD Technology PCI0646",
    261      1.41    bouyer 	  cmd0643_6_chip_map,
    262      1.39       mrg 	},
    263      1.39       mrg 	{ 0,
    264      1.39       mrg 	  0,
    265      1.39       mrg 	  NULL,
    266      1.39       mrg 	}
    267       1.9    bouyer };
    268       1.9    bouyer 
    269       1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    270      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    271      1.39       mrg 	  0,
    272      1.39       mrg 	  "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
    273      1.41    bouyer 	  apollo_chip_map,
    274      1.39       mrg 	 },
    275      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    276      1.39       mrg 	  0,
    277      1.39       mrg 	  "VIA Technologies VT82C586A IDE Controller",
    278      1.41    bouyer 	  apollo_chip_map,
    279      1.39       mrg 	},
    280      1.39       mrg 	{ 0,
    281      1.39       mrg 	  0,
    282      1.39       mrg 	  NULL,
    283      1.39       mrg 	}
    284      1.18  drochner };
    285      1.18  drochner 
    286      1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    287      1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    288      1.39       mrg 	  0,
    289      1.39       mrg 	  "Contaq Microsystems CY82C693 IDE Controller",
    290      1.41    bouyer 	  cy693_chip_map,
    291      1.39       mrg 	},
    292      1.39       mrg 	{ 0,
    293      1.39       mrg 	  0,
    294      1.39       mrg 	  NULL,
    295      1.39       mrg 	}
    296      1.18  drochner };
    297      1.18  drochner 
    298      1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    299      1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    300      1.39       mrg 	  0,
    301      1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    302      1.41    bouyer 	  sis_chip_map,
    303      1.39       mrg 	},
    304      1.39       mrg 	{ 0,
    305      1.39       mrg 	  0,
    306      1.39       mrg 	  NULL,
    307      1.39       mrg 	}
    308       1.9    bouyer };
    309       1.9    bouyer 
    310      1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    311      1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    312      1.39       mrg 	  0,
    313      1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    314      1.41    bouyer 	  acer_chip_map,
    315      1.39       mrg 	},
    316      1.39       mrg 	{ 0,
    317      1.39       mrg 	  0,
    318      1.41    bouyer 	  NULL,
    319      1.41    bouyer 	}
    320      1.41    bouyer };
    321      1.41    bouyer 
    322      1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    323      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    324      1.41    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    325      1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    326      1.41    bouyer 	  pdc202xx_chip_map,
    327      1.41    bouyer 	},
    328      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    329      1.41    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    330      1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    331      1.41    bouyer 	  pdc202xx_chip_map,
    332      1.41    bouyer 	},
    333      1.41    bouyer 	{ 0,
    334      1.39       mrg 	  0,
    335      1.39       mrg 	  NULL,
    336      1.39       mrg 	}
    337      1.30    bouyer };
    338      1.30    bouyer 
    339       1.9    bouyer struct pciide_vendor_desc {
    340      1.39       mrg 	u_int32_t ide_vendor;
    341      1.39       mrg 	const struct pciide_product_desc *ide_products;
    342       1.9    bouyer };
    343       1.9    bouyer 
    344       1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    345      1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    346      1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    347      1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    348      1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    349      1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    350      1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    351      1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    352      1.39       mrg 	{ 0, NULL }
    353       1.1       cgd };
    354       1.1       cgd 
    355       1.1       cgd #define	PCIIDE_CHANNEL_NAME(chan)	((chan) == 0 ? "primary" : "secondary")
    356       1.1       cgd 
    357      1.13    bouyer /* options passed via the 'flags' config keyword */
    358      1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    359      1.13    bouyer 
    360       1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    361       1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    362       1.1       cgd 
    363       1.1       cgd struct cfattach pciide_ca = {
    364       1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    365       1.1       cgd };
    366      1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    367      1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    368      1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    369      1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    370      1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    371      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    372      1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    373      1.41    bouyer 	    struct pci_attach_args *));
    374      1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    375      1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    376      1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    377      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    378      1.28    bouyer int	pciiide_chan_candisable __P((struct pciide_channel *));
    379      1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    380      1.28    bouyer 	    struct pciide_channel *, int, int));
    381       1.5       cgd int	pciide_print __P((void *, const char *pnp));
    382       1.1       cgd int	pciide_compat_intr __P((void *));
    383       1.1       cgd int	pciide_pci_intr __P((void *));
    384       1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    385       1.1       cgd 
    386      1.39       mrg const struct pciide_product_desc *
    387       1.9    bouyer pciide_lookup_product(id)
    388      1.39       mrg 	u_int32_t id;
    389       1.9    bouyer {
    390      1.39       mrg 	const struct pciide_product_desc *pp;
    391      1.39       mrg 	const struct pciide_vendor_desc *vp;
    392       1.9    bouyer 
    393      1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    394      1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    395      1.39       mrg 			break;
    396       1.9    bouyer 
    397      1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    398      1.39       mrg 		return NULL;
    399       1.9    bouyer 
    400      1.39       mrg 	for (; pp->ide_name != NULL; pp++)
    401      1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    402      1.39       mrg 			break;
    403       1.9    bouyer 
    404      1.39       mrg 	if (pp->ide_name == NULL)
    405      1.39       mrg 		return NULL;
    406      1.39       mrg 	return pp;
    407       1.9    bouyer }
    408       1.6       cgd 
    409       1.1       cgd int
    410       1.1       cgd pciide_match(parent, match, aux)
    411       1.1       cgd 	struct device *parent;
    412       1.1       cgd 	struct cfdata *match;
    413       1.1       cgd 	void *aux;
    414       1.1       cgd {
    415       1.1       cgd 	struct pci_attach_args *pa = aux;
    416      1.41    bouyer 	const struct pciide_product_desc *pp;
    417       1.1       cgd 
    418       1.1       cgd 	/*
    419       1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    420       1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    421       1.1       cgd 	 * work in a standardized way...
    422       1.1       cgd 	 */
    423       1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    424       1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    425       1.1       cgd 		return (1);
    426       1.1       cgd 	}
    427       1.1       cgd 
    428      1.41    bouyer 	/*
    429      1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    430      1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    431      1.41    bouyer 	 */
    432      1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    433      1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    434      1.41    bouyer 		return (1);
    435      1.41    bouyer 	}
    436      1.41    bouyer 
    437       1.1       cgd 	return (0);
    438       1.1       cgd }
    439       1.1       cgd 
    440       1.1       cgd void
    441       1.1       cgd pciide_attach(parent, self, aux)
    442       1.1       cgd 	struct device *parent, *self;
    443       1.1       cgd 	void *aux;
    444       1.1       cgd {
    445       1.1       cgd 	struct pci_attach_args *pa = aux;
    446       1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    447       1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    448       1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    449      1.41    bouyer 	pcireg_t csr;
    450       1.1       cgd 	char devinfo[256];
    451       1.1       cgd 
    452      1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    453       1.9    bouyer 	if (sc->sc_pp == NULL) {
    454       1.9    bouyer 		sc->sc_pp = &default_product_desc;
    455       1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    456       1.9    bouyer 		printf(": %s (rev. 0x%02x)\n", devinfo,
    457       1.9    bouyer 		    PCI_REVISION(pa->pa_class));
    458       1.9    bouyer 	} else {
    459       1.9    bouyer 		printf(": %s\n", sc->sc_pp->ide_name);
    460       1.9    bouyer 	}
    461      1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    462      1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    463      1.41    bouyer #ifdef WDCDEBUG
    464      1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    465      1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    466      1.41    bouyer #endif
    467      1.28    bouyer 
    468      1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    469       1.1       cgd 
    470      1.16    bouyer 	if (sc->sc_dma_ok) {
    471      1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    472      1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    473      1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    474      1.16    bouyer 	}
    475       1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    476       1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    477       1.5       cgd }
    478       1.5       cgd 
    479      1.41    bouyer /* tell wether the chip is enabled or not */
    480      1.41    bouyer int
    481      1.41    bouyer pciide_chipen(sc, pa)
    482      1.41    bouyer 	struct pciide_softc *sc;
    483      1.41    bouyer 	struct pci_attach_args *pa;
    484      1.41    bouyer {
    485      1.41    bouyer 	pcireg_t csr;
    486      1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    487      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    488      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    489      1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    490      1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    491      1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    492      1.41    bouyer 		  "device" : "bridge");
    493      1.41    bouyer 		return 0;
    494      1.41    bouyer 	}
    495      1.41    bouyer 	return 1;
    496      1.41    bouyer }
    497      1.41    bouyer 
    498       1.5       cgd int
    499      1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    500       1.5       cgd 	struct pci_attach_args *pa;
    501      1.18  drochner 	struct pciide_channel *cp;
    502      1.18  drochner 	int compatchan;
    503      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    504       1.5       cgd {
    505      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    506      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    507       1.5       cgd 
    508       1.5       cgd 	cp->compat = 1;
    509      1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    510      1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    511       1.5       cgd 
    512       1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    513      1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    514       1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    515       1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    516      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    517      1.43    bouyer 		return (0);
    518       1.5       cgd 	}
    519       1.5       cgd 
    520       1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    521      1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    522       1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    523       1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    524      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    525       1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    526       1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    527      1.43    bouyer 		return (0);
    528       1.5       cgd 	}
    529       1.5       cgd 
    530      1.43    bouyer 	return (1);
    531       1.5       cgd }
    532       1.5       cgd 
    533       1.9    bouyer int
    534      1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    535      1.28    bouyer 	struct pci_attach_args * pa;
    536      1.18  drochner 	struct pciide_channel *cp;
    537      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    538      1.41    bouyer 	int (*pci_intr) __P((void *));
    539       1.9    bouyer {
    540      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    541      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    542      1.29    bouyer 	const char *intrstr;
    543      1.29    bouyer 	pci_intr_handle_t intrhandle;
    544       1.9    bouyer 
    545       1.9    bouyer 	cp->compat = 0;
    546       1.9    bouyer 
    547      1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    548      1.29    bouyer 		if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
    549      1.29    bouyer 		    pa->pa_intrline, &intrhandle) != 0) {
    550      1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    551      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    552      1.29    bouyer 			return 0;
    553      1.29    bouyer 		}
    554      1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    555      1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    556      1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    557      1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    558      1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    559      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    560      1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    561      1.29    bouyer 		} else {
    562      1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    563      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    564      1.29    bouyer 			if (intrstr != NULL)
    565      1.29    bouyer 				printf(" at %s", intrstr);
    566      1.29    bouyer 			printf("\n");
    567      1.29    bouyer 			return 0;
    568      1.29    bouyer 		}
    569      1.18  drochner 	}
    570      1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    571      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    572      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    573      1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    574       1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    575      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    576      1.18  drochner 		return 0;
    577       1.9    bouyer 	}
    578       1.9    bouyer 
    579      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    580      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    581      1.18  drochner 	    &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
    582       1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    583      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    584      1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    585      1.18  drochner 		return 0;
    586       1.9    bouyer 	}
    587      1.18  drochner 	return (1);
    588       1.9    bouyer }
    589       1.9    bouyer 
    590      1.41    bouyer void
    591      1.41    bouyer pciide_mapreg_dma(sc, pa)
    592      1.41    bouyer 	struct pciide_softc *sc;
    593      1.41    bouyer 	struct pci_attach_args *pa;
    594      1.41    bouyer {
    595      1.41    bouyer 	/*
    596      1.41    bouyer 	 * Map DMA registers
    597      1.41    bouyer 	 *
    598      1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    599      1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    600      1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    601      1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    602      1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    603      1.41    bouyer 	 * could be mapped.
    604      1.41    bouyer 	 *
    605      1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    606      1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    607      1.41    bouyer 	 * XXX space," some controllers (at least the United
    608      1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    609      1.41    bouyer 	 * XXX eventually, we should probably read the register and check
    610      1.41    bouyer 	 * XXX which type it is.  Either that or 'quirk' certain devices.
    611      1.41    bouyer 	 */
    612      1.41    bouyer 	sc->sc_dma_ok = (pci_mapreg_map(pa,
    613      1.41    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
    614      1.41    bouyer 	    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    615      1.41    bouyer 	sc->sc_dmat = pa->pa_dmat;
    616      1.41    bouyer 	if (sc->sc_dma_ok == 0) {
    617      1.41    bouyer 		printf(", but unused (couldn't map registers)");
    618      1.41    bouyer 	} else {
    619      1.41    bouyer 		sc->sc_wdcdev.dma_arg = sc;
    620      1.41    bouyer 		sc->sc_wdcdev.dma_init = pciide_dma_init;
    621      1.41    bouyer 		sc->sc_wdcdev.dma_start = pciide_dma_start;
    622      1.41    bouyer 		sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    623      1.41    bouyer 	}
    624      1.41    bouyer }
    625       1.9    bouyer int
    626       1.9    bouyer pciide_compat_intr(arg)
    627       1.9    bouyer 	void *arg;
    628       1.9    bouyer {
    629      1.19  drochner 	struct pciide_channel *cp = arg;
    630       1.9    bouyer 
    631       1.9    bouyer #ifdef DIAGNOSTIC
    632       1.9    bouyer 	/* should only be called for a compat channel */
    633       1.9    bouyer 	if (cp->compat == 0)
    634       1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    635       1.9    bouyer #endif
    636      1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    637       1.9    bouyer }
    638       1.9    bouyer 
    639       1.9    bouyer int
    640       1.9    bouyer pciide_pci_intr(arg)
    641       1.9    bouyer 	void *arg;
    642       1.9    bouyer {
    643       1.9    bouyer 	struct pciide_softc *sc = arg;
    644       1.9    bouyer 	struct pciide_channel *cp;
    645       1.9    bouyer 	struct channel_softc *wdc_cp;
    646       1.9    bouyer 	int i, rv, crv;
    647       1.9    bouyer 
    648       1.9    bouyer 	rv = 0;
    649      1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    650       1.9    bouyer 		cp = &sc->pciide_channels[i];
    651      1.18  drochner 		wdc_cp = &cp->wdc_channel;
    652       1.9    bouyer 
    653       1.9    bouyer 		/* If a compat channel skip. */
    654       1.9    bouyer 		if (cp->compat)
    655       1.9    bouyer 			continue;
    656       1.9    bouyer 		/* if this channel not waiting for intr, skip */
    657       1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    658       1.9    bouyer 			continue;
    659       1.9    bouyer 
    660       1.9    bouyer 		crv = wdcintr(wdc_cp);
    661       1.9    bouyer 		if (crv == 0)
    662       1.9    bouyer 			;		/* leave rv alone */
    663       1.9    bouyer 		else if (crv == 1)
    664       1.9    bouyer 			rv = 1;		/* claim the intr */
    665       1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    666       1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    667       1.9    bouyer 	}
    668       1.9    bouyer 	return (rv);
    669       1.9    bouyer }
    670       1.9    bouyer 
    671      1.28    bouyer void
    672      1.28    bouyer pciide_channel_dma_setup(cp)
    673      1.28    bouyer 	struct pciide_channel *cp;
    674      1.28    bouyer {
    675      1.28    bouyer 	int drive;
    676      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    677      1.28    bouyer 	struct ata_drive_datas *drvp;
    678      1.28    bouyer 
    679      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    680      1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    681      1.28    bouyer 		/* If no drive, skip */
    682      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    683      1.28    bouyer 			continue;
    684      1.28    bouyer 		/* setup DMA if needed */
    685      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    686      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    687      1.28    bouyer 		    sc->sc_dma_ok == 0) {
    688      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    689      1.28    bouyer 			continue;
    690      1.28    bouyer 		}
    691      1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    692      1.28    bouyer 		    != 0) {
    693      1.28    bouyer 			/* Abort DMA setup */
    694      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    695      1.28    bouyer 			continue;
    696      1.28    bouyer 		}
    697      1.28    bouyer 	}
    698      1.28    bouyer }
    699      1.28    bouyer 
    700      1.18  drochner int
    701      1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    702       1.9    bouyer 	struct pciide_softc *sc;
    703      1.18  drochner 	int channel, drive;
    704       1.9    bouyer {
    705      1.18  drochner 	bus_dma_segment_t seg;
    706      1.18  drochner 	int error, rseg;
    707      1.18  drochner 	const bus_size_t dma_table_size =
    708      1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    709      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    710      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    711      1.18  drochner 
    712      1.28    bouyer 	/* If table was already allocated, just return */
    713      1.28    bouyer 	if (dma_maps->dma_table)
    714      1.28    bouyer 		return 0;
    715      1.28    bouyer 
    716      1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    717      1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    718      1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    719      1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    720      1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    721      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    722      1.18  drochner 		    channel, drive, error);
    723      1.18  drochner 		return error;
    724      1.18  drochner 	}
    725      1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    726      1.18  drochner 	    dma_table_size,
    727      1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    728      1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    729      1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    730      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    731      1.18  drochner 		    channel, drive, error);
    732      1.18  drochner 		return error;
    733      1.18  drochner 	}
    734      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
    735      1.18  drochner 	    "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
    736      1.18  drochner 	    seg.ds_addr), DEBUG_PROBE);
    737      1.18  drochner 
    738      1.18  drochner 	/* Create and load table DMA map for this disk */
    739      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    740      1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    741      1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    742      1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    743      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    744      1.18  drochner 		    channel, drive, error);
    745      1.18  drochner 		return error;
    746      1.18  drochner 	}
    747      1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    748      1.18  drochner 	    dma_maps->dmamap_table,
    749      1.18  drochner 	    dma_maps->dma_table,
    750      1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    751      1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    752      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    753      1.18  drochner 		    channel, drive, error);
    754      1.18  drochner 		return error;
    755      1.18  drochner 	}
    756      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    757      1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
    758      1.18  drochner 	/* Create a xfer DMA map for this drive */
    759      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    760      1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    761      1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    762      1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    763      1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    764      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    765      1.18  drochner 		    channel, drive, error);
    766      1.18  drochner 		return error;
    767      1.18  drochner 	}
    768      1.18  drochner 	return 0;
    769       1.9    bouyer }
    770       1.9    bouyer 
    771      1.18  drochner int
    772      1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    773      1.18  drochner 	void *v;
    774      1.18  drochner 	int channel, drive;
    775      1.18  drochner 	void *databuf;
    776      1.18  drochner 	size_t datalen;
    777      1.18  drochner 	int flags;
    778       1.9    bouyer {
    779      1.18  drochner 	struct pciide_softc *sc = v;
    780      1.18  drochner 	int error, seg;
    781      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    782      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    783      1.18  drochner 
    784      1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    785      1.18  drochner 	    dma_maps->dmamap_xfer,
    786      1.18  drochner 	    databuf, datalen, NULL, BUS_DMA_NOWAIT);
    787      1.18  drochner 	if (error) {
    788      1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    789      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    790      1.18  drochner 		    channel, drive, error);
    791      1.18  drochner 		return error;
    792      1.18  drochner 	}
    793       1.9    bouyer 
    794      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    795      1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    796      1.18  drochner 	    (flags & WDC_DMA_READ) ?
    797      1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    798       1.9    bouyer 
    799      1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    800      1.18  drochner #ifdef DIAGNOSTIC
    801      1.18  drochner 		/* A segment must not cross a 64k boundary */
    802      1.18  drochner 		{
    803      1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    804      1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    805      1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    806      1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    807      1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    808      1.18  drochner 			    " len 0x%lx not properly aligned\n",
    809      1.18  drochner 			    seg, phys, len);
    810      1.18  drochner 			panic("pciide_dma: buf align");
    811       1.9    bouyer 		}
    812       1.9    bouyer 		}
    813      1.18  drochner #endif
    814      1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    815  1.44.6.1  wrstuden 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    816      1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    817  1.44.6.1  wrstuden 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    818      1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
    819      1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    820  1.44.6.1  wrstuden 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    821  1.44.6.1  wrstuden 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    822      1.18  drochner 
    823       1.9    bouyer 	}
    824      1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    825  1.44.6.1  wrstuden 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    826       1.9    bouyer 
    827      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    828      1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
    829      1.18  drochner 	    BUS_DMASYNC_PREWRITE);
    830       1.9    bouyer 
    831      1.18  drochner 	/* Maps are ready. Start DMA function */
    832      1.18  drochner #ifdef DIAGNOSTIC
    833      1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    834      1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    835      1.18  drochner 		    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    836      1.18  drochner 		panic("pciide_dma_init: table align");
    837      1.18  drochner 	}
    838      1.18  drochner #endif
    839      1.18  drochner 
    840      1.18  drochner 	/* Clear status bits */
    841      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    842      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    843      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    844      1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
    845      1.18  drochner 	/* Write table addr */
    846      1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    847      1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
    848      1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    849      1.18  drochner 	/* set read/write */
    850      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    851      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    852      1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
    853      1.18  drochner 	return 0;
    854      1.18  drochner }
    855      1.18  drochner 
    856      1.18  drochner void
    857      1.18  drochner pciide_dma_start(v, channel, drive, flags)
    858      1.18  drochner 	void *v;
    859      1.18  drochner 	int channel, drive, flags;
    860      1.18  drochner {
    861      1.18  drochner 	struct pciide_softc *sc = v;
    862      1.18  drochner 
    863      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    864      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    865      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    866      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    867      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
    868      1.18  drochner }
    869      1.18  drochner 
    870      1.18  drochner int
    871      1.18  drochner pciide_dma_finish(v, channel, drive, flags)
    872      1.18  drochner 	void *v;
    873      1.18  drochner 	int channel, drive;
    874      1.18  drochner 	int flags;
    875      1.18  drochner {
    876      1.18  drochner 	struct pciide_softc *sc = v;
    877      1.18  drochner 	u_int8_t status;
    878      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    879      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    880      1.18  drochner 
    881      1.18  drochner 	/* Unload the map of the data buffer */
    882      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    883      1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    884      1.18  drochner 	    (flags & WDC_DMA_READ) ?
    885      1.18  drochner 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    886      1.18  drochner 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    887      1.18  drochner 
    888      1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    889      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
    890      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    891      1.18  drochner 	    DEBUG_XFERS);
    892      1.18  drochner 
    893      1.18  drochner 	/* stop DMA channel */
    894      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    895      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    896      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    897      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
    898      1.18  drochner 
    899      1.18  drochner 	/* Clear status bits */
    900      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    901      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    902      1.18  drochner 	    status);
    903      1.18  drochner 
    904      1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
    905      1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
    906      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    907      1.18  drochner 		return -1;
    908      1.18  drochner 	}
    909      1.18  drochner 
    910      1.18  drochner 	if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
    911      1.18  drochner 		printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
    912      1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
    913      1.18  drochner 		    drive, status);
    914      1.18  drochner 		return -1;
    915      1.18  drochner 	}
    916      1.18  drochner 
    917      1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
    918      1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
    919      1.18  drochner 		return 1;
    920      1.18  drochner 	}
    921      1.18  drochner 	return 0;
    922      1.18  drochner }
    923      1.18  drochner 
    924      1.41    bouyer /* some common code used by several chip_map */
    925      1.41    bouyer int
    926      1.41    bouyer pciide_chansetup(sc, channel, interface)
    927      1.41    bouyer 	struct pciide_softc *sc;
    928      1.41    bouyer 	int channel;
    929      1.41    bouyer 	pcireg_t interface;
    930      1.41    bouyer {
    931      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    932      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
    933      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    934      1.41    bouyer 	cp->wdc_channel.channel = channel;
    935      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
    936      1.41    bouyer 	cp->wdc_channel.ch_queue =
    937      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
    938      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
    939      1.41    bouyer 		printf("%s %s channel: "
    940      1.41    bouyer 		    "can't allocate memory for command queue",
    941      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    942      1.41    bouyer 		return 0;
    943      1.41    bouyer 	}
    944      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
    945      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    946      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    947      1.41    bouyer 	    "configured" : "wired",
    948      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    949      1.41    bouyer 	    "native-PCI" : "compatibility");
    950      1.41    bouyer 	return 1;
    951      1.41    bouyer }
    952      1.41    bouyer 
    953      1.18  drochner /* some common code used by several chip channel_map */
    954      1.18  drochner void
    955      1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
    956      1.18  drochner 	struct pci_attach_args *pa;
    957      1.18  drochner 	struct pciide_channel *cp;
    958      1.41    bouyer 	pcireg_t interface;
    959      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    960      1.41    bouyer 	int (*pci_intr) __P((void *));
    961      1.18  drochner {
    962      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    963      1.18  drochner 
    964      1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
    965      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
    966      1.41    bouyer 		    pci_intr);
    967      1.41    bouyer 	else
    968      1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
    969      1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
    970      1.41    bouyer 
    971      1.18  drochner 	if (cp->hw_ok == 0)
    972      1.18  drochner 		return;
    973      1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    974      1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
    975      1.18  drochner 	wdcattach(wdc_cp);
    976      1.18  drochner }
    977      1.18  drochner 
    978      1.18  drochner /*
    979      1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
    980      1.18  drochner  * if channel can be disabled, 0 if not
    981      1.18  drochner  */
    982      1.18  drochner int
    983      1.28    bouyer pciiide_chan_candisable(cp)
    984      1.18  drochner 	struct pciide_channel *cp;
    985      1.18  drochner {
    986      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    987      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    988      1.18  drochner 
    989      1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
    990      1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
    991      1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
    992      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    993      1.18  drochner 		cp->hw_ok = 0;
    994      1.18  drochner 		return 1;
    995      1.18  drochner 	}
    996      1.18  drochner 	return 0;
    997      1.18  drochner }
    998      1.18  drochner 
    999      1.18  drochner /*
   1000      1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1001      1.18  drochner  * Set hw_ok=0 on failure
   1002      1.18  drochner  */
   1003      1.18  drochner void
   1004      1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1005       1.5       cgd 	struct pci_attach_args *pa;
   1006      1.18  drochner 	struct pciide_channel *cp;
   1007      1.18  drochner 	int compatchan, interface;
   1008      1.18  drochner {
   1009      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1010      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1011      1.18  drochner 
   1012      1.18  drochner 	if (cp->hw_ok == 0)
   1013      1.18  drochner 		return;
   1014      1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1015      1.18  drochner 		return;
   1016      1.18  drochner 
   1017      1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1018      1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1019      1.18  drochner 	if (cp->ih == NULL) {
   1020      1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1021      1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1022      1.18  drochner 		cp->hw_ok = 0;
   1023      1.18  drochner 	}
   1024      1.18  drochner }
   1025      1.18  drochner 
   1026      1.18  drochner void
   1027      1.28    bouyer pciide_print_modes(cp)
   1028      1.28    bouyer 	struct pciide_channel *cp;
   1029      1.18  drochner {
   1030      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1031      1.28    bouyer 	int drive;
   1032      1.18  drochner 	struct channel_softc *chp;
   1033      1.18  drochner 	struct ata_drive_datas *drvp;
   1034      1.18  drochner 
   1035      1.28    bouyer 	chp = &cp->wdc_channel;
   1036      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1037      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1038      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1039      1.28    bouyer 			continue;
   1040      1.28    bouyer 		printf("%s(%s:%d:%d): using PIO mode %d",
   1041      1.28    bouyer 		    drvp->drv_softc->dv_xname,
   1042      1.28    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   1043      1.28    bouyer 		    chp->channel, drive, drvp->PIO_mode);
   1044      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA)
   1045      1.28    bouyer 			printf(", DMA mode %d", drvp->DMA_mode);
   1046      1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
   1047      1.28    bouyer 			printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1048      1.28    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1049      1.28    bouyer 			printf(" (using DMA data transfers)");
   1050      1.28    bouyer 		printf("\n");
   1051      1.18  drochner 	}
   1052      1.18  drochner }
   1053      1.18  drochner 
   1054      1.18  drochner void
   1055      1.41    bouyer default_chip_map(sc, pa)
   1056      1.18  drochner 	struct pciide_softc *sc;
   1057      1.41    bouyer 	struct pci_attach_args *pa;
   1058      1.18  drochner {
   1059      1.41    bouyer 	struct pciide_channel *cp;
   1060      1.41    bouyer 	pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
   1061      1.41    bouyer 				    sc->sc_tag, PCI_CLASS_REG));
   1062      1.41    bouyer 	pcireg_t csr;
   1063      1.41    bouyer 	int channel, drive;
   1064      1.41    bouyer 	struct ata_drive_datas *drvp;
   1065      1.41    bouyer 	u_int8_t idedma_ctl;
   1066      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1067      1.41    bouyer 	char *failreason;
   1068      1.41    bouyer 
   1069      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1070      1.41    bouyer 		return;
   1071      1.41    bouyer 
   1072      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1073      1.41    bouyer 		printf("%s: bus-master DMA support present",
   1074      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1075      1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1076      1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1077      1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1078      1.41    bouyer 			printf(", but unused (no driver support)");
   1079      1.41    bouyer 			sc->sc_dma_ok = 0;
   1080      1.41    bouyer 		} else {
   1081      1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1082      1.41    bouyer 		if (sc->sc_dma_ok != 0)
   1083      1.41    bouyer 			printf(", used without full driver "
   1084      1.41    bouyer 			    "support");
   1085      1.41    bouyer 		}
   1086      1.41    bouyer 	} else {
   1087      1.41    bouyer 		printf("%s: hardware does not support DMA",
   1088      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1089      1.41    bouyer 		sc->sc_dma_ok = 0;
   1090      1.41    bouyer 	}
   1091      1.41    bouyer 	printf("\n");
   1092      1.18  drochner 	if (sc->sc_dma_ok)
   1093      1.18  drochner 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1094      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1095      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1096      1.18  drochner 
   1097      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1098      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1099      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1100      1.41    bouyer 
   1101      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1102      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1103      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1104      1.41    bouyer 			continue;
   1105      1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1106      1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1107      1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1108      1.41    bouyer 		} else {
   1109      1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1110      1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1111      1.41    bouyer 		}
   1112      1.41    bouyer 		if (cp->hw_ok == 0)
   1113      1.41    bouyer 			continue;
   1114      1.41    bouyer 		/*
   1115      1.41    bouyer 		 * Check to see if something appears to be there.
   1116      1.41    bouyer 		 */
   1117      1.41    bouyer 		failreason = NULL;
   1118      1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1119      1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1120      1.41    bouyer 			goto next;
   1121      1.41    bouyer 		}
   1122      1.41    bouyer 		/*
   1123      1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1124      1.41    bouyer 		 * channel by trying to access the channel again while the
   1125      1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1126      1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1127      1.41    bouyer 		 * this controller.)  YUCK!
   1128      1.41    bouyer 		 */
   1129      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1130      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1131      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1132      1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1133      1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1134      1.41    bouyer 			failreason = "other hardware responding at addresses";
   1135      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1136      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1137      1.41    bouyer next:
   1138      1.41    bouyer 		if (failreason) {
   1139      1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1140      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1141      1.41    bouyer 			    failreason);
   1142      1.41    bouyer 			cp->hw_ok = 0;
   1143      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1144      1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1145      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1146      1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1147      1.41    bouyer 		} else {
   1148      1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1149      1.41    bouyer 		}
   1150      1.41    bouyer 		if (cp->hw_ok) {
   1151      1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1152      1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1153      1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1154      1.41    bouyer 		}
   1155      1.41    bouyer 	}
   1156      1.18  drochner 
   1157      1.18  drochner 	if (sc->sc_dma_ok == 0)
   1158      1.41    bouyer 		return;
   1159      1.18  drochner 
   1160      1.18  drochner 	/* Allocate DMA maps */
   1161      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1162      1.18  drochner 		idedma_ctl = 0;
   1163      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1164      1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1165      1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1166      1.18  drochner 			/* If no drive, skip */
   1167      1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1168      1.18  drochner 				continue;
   1169      1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1170      1.18  drochner 				continue;
   1171      1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1172      1.18  drochner 				/* Abort DMA setup */
   1173      1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1174      1.18  drochner 				    "using PIO transfers\n",
   1175      1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1176      1.18  drochner 				    channel, drive);
   1177      1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1178      1.18  drochner 			}
   1179      1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1180      1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1181      1.18  drochner 			    channel, drive);
   1182      1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1183      1.18  drochner 		}
   1184      1.18  drochner 		if (idedma_ctl != 0) {
   1185      1.18  drochner 			/* Add software bits in status register */
   1186      1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1187      1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1188      1.18  drochner 			    idedma_ctl);
   1189      1.18  drochner 		}
   1190      1.18  drochner 	}
   1191      1.18  drochner }
   1192      1.18  drochner 
   1193      1.18  drochner void
   1194      1.41    bouyer piix_chip_map(sc, pa)
   1195      1.41    bouyer 	struct pciide_softc *sc;
   1196      1.18  drochner 	struct pci_attach_args *pa;
   1197      1.41    bouyer {
   1198      1.18  drochner 	struct pciide_channel *cp;
   1199      1.41    bouyer 	int channel;
   1200      1.42    bouyer 	u_int32_t idetim;
   1201      1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1202      1.18  drochner 
   1203      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1204      1.18  drochner 		return;
   1205       1.6       cgd 
   1206      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1207      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1208      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1209      1.41    bouyer 	printf("\n");
   1210      1.41    bouyer 	if (sc->sc_dma_ok) {
   1211      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1212      1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1213      1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1214      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1215      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1216      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1217      1.41    bouyer 		}
   1218      1.18  drochner 	}
   1219      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1220      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   1221      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1222      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1223      1.42    bouyer 	sc->sc_wdcdev.UDMA_cap =
   1224      1.42    bouyer 	    (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
   1225      1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1226      1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1227      1.41    bouyer 	else
   1228      1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1229      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1230      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1231       1.9    bouyer 
   1232      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1233      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1234      1.41    bouyer 	    DEBUG_PROBE);
   1235      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1236      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1237      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1238      1.41    bouyer 		    DEBUG_PROBE);
   1239      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1240      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1241      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1242      1.41    bouyer 			    DEBUG_PROBE);
   1243      1.41    bouyer 		}
   1244      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1245      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1246      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1247      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1248      1.42    bouyer 			    DEBUG_PROBE);
   1249      1.42    bouyer 		}
   1250      1.42    bouyer 
   1251      1.41    bouyer 	}
   1252      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1253       1.9    bouyer 
   1254      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1255      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1256      1.41    bouyer 		/* PIIX is compat-only */
   1257      1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1258      1.41    bouyer 			continue;
   1259      1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1260      1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1261      1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1262      1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1263      1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1264  1.44.6.1  wrstuden 			continue;
   1265      1.42    bouyer 		}
   1266      1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1267      1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1268      1.42    bouyer 		if (cp->hw_ok == 0)
   1269      1.42    bouyer 			continue;
   1270      1.42    bouyer 		if (pciiide_chan_candisable(cp)) {
   1271      1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1272      1.42    bouyer 			    channel);
   1273      1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1274      1.42    bouyer 			    idetim);
   1275      1.42    bouyer 		}
   1276      1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1277      1.41    bouyer 		if (cp->hw_ok == 0)
   1278      1.41    bouyer 			continue;
   1279      1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1280      1.41    bouyer 	}
   1281       1.9    bouyer 
   1282      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1283      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1284      1.41    bouyer 	    DEBUG_PROBE);
   1285      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1286      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1287      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1288      1.41    bouyer 		    DEBUG_PROBE);
   1289      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1290      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1291      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1292      1.41    bouyer 			    DEBUG_PROBE);
   1293      1.41    bouyer 		}
   1294      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1295      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1296      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1297      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1298      1.42    bouyer 			    DEBUG_PROBE);
   1299      1.42    bouyer 		}
   1300      1.28    bouyer 	}
   1301      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1302      1.28    bouyer }
   1303      1.28    bouyer 
   1304      1.28    bouyer void
   1305      1.28    bouyer piix_setup_channel(chp)
   1306      1.28    bouyer 	struct channel_softc *chp;
   1307      1.28    bouyer {
   1308      1.28    bouyer 	u_int8_t mode[2], drive;
   1309      1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1310      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1311      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1312      1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1313      1.28    bouyer 
   1314      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1315      1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1316      1.28    bouyer 	idedma_ctl = 0;
   1317      1.28    bouyer 
   1318      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1319      1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1320      1.28    bouyer 	    chp->channel);
   1321       1.9    bouyer 
   1322      1.28    bouyer 	/* setup DMA */
   1323      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1324       1.9    bouyer 
   1325      1.28    bouyer 	/*
   1326      1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1327      1.28    bouyer 	 * different timings for master and slave drives.
   1328      1.28    bouyer 	 * We need to find the best combination.
   1329      1.28    bouyer 	 */
   1330       1.9    bouyer 
   1331      1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1332      1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1333      1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1334      1.28    bouyer 		mode[0] = mode[1] =
   1335      1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1336      1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1337      1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1338      1.28    bouyer 		goto ok;
   1339      1.28    bouyer 	}
   1340      1.28    bouyer 	/*
   1341      1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1342      1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1343      1.28    bouyer 	 */
   1344      1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1345      1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1346      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1347      1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1348      1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1349      1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1350      1.28    bouyer 		goto ok;
   1351      1.28    bouyer 	}
   1352      1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1353      1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1354      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1355      1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1356      1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1357      1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1358      1.28    bouyer 		goto ok;
   1359      1.28    bouyer 	}
   1360      1.28    bouyer 	/*
   1361      1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1362      1.28    bouyer 	 * one of them is PIO mode < 2
   1363      1.28    bouyer 	 */
   1364      1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1365      1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1366      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1367      1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1368      1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1369      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1370      1.28    bouyer 	} else {
   1371      1.28    bouyer 		mode[0] = mode[1] =
   1372      1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1373      1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1374      1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1375      1.28    bouyer 	}
   1376      1.28    bouyer ok:	/* The modes are setup */
   1377      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1378      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1379       1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1380      1.28    bouyer 			    mode[drive], 1, chp->channel);
   1381      1.28    bouyer 			goto end;
   1382      1.38    bouyer 		}
   1383      1.28    bouyer 	}
   1384      1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1385      1.28    bouyer 	if (mode[0] >= 2)
   1386      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1387      1.28    bouyer 		    mode[0], 0, chp->channel);
   1388      1.28    bouyer 	else
   1389      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1390      1.28    bouyer 		    mode[1], 0, chp->channel);
   1391      1.28    bouyer end:	/*
   1392      1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1393      1.28    bouyer 	 * it per-drive
   1394      1.28    bouyer 	 */
   1395      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1396      1.28    bouyer 		/* If no drive, skip */
   1397      1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1398      1.28    bouyer 			continue;
   1399      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1400      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1401      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1402      1.28    bouyer 	}
   1403      1.28    bouyer 	if (idedma_ctl != 0) {
   1404      1.28    bouyer 		/* Add software bits in status register */
   1405      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1406      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1407      1.28    bouyer 		    idedma_ctl);
   1408       1.9    bouyer 	}
   1409      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1410      1.28    bouyer 	pciide_print_modes(cp);
   1411       1.9    bouyer }
   1412       1.9    bouyer 
   1413       1.9    bouyer void
   1414      1.41    bouyer piix3_4_setup_channel(chp)
   1415      1.41    bouyer 	struct channel_softc *chp;
   1416      1.28    bouyer {
   1417      1.28    bouyer 	struct ata_drive_datas *drvp;
   1418      1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1419      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1420      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1421      1.28    bouyer 	int drive;
   1422      1.42    bouyer 	int channel = chp->channel;
   1423      1.28    bouyer 
   1424      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1425      1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1426      1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1427      1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1428      1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1429      1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1430      1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1431      1.28    bouyer 
   1432      1.28    bouyer 	idedma_ctl = 0;
   1433      1.28    bouyer 	/* If channel disabled, no need to go further */
   1434      1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1435      1.28    bouyer 		return;
   1436      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1437      1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1438      1.28    bouyer 
   1439      1.28    bouyer 	/* setup DMA if needed */
   1440      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1441      1.28    bouyer 
   1442      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1443      1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1444      1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1445      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1446      1.28    bouyer 		/* If no drive, skip */
   1447      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1448       1.9    bouyer 			continue;
   1449      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1450      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1451      1.28    bouyer 			goto pio;
   1452      1.28    bouyer 
   1453      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1454      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1455      1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1456      1.42    bouyer 		}
   1457      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1458      1.42    bouyer 			/* setup Ultra/66 */
   1459      1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1460      1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1461      1.42    bouyer 				drvp->UDMA_mode = 2;
   1462      1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1463      1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1464      1.42    bouyer 			else
   1465      1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1466      1.42    bouyer 		}
   1467      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1468      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1469      1.28    bouyer 			/* use Ultra/DMA */
   1470      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1471      1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1472      1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1473      1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1474      1.28    bouyer 		} else {
   1475      1.28    bouyer 			/* use Multiword DMA */
   1476      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1477       1.9    bouyer 			if (drive == 0) {
   1478       1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1479      1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1480       1.9    bouyer 			} else {
   1481       1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1482      1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1483       1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1484      1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1485       1.9    bouyer 			}
   1486       1.9    bouyer 		}
   1487      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1488      1.28    bouyer 
   1489      1.28    bouyer pio:		/* use PIO mode */
   1490      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1491      1.28    bouyer 		if (drive == 0) {
   1492      1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1493      1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1494      1.28    bouyer 		} else {
   1495      1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1496      1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1497      1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1498      1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1499       1.9    bouyer 		}
   1500       1.9    bouyer 	}
   1501      1.28    bouyer 	if (idedma_ctl != 0) {
   1502      1.28    bouyer 		/* Add software bits in status register */
   1503      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1504      1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1505      1.28    bouyer 		    idedma_ctl);
   1506       1.9    bouyer 	}
   1507      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1508      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1509      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1510      1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1511      1.28    bouyer 	pciide_print_modes(cp);
   1512       1.9    bouyer }
   1513       1.8  drochner 
   1514      1.28    bouyer 
   1515       1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1516       1.9    bouyer static u_int32_t
   1517       1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1518       1.9    bouyer 	u_int8_t mode;
   1519       1.9    bouyer 	u_int8_t dma;
   1520       1.9    bouyer 	u_int8_t channel;
   1521       1.9    bouyer {
   1522       1.9    bouyer 
   1523       1.9    bouyer 	if (dma)
   1524       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1525       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1526       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1527       1.9    bouyer 		    channel);
   1528       1.9    bouyer 	else
   1529       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1530       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1531       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1532       1.9    bouyer 		    channel);
   1533       1.8  drochner }
   1534       1.8  drochner 
   1535       1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1536       1.9    bouyer static u_int32_t
   1537       1.9    bouyer piix_setup_idetim_drvs(drvp)
   1538       1.9    bouyer 	struct ata_drive_datas *drvp;
   1539       1.6       cgd {
   1540       1.9    bouyer 	u_int32_t ret = 0;
   1541       1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1542       1.9    bouyer 	u_int8_t channel = chp->channel;
   1543       1.9    bouyer 	u_int8_t drive = drvp->drive;
   1544       1.9    bouyer 
   1545       1.9    bouyer 	/*
   1546       1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1547       1.9    bouyer 	 * So just check DMA and PIO here.
   1548       1.9    bouyer 	 */
   1549       1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1550       1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1551       1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1552       1.9    bouyer 		    drvp->DMA_mode == 0) {
   1553       1.9    bouyer 			drvp->PIO_mode = 0;
   1554       1.9    bouyer 			return ret;
   1555       1.9    bouyer 		}
   1556       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1557       1.9    bouyer 		/*
   1558       1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1559       1.9    bouyer 		 * too, else use compat timings.
   1560       1.9    bouyer 		 */
   1561       1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1562       1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1563       1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1564       1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1565       1.9    bouyer 			drvp->PIO_mode = 0;
   1566       1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1567       1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1568       1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1569       1.9    bouyer 			    channel);
   1570       1.9    bouyer 			return ret;
   1571       1.9    bouyer 		}
   1572       1.9    bouyer 	}
   1573       1.6       cgd 
   1574       1.6       cgd 	/*
   1575       1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1576       1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1577       1.9    bouyer 	 * if PIO mode >= 3.
   1578       1.6       cgd 	 */
   1579       1.6       cgd 
   1580       1.9    bouyer 	if (drvp->PIO_mode < 2)
   1581       1.9    bouyer 		return ret;
   1582       1.9    bouyer 
   1583       1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1584       1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1585       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1586       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1587       1.9    bouyer 	}
   1588       1.9    bouyer 	return ret;
   1589       1.9    bouyer }
   1590       1.9    bouyer 
   1591       1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1592       1.9    bouyer static u_int32_t
   1593       1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1594       1.9    bouyer 	u_int8_t mode;
   1595       1.9    bouyer 	u_int8_t dma;
   1596       1.9    bouyer 	u_int8_t channel;
   1597       1.9    bouyer {
   1598       1.9    bouyer 	if (dma)
   1599       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1600       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1601       1.9    bouyer 	else
   1602       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1603       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1604       1.9    bouyer }
   1605       1.9    bouyer 
   1606       1.9    bouyer void
   1607      1.41    bouyer apollo_chip_map(sc, pa)
   1608       1.9    bouyer 	struct pciide_softc *sc;
   1609      1.41    bouyer 	struct pci_attach_args *pa;
   1610       1.9    bouyer {
   1611      1.41    bouyer 	struct pciide_channel *cp;
   1612      1.41    bouyer 	pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
   1613      1.41    bouyer 				    sc->sc_tag, PCI_CLASS_REG));
   1614      1.41    bouyer 	int channel;
   1615      1.41    bouyer 	u_int32_t ideconf;
   1616      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1617      1.41    bouyer 
   1618      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1619      1.41    bouyer 		return;
   1620      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1621      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1622      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1623      1.41    bouyer 	printf("\n");
   1624      1.41    bouyer 	if (sc->sc_dma_ok) {
   1625      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1626      1.41    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
   1627      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1628      1.41    bouyer 	}
   1629      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE;
   1630      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1631      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1632      1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1633      1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   1634      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1635      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1636      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1637       1.9    bouyer 
   1638      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   1639       1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1640      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   1641      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   1642      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1643      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   1644       1.9    bouyer 	    DEBUG_PROBE);
   1645       1.9    bouyer 
   1646      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1647      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1648      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1649      1.41    bouyer 			continue;
   1650      1.41    bouyer 
   1651      1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   1652      1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   1653      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1654      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1655  1.44.6.1  wrstuden 			continue;
   1656      1.41    bouyer 		}
   1657      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1658      1.41    bouyer 		    pciide_pci_intr);
   1659      1.41    bouyer 		if (cp->hw_ok == 0)
   1660      1.41    bouyer 			continue;
   1661      1.41    bouyer 		if (pciiide_chan_candisable(cp)) {
   1662      1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   1663      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   1664      1.41    bouyer 			    ideconf);
   1665      1.41    bouyer 		}
   1666      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1667      1.41    bouyer 
   1668      1.41    bouyer 		if (cp->hw_ok == 0)
   1669      1.41    bouyer 			continue;
   1670      1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   1671      1.28    bouyer 	}
   1672      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1673      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1674      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   1675      1.28    bouyer }
   1676      1.28    bouyer 
   1677      1.28    bouyer void
   1678      1.28    bouyer apollo_setup_channel(chp)
   1679      1.28    bouyer 	struct channel_softc *chp;
   1680      1.28    bouyer {
   1681      1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1682      1.28    bouyer 	u_int8_t idedma_ctl;
   1683      1.28    bouyer 	int mode, drive;
   1684      1.28    bouyer 	struct ata_drive_datas *drvp;
   1685      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1686      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1687      1.28    bouyer 
   1688      1.28    bouyer 	idedma_ctl = 0;
   1689      1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   1690      1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   1691      1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   1692      1.28    bouyer 	udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
   1693      1.28    bouyer 
   1694      1.28    bouyer 	/* setup DMA if needed */
   1695      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1696       1.9    bouyer 
   1697      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1698      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1699      1.28    bouyer 		/* If no drive, skip */
   1700      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1701      1.28    bouyer 			continue;
   1702      1.28    bouyer 		/* add timing values, setup DMA if needed */
   1703      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1704      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1705      1.28    bouyer 			mode = drvp->PIO_mode;
   1706      1.28    bouyer 			goto pio;
   1707       1.8  drochner 		}
   1708      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1709      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1710      1.28    bouyer 			/* use Ultra/DMA */
   1711      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1712      1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   1713      1.28    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive) |
   1714      1.28    bouyer 			    APO_UDMA_TIME(chp->channel, drive,
   1715      1.28    bouyer 				apollo_udma_tim[drvp->UDMA_mode]);
   1716      1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   1717      1.28    bouyer 			mode = drvp->PIO_mode;
   1718      1.28    bouyer 		} else {
   1719      1.28    bouyer 			/* use Multiword DMA */
   1720      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1721      1.28    bouyer 			/* mode = min(pio, dma+2) */
   1722      1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1723      1.28    bouyer 				mode = drvp->PIO_mode;
   1724      1.28    bouyer 			else
   1725      1.37    bouyer 				mode = drvp->DMA_mode + 2;
   1726       1.8  drochner 		}
   1727      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1728      1.28    bouyer 
   1729      1.28    bouyer pio:		/* setup PIO mode */
   1730      1.37    bouyer 		if (mode <= 2) {
   1731      1.37    bouyer 			drvp->DMA_mode = 0;
   1732      1.37    bouyer 			drvp->PIO_mode = 0;
   1733      1.37    bouyer 			mode = 0;
   1734      1.37    bouyer 		} else {
   1735      1.37    bouyer 			drvp->PIO_mode = mode;
   1736      1.37    bouyer 			drvp->DMA_mode = mode - 2;
   1737      1.37    bouyer 		}
   1738      1.28    bouyer 		datatim_reg |=
   1739      1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   1740      1.28    bouyer 			apollo_pio_set[mode]) |
   1741      1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   1742      1.28    bouyer 			apollo_pio_rec[mode]);
   1743      1.28    bouyer 	}
   1744      1.28    bouyer 	if (idedma_ctl != 0) {
   1745      1.28    bouyer 		/* Add software bits in status register */
   1746      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1747      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1748      1.28    bouyer 		    idedma_ctl);
   1749       1.9    bouyer 	}
   1750      1.28    bouyer 	pciide_print_modes(cp);
   1751      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   1752      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   1753       1.9    bouyer }
   1754       1.6       cgd 
   1755      1.18  drochner void
   1756      1.41    bouyer cmd_channel_map(pa, sc, channel)
   1757       1.9    bouyer 	struct pci_attach_args *pa;
   1758      1.41    bouyer 	struct pciide_softc *sc;
   1759      1.41    bouyer 	int channel;
   1760       1.9    bouyer {
   1761      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1762      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   1763      1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   1764      1.18  drochner 	int interface =
   1765      1.28    bouyer 	    PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
   1766       1.6       cgd 
   1767      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1768      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1769      1.41    bouyer 	cp->wdc_channel.channel = channel;
   1770      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1771      1.41    bouyer 
   1772      1.41    bouyer 	if (channel > 0) {
   1773      1.41    bouyer 		cp->wdc_channel.ch_queue =
   1774      1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   1775      1.41    bouyer 	} else {
   1776      1.41    bouyer 		cp->wdc_channel.ch_queue =
   1777      1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1778      1.41    bouyer 	}
   1779      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1780      1.41    bouyer 		printf("%s %s channel: "
   1781      1.41    bouyer 		    "can't allocate memory for command queue",
   1782      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1783      1.41    bouyer 		    return;
   1784      1.18  drochner 	}
   1785      1.18  drochner 
   1786      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1787      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1788      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1789      1.41    bouyer 	    "configured" : "wired",
   1790      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1791      1.41    bouyer 	    "native-PCI" : "compatibility");
   1792       1.5       cgd 
   1793       1.9    bouyer 	/*
   1794       1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   1795       1.9    bouyer 	 * there's no way to disable the first channel without disabling
   1796       1.9    bouyer 	 * the whole device
   1797       1.9    bouyer 	 */
   1798      1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   1799      1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   1800      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1801      1.18  drochner 		return;
   1802      1.18  drochner 	}
   1803      1.18  drochner 
   1804      1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   1805      1.18  drochner 	if (cp->hw_ok == 0)
   1806      1.18  drochner 		return;
   1807      1.41    bouyer 	if (channel == 1) {
   1808      1.28    bouyer 		if (pciiide_chan_candisable(cp)) {
   1809      1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   1810      1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   1811      1.24    bouyer 			    CMD_CTRL, ctrl);
   1812      1.18  drochner 		}
   1813      1.18  drochner 	}
   1814      1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   1815      1.41    bouyer }
   1816      1.41    bouyer 
   1817      1.41    bouyer int
   1818      1.41    bouyer cmd_pci_intr(arg)
   1819      1.41    bouyer 	void *arg;
   1820      1.41    bouyer {
   1821      1.41    bouyer 	struct pciide_softc *sc = arg;
   1822      1.41    bouyer 	struct pciide_channel *cp;
   1823      1.41    bouyer 	struct channel_softc *wdc_cp;
   1824      1.41    bouyer 	int i, rv, crv;
   1825      1.41    bouyer 	u_int32_t priirq, secirq;
   1826      1.41    bouyer 
   1827      1.41    bouyer 	rv = 0;
   1828      1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   1829      1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   1830      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   1831      1.41    bouyer 		cp = &sc->pciide_channels[i];
   1832      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   1833      1.41    bouyer 		/* If a compat channel skip. */
   1834      1.41    bouyer 		if (cp->compat)
   1835      1.41    bouyer 			continue;
   1836      1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   1837      1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   1838      1.41    bouyer 			crv = wdcintr(wdc_cp);
   1839      1.41    bouyer 			if (crv == 0)
   1840      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   1841      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   1842      1.41    bouyer 			else
   1843      1.41    bouyer 				rv = 1;
   1844      1.41    bouyer 		}
   1845      1.41    bouyer 	}
   1846      1.41    bouyer 	return rv;
   1847      1.14    bouyer }
   1848      1.14    bouyer 
   1849      1.14    bouyer void
   1850      1.41    bouyer cmd_chip_map(sc, pa)
   1851      1.14    bouyer 	struct pciide_softc *sc;
   1852      1.41    bouyer 	struct pci_attach_args *pa;
   1853      1.14    bouyer {
   1854      1.41    bouyer 	int channel;
   1855      1.39       mrg 
   1856      1.41    bouyer 	/*
   1857      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   1858      1.41    bouyer 	 * and base adresses registers can be disabled at
   1859      1.41    bouyer 	 * hardware level. In this case, the device is wired
   1860      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   1861      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   1862      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   1863      1.41    bouyer 	 * can't be disabled.
   1864      1.41    bouyer 	 */
   1865      1.41    bouyer 
   1866      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   1867      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1868      1.41    bouyer 		return;
   1869      1.41    bouyer #endif
   1870      1.41    bouyer 
   1871  1.44.6.1  wrstuden 	printf("%s: hardware does not support DMA\n",
   1872      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1873      1.41    bouyer 	sc->sc_dma_ok = 0;
   1874      1.41    bouyer 
   1875      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1876      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1877      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1878      1.41    bouyer 
   1879      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1880      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   1881      1.41    bouyer 	}
   1882      1.14    bouyer }
   1883      1.14    bouyer 
   1884      1.14    bouyer void
   1885      1.41    bouyer cmd0643_6_chip_map(sc, pa)
   1886      1.14    bouyer 	struct pciide_softc *sc;
   1887      1.41    bouyer 	struct pci_attach_args *pa;
   1888      1.41    bouyer {
   1889      1.41    bouyer 	struct pciide_channel *cp;
   1890      1.28    bouyer 	int channel;
   1891      1.28    bouyer 
   1892      1.41    bouyer 	/*
   1893      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   1894      1.41    bouyer 	 * and base adresses registers can be disabled at
   1895      1.41    bouyer 	 * hardware level. In this case, the device is wired
   1896      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   1897      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   1898      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   1899      1.41    bouyer 	 * can't be disabled.
   1900      1.41    bouyer 	 */
   1901      1.41    bouyer 
   1902      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   1903      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1904      1.41    bouyer 		return;
   1905      1.41    bouyer #endif
   1906      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1907      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1908      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1909      1.41    bouyer 	printf("\n");
   1910      1.41    bouyer 	if (sc->sc_dma_ok)
   1911      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   1912      1.41    bouyer 
   1913      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1914      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1915      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1916      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   1917      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1918      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1919      1.41    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
   1920      1.41    bouyer 
   1921      1.41    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_chip_map: old timings reg 0x%x 0x%x\n",
   1922      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   1923      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   1924      1.28    bouyer 		DEBUG_PROBE);
   1925      1.41    bouyer 
   1926      1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1927      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1928      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   1929      1.41    bouyer 		if (cp->hw_ok == 0)
   1930      1.41    bouyer 			continue;
   1931      1.41    bouyer 		cmd0643_6_setup_channel(&cp->wdc_channel);
   1932      1.28    bouyer 	}
   1933      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   1934      1.41    bouyer 	WDCDEBUG_PRINT(("cmd0643_6_chip_map: timings reg now 0x%x 0x%x\n",
   1935      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   1936      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   1937      1.28    bouyer 	    DEBUG_PROBE);
   1938      1.28    bouyer }
   1939      1.28    bouyer 
   1940      1.28    bouyer void
   1941      1.28    bouyer cmd0643_6_setup_channel(chp)
   1942      1.14    bouyer 	struct channel_softc *chp;
   1943      1.28    bouyer {
   1944      1.14    bouyer 	struct ata_drive_datas *drvp;
   1945      1.14    bouyer 	u_int8_t tim;
   1946      1.14    bouyer 	u_int32_t idedma_ctl;
   1947      1.28    bouyer 	int drive;
   1948      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1949      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1950      1.28    bouyer 
   1951      1.28    bouyer 	idedma_ctl = 0;
   1952      1.28    bouyer 	/* setup DMA if needed */
   1953      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1954      1.14    bouyer 
   1955      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1956      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1957      1.28    bouyer 		/* If no drive, skip */
   1958      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1959      1.28    bouyer 			continue;
   1960      1.28    bouyer 		/* add timing values, setup DMA if needed */
   1961      1.28    bouyer 		tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
   1962      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   1963      1.14    bouyer 			/*
   1964      1.14    bouyer 			 * use Multiword DMA.
   1965      1.14    bouyer 			 * Timings will be used for both PIO and DMA, so adjust
   1966      1.14    bouyer 			 * DMA mode if needed
   1967      1.14    bouyer 			 */
   1968      1.14    bouyer 			if (drvp->PIO_mode >= 3 &&
   1969      1.14    bouyer 			    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   1970      1.14    bouyer 				drvp->DMA_mode = drvp->PIO_mode - 2;
   1971      1.14    bouyer 			}
   1972      1.14    bouyer 			tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
   1973      1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1974      1.14    bouyer 		}
   1975      1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   1976      1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   1977      1.28    bouyer 	}
   1978      1.28    bouyer 	if (idedma_ctl != 0) {
   1979      1.28    bouyer 		/* Add software bits in status register */
   1980      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1981      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1982      1.28    bouyer 		    idedma_ctl);
   1983      1.14    bouyer 	}
   1984      1.28    bouyer 	pciide_print_modes(cp);
   1985       1.1       cgd }
   1986       1.1       cgd 
   1987      1.18  drochner void
   1988      1.41    bouyer cy693_chip_map(sc, pa)
   1989      1.18  drochner 	struct pciide_softc *sc;
   1990      1.41    bouyer 	struct pci_attach_args *pa;
   1991      1.41    bouyer {
   1992      1.41    bouyer 	struct pciide_channel *cp;
   1993      1.41    bouyer 	pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
   1994      1.41    bouyer 				    sc->sc_tag, PCI_CLASS_REG));
   1995      1.41    bouyer 	int compatchan;
   1996      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1997      1.41    bouyer 
   1998      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1999      1.41    bouyer 		return;
   2000      1.41    bouyer 	/*
   2001      1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2002      1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2003      1.41    bouyer 	 * the real channel
   2004      1.41    bouyer 	 */
   2005      1.41    bouyer 	if (pa->pa_function == 1) {
   2006      1.41    bouyer 		compatchan = 0;
   2007      1.41    bouyer 	} else if (pa->pa_function == 2) {
   2008      1.41    bouyer 		compatchan = 1;
   2009      1.41    bouyer 	} else {
   2010      1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2011      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2012      1.41    bouyer 		cp->hw_ok = 0;
   2013      1.41    bouyer 		return;
   2014      1.41    bouyer 	}
   2015      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2016      1.41    bouyer 		printf("%s: bus-master DMA support present",
   2017      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2018      1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2019      1.41    bouyer 	} else {
   2020      1.41    bouyer 		printf("%s: hardware does not support DMA",
   2021      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2022      1.41    bouyer 		sc->sc_dma_ok = 0;
   2023      1.41    bouyer 	}
   2024      1.41    bouyer 	printf("\n");
   2025      1.39       mrg 
   2026      1.41    bouyer 	if (sc->sc_dma_ok)
   2027      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
   2028      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2029      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2030      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2031      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2032      1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2033      1.18  drochner 
   2034      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2035      1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2036      1.39       mrg 
   2037      1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2038      1.41    bouyer 	cp = &sc->pciide_channels[0];
   2039      1.41    bouyer 		sc->wdc_chanarray[0] = &cp->wdc_channel;
   2040      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2041      1.41    bouyer 	cp->wdc_channel.channel = 0;
   2042      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2043      1.41    bouyer 	cp->wdc_channel.ch_queue =
   2044      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2045      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2046      1.41    bouyer 		printf("%s primary channel: "
   2047      1.41    bouyer 		    "can't allocate memory for command queue",
   2048      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2049      1.41    bouyer 		return;
   2050      1.41    bouyer 	}
   2051      1.41    bouyer 	printf("%s: primary channel %s to ",
   2052      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2053      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2054      1.41    bouyer 	    "configured" : "wired");
   2055      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2056      1.41    bouyer 		printf("native-PCI");
   2057      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2058      1.41    bouyer 		    pciide_pci_intr);
   2059      1.41    bouyer 	} else {
   2060      1.41    bouyer 		printf("compatibility");
   2061      1.41    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   2062      1.41    bouyer 		    &cmdsize, &ctlsize);
   2063      1.41    bouyer 	}
   2064      1.41    bouyer 	printf(" mode\n");
   2065      1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2066      1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2067      1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2068      1.41    bouyer 	if (pciiide_chan_candisable(cp)) {
   2069      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2070      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2071      1.41    bouyer 	}
   2072      1.41    bouyer 	pciide_map_compat_intr(pa, cp, compatchan, interface);
   2073      1.41    bouyer 	if (cp->hw_ok == 0)
   2074      1.41    bouyer 		return;
   2075      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2076      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2077      1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2078      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2079      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2080      1.28    bouyer }
   2081      1.28    bouyer 
   2082      1.28    bouyer void
   2083      1.28    bouyer cy693_setup_channel(chp)
   2084      1.18  drochner 	struct channel_softc *chp;
   2085      1.28    bouyer {
   2086      1.18  drochner 	struct ata_drive_datas *drvp;
   2087      1.18  drochner 	int drive;
   2088      1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2089      1.18  drochner 	u_int32_t idedma_ctl;
   2090      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2091      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2092      1.41    bouyer 	int dma_mode = -1;
   2093       1.9    bouyer 
   2094      1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2095      1.28    bouyer 
   2096      1.28    bouyer 	/* setup DMA if needed */
   2097      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2098      1.28    bouyer 
   2099      1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2100      1.18  drochner 		drvp = &chp->ch_drive[drive];
   2101      1.18  drochner 		/* If no drive, skip */
   2102      1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2103      1.18  drochner 			continue;
   2104      1.18  drochner 		/* add timing values, setup DMA if needed */
   2105      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2106      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2107      1.41    bouyer 			/* use Multiword DMA */
   2108      1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2109      1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2110      1.18  drochner 		}
   2111      1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2112      1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2113      1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2114      1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2115      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2116      1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2117      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2118      1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2119      1.18  drochner 	}
   2120      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2121      1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2122      1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2123      1.28    bouyer 	pciide_print_modes(cp);
   2124      1.18  drochner 	if (idedma_ctl != 0) {
   2125      1.18  drochner 		/* Add software bits in status register */
   2126      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2127      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2128       1.9    bouyer 	}
   2129       1.1       cgd }
   2130       1.1       cgd 
   2131      1.18  drochner void
   2132      1.41    bouyer sis_chip_map(sc, pa)
   2133      1.41    bouyer 	struct pciide_softc *sc;
   2134      1.18  drochner 	struct pci_attach_args *pa;
   2135      1.41    bouyer {
   2136      1.18  drochner 	struct pciide_channel *cp;
   2137      1.41    bouyer 	int channel;
   2138      1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2139      1.41    bouyer 	pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
   2140      1.41    bouyer 				    sc->sc_tag, PCI_CLASS_REG));
   2141      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2142       1.9    bouyer 
   2143      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2144      1.18  drochner 		return;
   2145      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2146      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2147      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2148      1.41    bouyer 	printf("\n");
   2149      1.41    bouyer 	if (sc->sc_dma_ok)
   2150      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2151       1.9    bouyer 
   2152      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2153      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2154      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2155      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2156      1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2157      1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2158      1.15    bouyer 
   2159      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2160      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2161      1.28    bouyer 
   2162      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2163      1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2164      1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2165      1.41    bouyer 
   2166      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2167      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2168      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2169      1.41    bouyer 			continue;
   2170      1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2171      1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2172      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2173      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2174  1.44.6.1  wrstuden 			continue;
   2175      1.41    bouyer 		}
   2176      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2177      1.41    bouyer 		    pciide_pci_intr);
   2178      1.41    bouyer 		if (cp->hw_ok == 0)
   2179      1.41    bouyer 			continue;
   2180      1.41    bouyer 		if (pciiide_chan_candisable(cp)) {
   2181      1.41    bouyer 			if (channel == 0)
   2182      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2183      1.41    bouyer 			else
   2184      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2185      1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2186      1.41    bouyer 			    sis_ctr0);
   2187      1.41    bouyer 		}
   2188      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2189      1.41    bouyer 		if (cp->hw_ok == 0)
   2190      1.41    bouyer 			continue;
   2191      1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2192      1.41    bouyer 	}
   2193      1.28    bouyer }
   2194      1.28    bouyer 
   2195      1.28    bouyer void
   2196      1.28    bouyer sis_setup_channel(chp)
   2197      1.15    bouyer 	struct channel_softc *chp;
   2198      1.28    bouyer {
   2199      1.15    bouyer 	struct ata_drive_datas *drvp;
   2200      1.28    bouyer 	int drive;
   2201      1.18  drochner 	u_int32_t sis_tim;
   2202      1.18  drochner 	u_int32_t idedma_ctl;
   2203      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2204      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2205      1.15    bouyer 
   2206      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2207      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2208      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2209      1.28    bouyer 	    DEBUG_PROBE);
   2210      1.28    bouyer 	sis_tim = 0;
   2211      1.18  drochner 	idedma_ctl = 0;
   2212      1.28    bouyer 	/* setup DMA if needed */
   2213      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2214      1.28    bouyer 
   2215      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2216      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2217      1.28    bouyer 		/* If no drive, skip */
   2218      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2219      1.28    bouyer 			continue;
   2220      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2221      1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2222      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2223      1.28    bouyer 			goto pio;
   2224      1.28    bouyer 
   2225      1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2226      1.28    bouyer 			/* use Ultra/DMA */
   2227      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2228      1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2229      1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2230      1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2231      1.28    bouyer 		} else {
   2232      1.28    bouyer 			/*
   2233      1.28    bouyer 			 * use Multiword DMA
   2234      1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2235      1.28    bouyer 			 * so adjust DMA mode if needed
   2236      1.28    bouyer 			 */
   2237      1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2238      1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2239      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2240      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2241      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2242      1.28    bouyer 			if (drvp->DMA_mode == 0)
   2243      1.28    bouyer 				drvp->PIO_mode = 0;
   2244      1.28    bouyer 		}
   2245      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2246      1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2247      1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2248      1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2249      1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2250      1.28    bouyer 	}
   2251      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2252      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2253      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2254      1.18  drochner 	if (idedma_ctl != 0) {
   2255      1.18  drochner 		/* Add software bits in status register */
   2256      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2257      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2258      1.18  drochner 	}
   2259      1.28    bouyer 	pciide_print_modes(cp);
   2260      1.18  drochner }
   2261      1.18  drochner 
   2262      1.18  drochner void
   2263      1.41    bouyer acer_chip_map(sc, pa)
   2264      1.41    bouyer 	struct pciide_softc *sc;
   2265      1.18  drochner 	struct pci_attach_args *pa;
   2266      1.41    bouyer {
   2267      1.18  drochner 	struct pciide_channel *cp;
   2268      1.41    bouyer 	int channel;
   2269      1.41    bouyer 	pcireg_t cr, interface;
   2270      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2271      1.18  drochner 
   2272      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2273      1.18  drochner 		return;
   2274      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2275      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2276      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2277      1.41    bouyer 	printf("\n");
   2278      1.41    bouyer 	if (sc->sc_dma_ok)
   2279      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2280      1.30    bouyer 
   2281      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2282      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2283      1.41    bouyer 
   2284      1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2285      1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2286      1.30    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2287      1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2288      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2289      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2290      1.30    bouyer 
   2291      1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2292      1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2293      1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2294      1.30    bouyer 
   2295      1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   2296      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2297      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2298      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2299      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2300      1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2301      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2302      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2303      1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2304      1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2305      1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2306      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2307      1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   2308      1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2309      1.41    bouyer 	    PCI_CLASS_REG));
   2310      1.41    bouyer 
   2311      1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2312      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2313      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2314      1.41    bouyer 			continue;
   2315      1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   2316      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2317      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2318      1.41    bouyer 			continue;
   2319      1.41    bouyer 		}
   2320      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2321      1.41    bouyer 		    acer_pci_intr);
   2322      1.41    bouyer 		if (cp->hw_ok == 0)
   2323      1.41    bouyer 			continue;
   2324      1.41    bouyer 		if (pciiide_chan_candisable(cp)) {
   2325      1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   2326      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   2327      1.41    bouyer 			    PCI_CLASS_REG, cr);
   2328      1.41    bouyer 		}
   2329      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2330      1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   2331      1.30    bouyer 	}
   2332      1.30    bouyer }
   2333      1.30    bouyer 
   2334      1.30    bouyer void
   2335      1.30    bouyer acer_setup_channel(chp)
   2336      1.30    bouyer 	struct channel_softc *chp;
   2337      1.30    bouyer {
   2338      1.30    bouyer 	struct ata_drive_datas *drvp;
   2339      1.30    bouyer 	int drive;
   2340      1.30    bouyer 	u_int32_t acer_fifo_udma;
   2341      1.30    bouyer 	u_int32_t idedma_ctl;
   2342      1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2343      1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2344      1.30    bouyer 
   2345      1.30    bouyer 	idedma_ctl = 0;
   2346      1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   2347      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   2348      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2349      1.30    bouyer 	/* setup DMA if needed */
   2350      1.30    bouyer 	pciide_channel_dma_setup(cp);
   2351      1.30    bouyer 
   2352      1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   2353      1.30    bouyer 		drvp = &chp->ch_drive[drive];
   2354      1.30    bouyer 		/* If no drive, skip */
   2355      1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2356      1.30    bouyer 			continue;
   2357      1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   2358      1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   2359      1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2360      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   2361      1.30    bouyer 		/* clear FIFO/DMA mode */
   2362      1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   2363      1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   2364      1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   2365      1.30    bouyer 
   2366      1.30    bouyer 		/* add timing values, setup DMA if needed */
   2367      1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2368      1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   2369      1.30    bouyer 			acer_fifo_udma |=
   2370      1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   2371      1.30    bouyer 			goto pio;
   2372      1.30    bouyer 		}
   2373      1.30    bouyer 
   2374      1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   2375      1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2376      1.30    bouyer 			/* use Ultra/DMA */
   2377      1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2378      1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   2379      1.30    bouyer 			acer_fifo_udma |=
   2380      1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   2381      1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   2382      1.30    bouyer 		} else {
   2383      1.30    bouyer 			/*
   2384      1.30    bouyer 			 * use Multiword DMA
   2385      1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   2386      1.30    bouyer 			 * so adjust DMA mode if needed
   2387      1.30    bouyer 			 */
   2388      1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2389      1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2390      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2391      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2392      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2393      1.30    bouyer 			if (drvp->DMA_mode == 0)
   2394      1.30    bouyer 				drvp->PIO_mode = 0;
   2395      1.30    bouyer 		}
   2396      1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2397      1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2398      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   2399      1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   2400      1.30    bouyer 	}
   2401      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   2402      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2403      1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   2404      1.30    bouyer 	if (idedma_ctl != 0) {
   2405      1.30    bouyer 		/* Add software bits in status register */
   2406      1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2407      1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2408      1.30    bouyer 	}
   2409      1.30    bouyer 	pciide_print_modes(cp);
   2410      1.30    bouyer }
   2411      1.30    bouyer 
   2412      1.41    bouyer int
   2413      1.41    bouyer acer_pci_intr(arg)
   2414      1.41    bouyer 	void *arg;
   2415      1.41    bouyer {
   2416      1.41    bouyer 	struct pciide_softc *sc = arg;
   2417      1.41    bouyer 	struct pciide_channel *cp;
   2418      1.41    bouyer 	struct channel_softc *wdc_cp;
   2419      1.41    bouyer 	int i, rv, crv;
   2420      1.41    bouyer 	u_int32_t chids;
   2421      1.41    bouyer 
   2422      1.41    bouyer 	rv = 0;
   2423      1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   2424      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2425      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2426      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2427      1.41    bouyer 		/* If a compat channel skip. */
   2428      1.41    bouyer 		if (cp->compat)
   2429      1.41    bouyer 			continue;
   2430      1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   2431      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2432      1.41    bouyer 			if (crv == 0)
   2433      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2434      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2435      1.41    bouyer 			else
   2436      1.41    bouyer 				rv = 1;
   2437      1.41    bouyer 		}
   2438      1.41    bouyer 	}
   2439      1.41    bouyer 	return rv;
   2440      1.41    bouyer }
   2441      1.41    bouyer 
   2442  1.44.6.1  wrstuden /* A macro to test product */
   2443  1.44.6.1  wrstuden #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
   2444  1.44.6.1  wrstuden 
   2445      1.30    bouyer void
   2446      1.41    bouyer pdc202xx_chip_map(sc, pa)
   2447      1.41    bouyer         struct pciide_softc *sc;
   2448      1.30    bouyer 	struct pci_attach_args *pa;
   2449      1.41    bouyer {
   2450      1.30    bouyer 	struct pciide_channel *cp;
   2451      1.41    bouyer 	int channel;
   2452      1.41    bouyer 	pcireg_t interface, st, mode;
   2453      1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   2454      1.41    bouyer 
   2455      1.41    bouyer 	st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   2456      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
   2457      1.41    bouyer 	    DEBUG_PROBE);
   2458      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2459      1.41    bouyer 		return;
   2460      1.41    bouyer 
   2461      1.41    bouyer 	/* turn off  RAID mode */
   2462      1.41    bouyer 	st &= ~PDC2xx_STATE_IDERAID;
   2463      1.31    bouyer 
   2464      1.31    bouyer 	/*
   2465      1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   2466      1.41    bouyer 	 * mode. We have to fake interface
   2467      1.31    bouyer 	 */
   2468      1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   2469      1.41    bouyer 	if (st & PDC2xx_STATE_NATIVE)
   2470      1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   2471      1.41    bouyer 
   2472      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2473      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2474      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2475      1.41    bouyer 	printf("\n");
   2476      1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2477      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2478      1.41    bouyer 	if (sc->sc_dma_ok)
   2479      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2480      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2481      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2482  1.44.6.1  wrstuden 	if (PDC_IS_262(sc))
   2483      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   2484      1.41    bouyer 	else
   2485      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   2486      1.41    bouyer 	sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
   2487      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2488      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2489      1.41    bouyer 
   2490      1.41    bouyer 	/* setup failsafe defaults */
   2491      1.41    bouyer 	mode = 0;
   2492      1.41    bouyer 	mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   2493      1.41    bouyer 	mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   2494      1.41    bouyer 	mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   2495      1.41    bouyer 	mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   2496      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2497      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
   2498      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   2499      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   2500      1.41    bouyer 		    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   2501      1.41    bouyer 		    DEBUG_PROBE);
   2502      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
   2503      1.41    bouyer 		    mode | PDC2xx_TIM_IORDYp);
   2504      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
   2505      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   2506      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   2507      1.41    bouyer 		    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   2508      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
   2509      1.41    bouyer 		    mode);
   2510      1.41    bouyer 	}
   2511      1.41    bouyer 
   2512      1.41    bouyer 	mode = PDC2xx_SCR_DMA;
   2513  1.44.6.1  wrstuden 	if (PDC_IS_262(sc)) {
   2514  1.44.6.1  wrstuden 		mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   2515  1.44.6.1  wrstuden 	} else {
   2516  1.44.6.1  wrstuden 		/* the BIOS set it up this way */
   2517  1.44.6.1  wrstuden 		mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   2518  1.44.6.1  wrstuden 	}
   2519      1.41    bouyer 	mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   2520      1.41    bouyer 	mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   2521      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, now 0x%x\n",
   2522      1.41    bouyer 	    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
   2523      1.41    bouyer 	    DEBUG_PROBE);
   2524      1.41    bouyer 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
   2525      1.41    bouyer 
   2526      1.41    bouyer 	/* controller initial state register is OK even without BIOS */
   2527  1.44.6.1  wrstuden 	/* Set DMA mode to IDE DMA compatibility */
   2528      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   2529      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
   2530      1.41    bouyer 	    DEBUG_PROBE);
   2531      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   2532      1.41    bouyer 	    mode | 0x1);
   2533      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   2534      1.41    bouyer 	WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   2535      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   2536      1.41    bouyer 	    mode | 0x1);
   2537      1.41    bouyer 
   2538      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2539      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2540      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2541      1.41    bouyer 			continue;
   2542  1.44.6.1  wrstuden 		if ((st & (PDC_IS_262(sc) ?
   2543  1.44.6.1  wrstuden 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   2544      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2545      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2546      1.41    bouyer 			continue;
   2547      1.41    bouyer 		}
   2548      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2549      1.41    bouyer 		    pdc202xx_pci_intr);
   2550      1.41    bouyer 		if (cp->hw_ok == 0)
   2551      1.41    bouyer 			continue;
   2552      1.41    bouyer 		if (pciiide_chan_candisable(cp))
   2553  1.44.6.1  wrstuden 			st &= ~(PDC_IS_262(sc) ?
   2554  1.44.6.1  wrstuden 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   2555      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2556      1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   2557      1.41    bouyer 	}
   2558      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
   2559      1.41    bouyer 	    DEBUG_PROBE);
   2560      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   2561      1.41    bouyer 	return;
   2562      1.41    bouyer }
   2563      1.41    bouyer 
   2564      1.41    bouyer void
   2565      1.41    bouyer pdc202xx_setup_channel(chp)
   2566      1.41    bouyer 	struct channel_softc *chp;
   2567      1.41    bouyer {
   2568      1.41    bouyer         struct ata_drive_datas *drvp;
   2569      1.41    bouyer 	int drive;
   2570  1.44.6.1  wrstuden 	pcireg_t mode, st;
   2571  1.44.6.1  wrstuden 	u_int32_t idedma_ctl, scr, atapi;
   2572      1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2573      1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2574  1.44.6.1  wrstuden 	int channel = chp->channel;
   2575      1.41    bouyer 
   2576      1.41    bouyer 	/* setup DMA if needed */
   2577      1.41    bouyer 	pciide_channel_dma_setup(cp);
   2578      1.30    bouyer 
   2579      1.41    bouyer 	idedma_ctl = 0;
   2580  1.44.6.1  wrstuden 
   2581  1.44.6.1  wrstuden 	/* Per channel settings */
   2582  1.44.6.1  wrstuden 	if (PDC_IS_262(sc)) {
   2583  1.44.6.1  wrstuden 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2584  1.44.6.1  wrstuden 		    PDC262_U66);
   2585  1.44.6.1  wrstuden 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   2586  1.44.6.1  wrstuden 		/* Trimm UDMA mode */
   2587  1.44.6.1  wrstuden 		if ((st & PDC262_STATE_80P(channel)) == 0 ||
   2588  1.44.6.1  wrstuden 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   2589  1.44.6.1  wrstuden 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   2590  1.44.6.1  wrstuden 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   2591  1.44.6.1  wrstuden 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   2592  1.44.6.1  wrstuden 			if (chp->ch_drive[0].UDMA_mode > 2)
   2593  1.44.6.1  wrstuden 				chp->ch_drive[0].UDMA_mode = 2;
   2594  1.44.6.1  wrstuden 			if (chp->ch_drive[1].UDMA_mode > 2)
   2595  1.44.6.1  wrstuden 				chp->ch_drive[1].UDMA_mode = 2;
   2596  1.44.6.1  wrstuden 		}
   2597  1.44.6.1  wrstuden 		/* Set U66 if needed */
   2598  1.44.6.1  wrstuden 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   2599  1.44.6.1  wrstuden 		    chp->ch_drive[0].UDMA_mode > 2) ||
   2600  1.44.6.1  wrstuden 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   2601  1.44.6.1  wrstuden 		    chp->ch_drive[1].UDMA_mode > 2))
   2602  1.44.6.1  wrstuden 			scr |= PDC262_U66_EN(channel);
   2603  1.44.6.1  wrstuden 		else
   2604  1.44.6.1  wrstuden 			scr &= ~PDC262_U66_EN(channel);
   2605  1.44.6.1  wrstuden 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2606  1.44.6.1  wrstuden 		    PDC262_U66, scr);
   2607  1.44.6.1  wrstuden 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   2608  1.44.6.1  wrstuden 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   2609  1.44.6.1  wrstuden 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   2610  1.44.6.1  wrstuden 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   2611  1.44.6.1  wrstuden 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   2612  1.44.6.1  wrstuden 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   2613  1.44.6.1  wrstuden 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   2614  1.44.6.1  wrstuden 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   2615  1.44.6.1  wrstuden 				atapi = 0;
   2616  1.44.6.1  wrstuden 			else
   2617  1.44.6.1  wrstuden 				atapi = PDC262_ATAPI_UDMA;
   2618  1.44.6.1  wrstuden 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   2619  1.44.6.1  wrstuden 			    PDC262_ATAPI(channel), atapi);
   2620  1.44.6.1  wrstuden 		}
   2621  1.44.6.1  wrstuden 	}
   2622      1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   2623      1.41    bouyer 		drvp = &chp->ch_drive[drive];
   2624      1.41    bouyer 		/* If no drive, skip */
   2625      1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2626      1.41    bouyer 			continue;
   2627  1.44.6.1  wrstuden 		mode = 0;
   2628      1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2629      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   2630      1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   2631      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   2632      1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   2633      1.41    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2634      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2635      1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   2636      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   2637      1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   2638      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   2639      1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   2640      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2641      1.41    bouyer 		} else {
   2642      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   2643      1.41    bouyer 			    pdc2xx_dma_mb[0]);
   2644      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   2645      1.41    bouyer 			    pdc2xx_dma_mc[0]);
   2646      1.41    bouyer 		}
   2647      1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   2648      1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   2649  1.44.6.1  wrstuden 		if (drvp->drive_flags & DRIVE_ATA)
   2650  1.44.6.1  wrstuden 			mode |= PDC2xx_TIM_PRE;
   2651  1.44.6.1  wrstuden 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   2652  1.44.6.1  wrstuden 		if (drvp->PIO_mode >= 3) {
   2653  1.44.6.1  wrstuden 			mode |= PDC2xx_TIM_IORDY;
   2654  1.44.6.1  wrstuden 			if (drive == 0)
   2655  1.44.6.1  wrstuden 				mode |= PDC2xx_TIM_IORDYp;
   2656  1.44.6.1  wrstuden 		}
   2657      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   2658      1.41    bouyer 		    "timings 0x%x\n",
   2659      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   2660      1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   2661      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2662      1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   2663      1.41    bouyer 	}
   2664      1.41    bouyer 	if (idedma_ctl != 0) {
   2665      1.41    bouyer 		/* Add software bits in status register */
   2666      1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2667      1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2668      1.30    bouyer 	}
   2669      1.41    bouyer 	pciide_print_modes(cp);
   2670      1.41    bouyer }
   2671      1.41    bouyer 
   2672      1.41    bouyer int
   2673      1.41    bouyer pdc202xx_pci_intr(arg)
   2674      1.41    bouyer 	void *arg;
   2675      1.41    bouyer {
   2676      1.41    bouyer 	struct pciide_softc *sc = arg;
   2677      1.41    bouyer 	struct pciide_channel *cp;
   2678      1.41    bouyer 	struct channel_softc *wdc_cp;
   2679      1.41    bouyer 	int i, rv, crv;
   2680      1.41    bouyer 	u_int32_t scr;
   2681      1.30    bouyer 
   2682      1.41    bouyer 	rv = 0;
   2683      1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   2684      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2685      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2686      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2687      1.41    bouyer 		/* If a compat channel skip. */
   2688      1.41    bouyer 		if (cp->compat)
   2689      1.41    bouyer 			continue;
   2690      1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   2691      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2692      1.41    bouyer 			if (crv == 0)
   2693      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2694      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2695      1.41    bouyer 			else
   2696      1.41    bouyer 				rv = 1;
   2697      1.41    bouyer 		}
   2698      1.15    bouyer 	}
   2699      1.41    bouyer 	return rv;
   2700       1.1       cgd }
   2701