pciide.c revision 1.47 1 1.47 soren /* $NetBSD: pciide.c,v 1.47 1999/11/13 13:40:28 soren Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.41 bouyer * Copyright (c) 1999 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.41 bouyer * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.41 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.41 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.41 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.41 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.41 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.41 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.41 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.41 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.41 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.41 bouyer * SUCH DAMAGE.
34 1.41 bouyer *
35 1.41 bouyer */
36 1.41 bouyer
37 1.1 cgd
38 1.1 cgd /*
39 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
40 1.1 cgd *
41 1.1 cgd * Redistribution and use in source and binary forms, with or without
42 1.1 cgd * modification, are permitted provided that the following conditions
43 1.1 cgd * are met:
44 1.1 cgd * 1. Redistributions of source code must retain the above copyright
45 1.1 cgd * notice, this list of conditions and the following disclaimer.
46 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 cgd * notice, this list of conditions and the following disclaimer in the
48 1.1 cgd * documentation and/or other materials provided with the distribution.
49 1.1 cgd * 3. All advertising materials mentioning features or use of this software
50 1.1 cgd * must display the following acknowledgement:
51 1.1 cgd * This product includes software developed by Christopher G. Demetriou
52 1.1 cgd * for the NetBSD Project.
53 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
54 1.1 cgd * derived from this software without specific prior written permission
55 1.1 cgd *
56 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
57 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
58 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
59 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
60 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
61 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
62 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
63 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
64 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
65 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 1.1 cgd */
67 1.1 cgd
68 1.1 cgd /*
69 1.1 cgd * PCI IDE controller driver.
70 1.1 cgd *
71 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
72 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
73 1.1 cgd *
74 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
75 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
76 1.2 cgd * 5/16/94" from the PCI SIG.
77 1.1 cgd *
78 1.1 cgd */
79 1.1 cgd
80 1.36 ross #ifndef WDCDEBUG
81 1.26 bouyer #define WDCDEBUG
82 1.36 ross #endif
83 1.26 bouyer
84 1.9 bouyer #define DEBUG_DMA 0x01
85 1.9 bouyer #define DEBUG_XFERS 0x02
86 1.9 bouyer #define DEBUG_FUNCS 0x08
87 1.9 bouyer #define DEBUG_PROBE 0x10
88 1.9 bouyer #ifdef WDCDEBUG
89 1.26 bouyer int wdcdebug_pciide_mask = 0;
90 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
91 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
92 1.9 bouyer #else
93 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
94 1.9 bouyer #endif
95 1.1 cgd #include <sys/param.h>
96 1.1 cgd #include <sys/systm.h>
97 1.1 cgd #include <sys/device.h>
98 1.9 bouyer #include <sys/malloc.h>
99 1.9 bouyer
100 1.9 bouyer #include <vm/vm.h>
101 1.9 bouyer #include <vm/vm_param.h>
102 1.9 bouyer #include <vm/vm_kern.h>
103 1.1 cgd
104 1.1 cgd #include <dev/pci/pcireg.h>
105 1.1 cgd #include <dev/pci/pcivar.h>
106 1.9 bouyer #include <dev/pci/pcidevs.h>
107 1.1 cgd #include <dev/pci/pciidereg.h>
108 1.1 cgd #include <dev/pci/pciidevar.h>
109 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
110 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
111 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
112 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
113 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
114 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
115 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
116 1.1 cgd
117 1.35 thorpej #if BYTE_ORDER == BIG_ENDIAN
118 1.35 thorpej #include <machine/bswap.h>
119 1.35 thorpej #define htopci(x) bswap32(x)
120 1.35 thorpej #define pcitoh(x) bswap32(x)
121 1.35 thorpej #else
122 1.35 thorpej #define htopci(x) (x)
123 1.35 thorpej #define pcitoh(x) (x)
124 1.35 thorpej #endif
125 1.35 thorpej
126 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
127 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int));
129 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
130 1.39 mrg int, u_int8_t));
131 1.39 mrg
132 1.14 bouyer static __inline u_int8_t
133 1.14 bouyer pciide_pci_read(pc, pa, reg)
134 1.14 bouyer pci_chipset_tag_t pc;
135 1.14 bouyer pcitag_t pa;
136 1.14 bouyer int reg;
137 1.14 bouyer {
138 1.39 mrg
139 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
140 1.39 mrg ((reg & 0x03) * 8) & 0xff);
141 1.14 bouyer }
142 1.14 bouyer
143 1.14 bouyer static __inline void
144 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
145 1.14 bouyer pci_chipset_tag_t pc;
146 1.14 bouyer pcitag_t pa;
147 1.14 bouyer int reg;
148 1.14 bouyer u_int8_t val;
149 1.14 bouyer {
150 1.14 bouyer pcireg_t pcival;
151 1.14 bouyer
152 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
153 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
154 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
155 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
156 1.14 bouyer }
157 1.9 bouyer
158 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.9 bouyer
160 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
161 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
162 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
163 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
165 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
166 1.9 bouyer
167 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
168 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
169 1.9 bouyer
170 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 1.41 bouyer void cmd0643_6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
172 1.28 bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
173 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
174 1.41 bouyer struct pciide_softc *, int));
175 1.41 bouyer int cmd_pci_intr __P((void *));
176 1.18 drochner
177 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
178 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
179 1.18 drochner
180 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
182 1.9 bouyer
183 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
184 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
185 1.41 bouyer int acer_pci_intr __P((void *));
186 1.41 bouyer
187 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
188 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
189 1.41 bouyer int pdc202xx_pci_intr __P((void *));
190 1.30 bouyer
191 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
192 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
193 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
194 1.9 bouyer void pciide_dma_start __P((void*, int, int, int));
195 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
196 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
197 1.9 bouyer
198 1.9 bouyer struct pciide_product_desc {
199 1.39 mrg u_int32_t ide_product;
200 1.39 mrg int ide_flags;
201 1.39 mrg const char *ide_name;
202 1.41 bouyer /* map and setup chip, probe drives */
203 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
204 1.9 bouyer };
205 1.9 bouyer
206 1.9 bouyer /* Flags for ide_flags */
207 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
208 1.9 bouyer
209 1.9 bouyer /* Default product description for devices not known from this controller */
210 1.9 bouyer const struct pciide_product_desc default_product_desc = {
211 1.39 mrg 0,
212 1.39 mrg 0,
213 1.39 mrg "Generic PCI IDE controller",
214 1.41 bouyer default_chip_map,
215 1.9 bouyer };
216 1.1 cgd
217 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
218 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
219 1.39 mrg 0,
220 1.39 mrg "Intel 82092AA IDE controller",
221 1.41 bouyer default_chip_map,
222 1.39 mrg },
223 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
224 1.39 mrg 0,
225 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
226 1.41 bouyer piix_chip_map,
227 1.39 mrg },
228 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
229 1.39 mrg 0,
230 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
231 1.41 bouyer piix_chip_map,
232 1.39 mrg },
233 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
234 1.39 mrg 0,
235 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
236 1.41 bouyer piix_chip_map,
237 1.39 mrg },
238 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
239 1.42 bouyer 0,
240 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
241 1.42 bouyer piix_chip_map,
242 1.42 bouyer },
243 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
244 1.42 bouyer 0,
245 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
246 1.42 bouyer piix_chip_map,
247 1.42 bouyer },
248 1.39 mrg { 0,
249 1.39 mrg 0,
250 1.39 mrg NULL,
251 1.39 mrg }
252 1.9 bouyer };
253 1.39 mrg
254 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
255 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
256 1.41 bouyer 0,
257 1.39 mrg "CMD Technology PCI0640",
258 1.41 bouyer cmd_chip_map
259 1.39 mrg },
260 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
261 1.41 bouyer 0,
262 1.39 mrg "CMD Technology PCI0643",
263 1.41 bouyer cmd0643_6_chip_map,
264 1.39 mrg },
265 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
266 1.41 bouyer 0,
267 1.39 mrg "CMD Technology PCI0646",
268 1.41 bouyer cmd0643_6_chip_map,
269 1.39 mrg },
270 1.39 mrg { 0,
271 1.39 mrg 0,
272 1.39 mrg NULL,
273 1.39 mrg }
274 1.9 bouyer };
275 1.9 bouyer
276 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
277 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
278 1.39 mrg 0,
279 1.39 mrg "VIA Technologies VT82C586 (Apollo VP) IDE Controller",
280 1.41 bouyer apollo_chip_map,
281 1.39 mrg },
282 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
283 1.39 mrg 0,
284 1.39 mrg "VIA Technologies VT82C586A IDE Controller",
285 1.41 bouyer apollo_chip_map,
286 1.39 mrg },
287 1.39 mrg { 0,
288 1.39 mrg 0,
289 1.39 mrg NULL,
290 1.39 mrg }
291 1.18 drochner };
292 1.18 drochner
293 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
294 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
295 1.39 mrg 0,
296 1.39 mrg "Contaq Microsystems CY82C693 IDE Controller",
297 1.41 bouyer cy693_chip_map,
298 1.39 mrg },
299 1.39 mrg { 0,
300 1.39 mrg 0,
301 1.39 mrg NULL,
302 1.39 mrg }
303 1.18 drochner };
304 1.18 drochner
305 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
306 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
307 1.39 mrg 0,
308 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
309 1.41 bouyer sis_chip_map,
310 1.39 mrg },
311 1.39 mrg { 0,
312 1.39 mrg 0,
313 1.39 mrg NULL,
314 1.39 mrg }
315 1.9 bouyer };
316 1.9 bouyer
317 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
318 1.39 mrg { PCI_PRODUCT_ALI_M5229,
319 1.39 mrg 0,
320 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
321 1.41 bouyer acer_chip_map,
322 1.39 mrg },
323 1.39 mrg { 0,
324 1.39 mrg 0,
325 1.41 bouyer NULL,
326 1.41 bouyer }
327 1.41 bouyer };
328 1.41 bouyer
329 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
330 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
331 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
332 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
333 1.41 bouyer pdc202xx_chip_map,
334 1.41 bouyer },
335 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
336 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
337 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
338 1.41 bouyer pdc202xx_chip_map,
339 1.41 bouyer },
340 1.41 bouyer { 0,
341 1.39 mrg 0,
342 1.39 mrg NULL,
343 1.39 mrg }
344 1.30 bouyer };
345 1.30 bouyer
346 1.9 bouyer struct pciide_vendor_desc {
347 1.39 mrg u_int32_t ide_vendor;
348 1.39 mrg const struct pciide_product_desc *ide_products;
349 1.9 bouyer };
350 1.9 bouyer
351 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
352 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
353 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
354 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
355 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
356 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
357 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
358 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
359 1.39 mrg { 0, NULL }
360 1.1 cgd };
361 1.1 cgd
362 1.1 cgd #define PCIIDE_CHANNEL_NAME(chan) ((chan) == 0 ? "primary" : "secondary")
363 1.1 cgd
364 1.13 bouyer /* options passed via the 'flags' config keyword */
365 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
366 1.13 bouyer
367 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
368 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
369 1.1 cgd
370 1.1 cgd struct cfattach pciide_ca = {
371 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
372 1.1 cgd };
373 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
374 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
375 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
376 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
377 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
378 1.41 bouyer int (*pci_intr) __P((void *))));
379 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
380 1.41 bouyer struct pci_attach_args *));
381 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
382 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
383 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
384 1.41 bouyer int (*pci_intr) __P((void *))));
385 1.28 bouyer int pciiide_chan_candisable __P((struct pciide_channel *));
386 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
387 1.28 bouyer struct pciide_channel *, int, int));
388 1.5 cgd int pciide_print __P((void *, const char *pnp));
389 1.1 cgd int pciide_compat_intr __P((void *));
390 1.1 cgd int pciide_pci_intr __P((void *));
391 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
392 1.1 cgd
393 1.39 mrg const struct pciide_product_desc *
394 1.9 bouyer pciide_lookup_product(id)
395 1.39 mrg u_int32_t id;
396 1.9 bouyer {
397 1.39 mrg const struct pciide_product_desc *pp;
398 1.39 mrg const struct pciide_vendor_desc *vp;
399 1.9 bouyer
400 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
401 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
402 1.39 mrg break;
403 1.9 bouyer
404 1.39 mrg if ((pp = vp->ide_products) == NULL)
405 1.39 mrg return NULL;
406 1.9 bouyer
407 1.39 mrg for (; pp->ide_name != NULL; pp++)
408 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
409 1.39 mrg break;
410 1.9 bouyer
411 1.39 mrg if (pp->ide_name == NULL)
412 1.39 mrg return NULL;
413 1.39 mrg return pp;
414 1.9 bouyer }
415 1.6 cgd
416 1.1 cgd int
417 1.1 cgd pciide_match(parent, match, aux)
418 1.1 cgd struct device *parent;
419 1.1 cgd struct cfdata *match;
420 1.1 cgd void *aux;
421 1.1 cgd {
422 1.1 cgd struct pci_attach_args *pa = aux;
423 1.41 bouyer const struct pciide_product_desc *pp;
424 1.1 cgd
425 1.1 cgd /*
426 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
427 1.1 cgd * If it is, we assume that we can deal with it; it _should_
428 1.1 cgd * work in a standardized way...
429 1.1 cgd */
430 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
431 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
432 1.1 cgd return (1);
433 1.1 cgd }
434 1.1 cgd
435 1.41 bouyer /*
436 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
437 1.41 bouyer * controllers. Let see if we can deal with it anyway.
438 1.41 bouyer */
439 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
440 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
441 1.41 bouyer return (1);
442 1.41 bouyer }
443 1.41 bouyer
444 1.1 cgd return (0);
445 1.1 cgd }
446 1.1 cgd
447 1.1 cgd void
448 1.1 cgd pciide_attach(parent, self, aux)
449 1.1 cgd struct device *parent, *self;
450 1.1 cgd void *aux;
451 1.1 cgd {
452 1.1 cgd struct pci_attach_args *pa = aux;
453 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
454 1.9 bouyer pcitag_t tag = pa->pa_tag;
455 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
456 1.41 bouyer pcireg_t csr;
457 1.1 cgd char devinfo[256];
458 1.1 cgd
459 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
460 1.9 bouyer if (sc->sc_pp == NULL) {
461 1.9 bouyer sc->sc_pp = &default_product_desc;
462 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
463 1.9 bouyer printf(": %s (rev. 0x%02x)\n", devinfo,
464 1.9 bouyer PCI_REVISION(pa->pa_class));
465 1.9 bouyer } else {
466 1.9 bouyer printf(": %s\n", sc->sc_pp->ide_name);
467 1.9 bouyer }
468 1.28 bouyer sc->sc_pc = pa->pa_pc;
469 1.28 bouyer sc->sc_tag = pa->pa_tag;
470 1.41 bouyer #ifdef WDCDEBUG
471 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
472 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
473 1.41 bouyer #endif
474 1.28 bouyer
475 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
476 1.1 cgd
477 1.16 bouyer if (sc->sc_dma_ok) {
478 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
479 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
480 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
481 1.16 bouyer }
482 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
483 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
484 1.5 cgd }
485 1.5 cgd
486 1.41 bouyer /* tell wether the chip is enabled or not */
487 1.41 bouyer int
488 1.41 bouyer pciide_chipen(sc, pa)
489 1.41 bouyer struct pciide_softc *sc;
490 1.41 bouyer struct pci_attach_args *pa;
491 1.41 bouyer {
492 1.41 bouyer pcireg_t csr;
493 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
494 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
495 1.41 bouyer PCI_COMMAND_STATUS_REG);
496 1.41 bouyer printf("%s: device disabled (at %s)\n",
497 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
498 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
499 1.41 bouyer "device" : "bridge");
500 1.41 bouyer return 0;
501 1.41 bouyer }
502 1.41 bouyer return 1;
503 1.41 bouyer }
504 1.41 bouyer
505 1.5 cgd int
506 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
507 1.5 cgd struct pci_attach_args *pa;
508 1.18 drochner struct pciide_channel *cp;
509 1.18 drochner int compatchan;
510 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
511 1.5 cgd {
512 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
513 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
514 1.5 cgd
515 1.5 cgd cp->compat = 1;
516 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
517 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
518 1.5 cgd
519 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
520 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
521 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
522 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
523 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
524 1.43 bouyer return (0);
525 1.5 cgd }
526 1.5 cgd
527 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
528 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
529 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
530 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
531 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
532 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
533 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
534 1.43 bouyer return (0);
535 1.5 cgd }
536 1.5 cgd
537 1.43 bouyer return (1);
538 1.5 cgd }
539 1.5 cgd
540 1.9 bouyer int
541 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
542 1.28 bouyer struct pci_attach_args * pa;
543 1.18 drochner struct pciide_channel *cp;
544 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
545 1.41 bouyer int (*pci_intr) __P((void *));
546 1.9 bouyer {
547 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
548 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
549 1.29 bouyer const char *intrstr;
550 1.29 bouyer pci_intr_handle_t intrhandle;
551 1.9 bouyer
552 1.9 bouyer cp->compat = 0;
553 1.9 bouyer
554 1.29 bouyer if (sc->sc_pci_ih == NULL) {
555 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
556 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
557 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
558 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
559 1.29 bouyer return 0;
560 1.29 bouyer }
561 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
562 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
563 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
564 1.29 bouyer if (sc->sc_pci_ih != NULL) {
565 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
566 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
567 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
568 1.29 bouyer } else {
569 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
570 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
571 1.29 bouyer if (intrstr != NULL)
572 1.29 bouyer printf(" at %s", intrstr);
573 1.29 bouyer printf("\n");
574 1.29 bouyer return 0;
575 1.29 bouyer }
576 1.18 drochner }
577 1.29 bouyer cp->ih = sc->sc_pci_ih;
578 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
579 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
580 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
581 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
582 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
583 1.18 drochner return 0;
584 1.9 bouyer }
585 1.9 bouyer
586 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
587 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
588 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
589 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
590 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
591 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
592 1.18 drochner return 0;
593 1.9 bouyer }
594 1.18 drochner return (1);
595 1.9 bouyer }
596 1.9 bouyer
597 1.41 bouyer void
598 1.41 bouyer pciide_mapreg_dma(sc, pa)
599 1.41 bouyer struct pciide_softc *sc;
600 1.41 bouyer struct pci_attach_args *pa;
601 1.41 bouyer {
602 1.41 bouyer /*
603 1.41 bouyer * Map DMA registers
604 1.41 bouyer *
605 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
606 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
607 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
608 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
609 1.41 bouyer * non-zero if the interface supports DMA and the registers
610 1.41 bouyer * could be mapped.
611 1.41 bouyer *
612 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
613 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
614 1.41 bouyer * XXX space," some controllers (at least the United
615 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
616 1.41 bouyer * XXX eventually, we should probably read the register and check
617 1.41 bouyer * XXX which type it is. Either that or 'quirk' certain devices.
618 1.41 bouyer */
619 1.41 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
620 1.41 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
621 1.41 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
622 1.41 bouyer sc->sc_dmat = pa->pa_dmat;
623 1.41 bouyer if (sc->sc_dma_ok == 0) {
624 1.41 bouyer printf(", but unused (couldn't map registers)");
625 1.41 bouyer } else {
626 1.41 bouyer sc->sc_wdcdev.dma_arg = sc;
627 1.41 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
628 1.41 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
629 1.41 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
630 1.41 bouyer }
631 1.41 bouyer }
632 1.9 bouyer int
633 1.9 bouyer pciide_compat_intr(arg)
634 1.9 bouyer void *arg;
635 1.9 bouyer {
636 1.19 drochner struct pciide_channel *cp = arg;
637 1.9 bouyer
638 1.9 bouyer #ifdef DIAGNOSTIC
639 1.9 bouyer /* should only be called for a compat channel */
640 1.9 bouyer if (cp->compat == 0)
641 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
642 1.9 bouyer #endif
643 1.19 drochner return (wdcintr(&cp->wdc_channel));
644 1.9 bouyer }
645 1.9 bouyer
646 1.9 bouyer int
647 1.9 bouyer pciide_pci_intr(arg)
648 1.9 bouyer void *arg;
649 1.9 bouyer {
650 1.9 bouyer struct pciide_softc *sc = arg;
651 1.9 bouyer struct pciide_channel *cp;
652 1.9 bouyer struct channel_softc *wdc_cp;
653 1.9 bouyer int i, rv, crv;
654 1.9 bouyer
655 1.9 bouyer rv = 0;
656 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
657 1.9 bouyer cp = &sc->pciide_channels[i];
658 1.18 drochner wdc_cp = &cp->wdc_channel;
659 1.9 bouyer
660 1.9 bouyer /* If a compat channel skip. */
661 1.9 bouyer if (cp->compat)
662 1.9 bouyer continue;
663 1.9 bouyer /* if this channel not waiting for intr, skip */
664 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
665 1.9 bouyer continue;
666 1.9 bouyer
667 1.9 bouyer crv = wdcintr(wdc_cp);
668 1.9 bouyer if (crv == 0)
669 1.9 bouyer ; /* leave rv alone */
670 1.9 bouyer else if (crv == 1)
671 1.9 bouyer rv = 1; /* claim the intr */
672 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
673 1.9 bouyer rv = crv; /* if we've done no better, take it */
674 1.9 bouyer }
675 1.9 bouyer return (rv);
676 1.9 bouyer }
677 1.9 bouyer
678 1.28 bouyer void
679 1.28 bouyer pciide_channel_dma_setup(cp)
680 1.28 bouyer struct pciide_channel *cp;
681 1.28 bouyer {
682 1.28 bouyer int drive;
683 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
684 1.28 bouyer struct ata_drive_datas *drvp;
685 1.28 bouyer
686 1.28 bouyer for (drive = 0; drive < 2; drive++) {
687 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
688 1.28 bouyer /* If no drive, skip */
689 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
690 1.28 bouyer continue;
691 1.28 bouyer /* setup DMA if needed */
692 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
693 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
694 1.28 bouyer sc->sc_dma_ok == 0) {
695 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
696 1.28 bouyer continue;
697 1.28 bouyer }
698 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
699 1.28 bouyer != 0) {
700 1.28 bouyer /* Abort DMA setup */
701 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
702 1.28 bouyer continue;
703 1.28 bouyer }
704 1.28 bouyer }
705 1.28 bouyer }
706 1.28 bouyer
707 1.18 drochner int
708 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
709 1.9 bouyer struct pciide_softc *sc;
710 1.18 drochner int channel, drive;
711 1.9 bouyer {
712 1.18 drochner bus_dma_segment_t seg;
713 1.18 drochner int error, rseg;
714 1.18 drochner const bus_size_t dma_table_size =
715 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
716 1.18 drochner struct pciide_dma_maps *dma_maps =
717 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
718 1.18 drochner
719 1.28 bouyer /* If table was already allocated, just return */
720 1.28 bouyer if (dma_maps->dma_table)
721 1.28 bouyer return 0;
722 1.28 bouyer
723 1.18 drochner /* Allocate memory for the DMA tables and map it */
724 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
725 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
726 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
727 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
728 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
729 1.18 drochner channel, drive, error);
730 1.18 drochner return error;
731 1.18 drochner }
732 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
733 1.18 drochner dma_table_size,
734 1.18 drochner (caddr_t *)&dma_maps->dma_table,
735 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
736 1.18 drochner printf("%s:%d: unable to map table DMA for"
737 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
738 1.18 drochner channel, drive, error);
739 1.18 drochner return error;
740 1.18 drochner }
741 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
742 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
743 1.18 drochner seg.ds_addr), DEBUG_PROBE);
744 1.18 drochner
745 1.18 drochner /* Create and load table DMA map for this disk */
746 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
747 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
748 1.18 drochner &dma_maps->dmamap_table)) != 0) {
749 1.18 drochner printf("%s:%d: unable to create table DMA map for "
750 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
751 1.18 drochner channel, drive, error);
752 1.18 drochner return error;
753 1.18 drochner }
754 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
755 1.18 drochner dma_maps->dmamap_table,
756 1.18 drochner dma_maps->dma_table,
757 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
758 1.18 drochner printf("%s:%d: unable to load table DMA map for "
759 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
760 1.18 drochner channel, drive, error);
761 1.18 drochner return error;
762 1.18 drochner }
763 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
764 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
765 1.18 drochner /* Create a xfer DMA map for this drive */
766 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
767 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
768 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
769 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
770 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
771 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
772 1.18 drochner channel, drive, error);
773 1.18 drochner return error;
774 1.18 drochner }
775 1.18 drochner return 0;
776 1.9 bouyer }
777 1.9 bouyer
778 1.18 drochner int
779 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
780 1.18 drochner void *v;
781 1.18 drochner int channel, drive;
782 1.18 drochner void *databuf;
783 1.18 drochner size_t datalen;
784 1.18 drochner int flags;
785 1.9 bouyer {
786 1.18 drochner struct pciide_softc *sc = v;
787 1.18 drochner int error, seg;
788 1.18 drochner struct pciide_dma_maps *dma_maps =
789 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
790 1.18 drochner
791 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
792 1.18 drochner dma_maps->dmamap_xfer,
793 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
794 1.18 drochner if (error) {
795 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
796 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
797 1.18 drochner channel, drive, error);
798 1.18 drochner return error;
799 1.18 drochner }
800 1.9 bouyer
801 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
802 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
803 1.18 drochner (flags & WDC_DMA_READ) ?
804 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
805 1.9 bouyer
806 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
807 1.18 drochner #ifdef DIAGNOSTIC
808 1.18 drochner /* A segment must not cross a 64k boundary */
809 1.18 drochner {
810 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
811 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
812 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
813 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
814 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
815 1.18 drochner " len 0x%lx not properly aligned\n",
816 1.18 drochner seg, phys, len);
817 1.18 drochner panic("pciide_dma: buf align");
818 1.9 bouyer }
819 1.9 bouyer }
820 1.18 drochner #endif
821 1.18 drochner dma_maps->dma_table[seg].base_addr =
822 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
823 1.18 drochner dma_maps->dma_table[seg].byte_count =
824 1.35 thorpej htopci(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
825 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
826 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
827 1.35 thorpej seg, pcitoh(dma_maps->dma_table[seg].byte_count),
828 1.35 thorpej pcitoh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
829 1.18 drochner
830 1.9 bouyer }
831 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
832 1.35 thorpej htopci(IDEDMA_BYTE_COUNT_EOT);
833 1.9 bouyer
834 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
835 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
836 1.18 drochner BUS_DMASYNC_PREWRITE);
837 1.9 bouyer
838 1.18 drochner /* Maps are ready. Start DMA function */
839 1.18 drochner #ifdef DIAGNOSTIC
840 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
841 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
842 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
843 1.18 drochner panic("pciide_dma_init: table align");
844 1.18 drochner }
845 1.18 drochner #endif
846 1.18 drochner
847 1.18 drochner /* Clear status bits */
848 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
849 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
850 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
851 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
852 1.18 drochner /* Write table addr */
853 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
854 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
855 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
856 1.18 drochner /* set read/write */
857 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
858 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
859 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
860 1.18 drochner return 0;
861 1.18 drochner }
862 1.18 drochner
863 1.18 drochner void
864 1.18 drochner pciide_dma_start(v, channel, drive, flags)
865 1.18 drochner void *v;
866 1.18 drochner int channel, drive, flags;
867 1.18 drochner {
868 1.18 drochner struct pciide_softc *sc = v;
869 1.18 drochner
870 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
871 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
872 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
873 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
874 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
875 1.18 drochner }
876 1.18 drochner
877 1.18 drochner int
878 1.18 drochner pciide_dma_finish(v, channel, drive, flags)
879 1.18 drochner void *v;
880 1.18 drochner int channel, drive;
881 1.18 drochner int flags;
882 1.18 drochner {
883 1.18 drochner struct pciide_softc *sc = v;
884 1.18 drochner u_int8_t status;
885 1.18 drochner struct pciide_dma_maps *dma_maps =
886 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
887 1.18 drochner
888 1.18 drochner /* Unload the map of the data buffer */
889 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
890 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
891 1.18 drochner (flags & WDC_DMA_READ) ?
892 1.18 drochner BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
893 1.18 drochner bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
894 1.18 drochner
895 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
896 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
897 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
898 1.18 drochner DEBUG_XFERS);
899 1.18 drochner
900 1.18 drochner /* stop DMA channel */
901 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
902 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
903 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
904 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
905 1.18 drochner
906 1.18 drochner /* Clear status bits */
907 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
908 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
909 1.18 drochner status);
910 1.18 drochner
911 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
912 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: status=0x%x\n",
913 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
914 1.18 drochner return -1;
915 1.18 drochner }
916 1.18 drochner
917 1.18 drochner if ((flags & WDC_DMA_POLL) == 0 && (status & IDEDMA_CTL_INTR) == 0) {
918 1.18 drochner printf("%s:%d:%d: Bus-Master DMA error: missing interrupt, "
919 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
920 1.18 drochner drive, status);
921 1.18 drochner return -1;
922 1.18 drochner }
923 1.18 drochner
924 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
925 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
926 1.18 drochner return 1;
927 1.18 drochner }
928 1.18 drochner return 0;
929 1.18 drochner }
930 1.18 drochner
931 1.41 bouyer /* some common code used by several chip_map */
932 1.41 bouyer int
933 1.41 bouyer pciide_chansetup(sc, channel, interface)
934 1.41 bouyer struct pciide_softc *sc;
935 1.41 bouyer int channel;
936 1.41 bouyer pcireg_t interface;
937 1.41 bouyer {
938 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
939 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
940 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
941 1.41 bouyer cp->wdc_channel.channel = channel;
942 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
943 1.41 bouyer cp->wdc_channel.ch_queue =
944 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
945 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
946 1.41 bouyer printf("%s %s channel: "
947 1.41 bouyer "can't allocate memory for command queue",
948 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
949 1.41 bouyer return 0;
950 1.41 bouyer }
951 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
952 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
953 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
954 1.41 bouyer "configured" : "wired",
955 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
956 1.41 bouyer "native-PCI" : "compatibility");
957 1.41 bouyer return 1;
958 1.41 bouyer }
959 1.41 bouyer
960 1.18 drochner /* some common code used by several chip channel_map */
961 1.18 drochner void
962 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
963 1.18 drochner struct pci_attach_args *pa;
964 1.18 drochner struct pciide_channel *cp;
965 1.41 bouyer pcireg_t interface;
966 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
967 1.41 bouyer int (*pci_intr) __P((void *));
968 1.18 drochner {
969 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
970 1.18 drochner
971 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
972 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
973 1.41 bouyer pci_intr);
974 1.41 bouyer else
975 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
976 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
977 1.41 bouyer
978 1.18 drochner if (cp->hw_ok == 0)
979 1.18 drochner return;
980 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
981 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
982 1.18 drochner wdcattach(wdc_cp);
983 1.18 drochner }
984 1.18 drochner
985 1.18 drochner /*
986 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
987 1.18 drochner * if channel can be disabled, 0 if not
988 1.18 drochner */
989 1.18 drochner int
990 1.28 bouyer pciiide_chan_candisable(cp)
991 1.18 drochner struct pciide_channel *cp;
992 1.18 drochner {
993 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
994 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
995 1.18 drochner
996 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
997 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
998 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
999 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1000 1.18 drochner cp->hw_ok = 0;
1001 1.18 drochner return 1;
1002 1.18 drochner }
1003 1.18 drochner return 0;
1004 1.18 drochner }
1005 1.18 drochner
1006 1.18 drochner /*
1007 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1008 1.18 drochner * Set hw_ok=0 on failure
1009 1.18 drochner */
1010 1.18 drochner void
1011 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1012 1.5 cgd struct pci_attach_args *pa;
1013 1.18 drochner struct pciide_channel *cp;
1014 1.18 drochner int compatchan, interface;
1015 1.18 drochner {
1016 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1017 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1018 1.18 drochner
1019 1.18 drochner if (cp->hw_ok == 0)
1020 1.18 drochner return;
1021 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1022 1.18 drochner return;
1023 1.18 drochner
1024 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1025 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1026 1.18 drochner if (cp->ih == NULL) {
1027 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1028 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1029 1.18 drochner cp->hw_ok = 0;
1030 1.18 drochner }
1031 1.18 drochner }
1032 1.18 drochner
1033 1.18 drochner void
1034 1.28 bouyer pciide_print_modes(cp)
1035 1.28 bouyer struct pciide_channel *cp;
1036 1.18 drochner {
1037 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1038 1.28 bouyer int drive;
1039 1.18 drochner struct channel_softc *chp;
1040 1.18 drochner struct ata_drive_datas *drvp;
1041 1.18 drochner
1042 1.28 bouyer chp = &cp->wdc_channel;
1043 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1044 1.28 bouyer drvp = &chp->ch_drive[drive];
1045 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1046 1.28 bouyer continue;
1047 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1048 1.28 bouyer drvp->drv_softc->dv_xname,
1049 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1050 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1051 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1052 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1053 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1054 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1055 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1056 1.28 bouyer printf(" (using DMA data transfers)");
1057 1.28 bouyer printf("\n");
1058 1.18 drochner }
1059 1.18 drochner }
1060 1.18 drochner
1061 1.18 drochner void
1062 1.41 bouyer default_chip_map(sc, pa)
1063 1.18 drochner struct pciide_softc *sc;
1064 1.41 bouyer struct pci_attach_args *pa;
1065 1.18 drochner {
1066 1.41 bouyer struct pciide_channel *cp;
1067 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1068 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1069 1.41 bouyer pcireg_t csr;
1070 1.41 bouyer int channel, drive;
1071 1.41 bouyer struct ata_drive_datas *drvp;
1072 1.41 bouyer u_int8_t idedma_ctl;
1073 1.41 bouyer bus_size_t cmdsize, ctlsize;
1074 1.41 bouyer char *failreason;
1075 1.41 bouyer
1076 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1077 1.41 bouyer return;
1078 1.41 bouyer
1079 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1080 1.41 bouyer printf("%s: bus-master DMA support present",
1081 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1082 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1083 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1084 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1085 1.41 bouyer printf(", but unused (no driver support)");
1086 1.41 bouyer sc->sc_dma_ok = 0;
1087 1.41 bouyer } else {
1088 1.41 bouyer pciide_mapreg_dma(sc, pa);
1089 1.41 bouyer if (sc->sc_dma_ok != 0)
1090 1.41 bouyer printf(", used without full driver "
1091 1.41 bouyer "support");
1092 1.41 bouyer }
1093 1.41 bouyer } else {
1094 1.41 bouyer printf("%s: hardware does not support DMA",
1095 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1096 1.41 bouyer sc->sc_dma_ok = 0;
1097 1.41 bouyer }
1098 1.41 bouyer printf("\n");
1099 1.18 drochner if (sc->sc_dma_ok)
1100 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1101 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1102 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1103 1.18 drochner
1104 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1105 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1106 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1107 1.41 bouyer
1108 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1109 1.41 bouyer cp = &sc->pciide_channels[channel];
1110 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1111 1.41 bouyer continue;
1112 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1113 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1114 1.41 bouyer &ctlsize, pciide_pci_intr);
1115 1.41 bouyer } else {
1116 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1117 1.41 bouyer channel, &cmdsize, &ctlsize);
1118 1.41 bouyer }
1119 1.41 bouyer if (cp->hw_ok == 0)
1120 1.41 bouyer continue;
1121 1.41 bouyer /*
1122 1.41 bouyer * Check to see if something appears to be there.
1123 1.41 bouyer */
1124 1.41 bouyer failreason = NULL;
1125 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1126 1.41 bouyer failreason = "not responding; disabled or no drives?";
1127 1.41 bouyer goto next;
1128 1.41 bouyer }
1129 1.41 bouyer /*
1130 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1131 1.41 bouyer * channel by trying to access the channel again while the
1132 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1133 1.41 bouyer * channel no longer appears to be there, it belongs to
1134 1.41 bouyer * this controller.) YUCK!
1135 1.41 bouyer */
1136 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1137 1.41 bouyer PCI_COMMAND_STATUS_REG);
1138 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1139 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1140 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1141 1.41 bouyer failreason = "other hardware responding at addresses";
1142 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1143 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1144 1.41 bouyer next:
1145 1.41 bouyer if (failreason) {
1146 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1147 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1148 1.41 bouyer failreason);
1149 1.41 bouyer cp->hw_ok = 0;
1150 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1151 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1152 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1153 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1154 1.41 bouyer } else {
1155 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1156 1.41 bouyer }
1157 1.41 bouyer if (cp->hw_ok) {
1158 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1159 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1160 1.41 bouyer wdcattach(&cp->wdc_channel);
1161 1.41 bouyer }
1162 1.41 bouyer }
1163 1.18 drochner
1164 1.18 drochner if (sc->sc_dma_ok == 0)
1165 1.41 bouyer return;
1166 1.18 drochner
1167 1.18 drochner /* Allocate DMA maps */
1168 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1169 1.18 drochner idedma_ctl = 0;
1170 1.41 bouyer cp = &sc->pciide_channels[channel];
1171 1.18 drochner for (drive = 0; drive < 2; drive++) {
1172 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1173 1.18 drochner /* If no drive, skip */
1174 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1175 1.18 drochner continue;
1176 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1177 1.18 drochner continue;
1178 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1179 1.18 drochner /* Abort DMA setup */
1180 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1181 1.18 drochner "using PIO transfers\n",
1182 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1183 1.18 drochner channel, drive);
1184 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1185 1.18 drochner }
1186 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1187 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1188 1.18 drochner channel, drive);
1189 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1190 1.18 drochner }
1191 1.18 drochner if (idedma_ctl != 0) {
1192 1.18 drochner /* Add software bits in status register */
1193 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1194 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1195 1.18 drochner idedma_ctl);
1196 1.18 drochner }
1197 1.18 drochner }
1198 1.18 drochner }
1199 1.18 drochner
1200 1.18 drochner void
1201 1.41 bouyer piix_chip_map(sc, pa)
1202 1.41 bouyer struct pciide_softc *sc;
1203 1.18 drochner struct pci_attach_args *pa;
1204 1.41 bouyer {
1205 1.18 drochner struct pciide_channel *cp;
1206 1.41 bouyer int channel;
1207 1.42 bouyer u_int32_t idetim;
1208 1.42 bouyer bus_size_t cmdsize, ctlsize;
1209 1.18 drochner
1210 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1211 1.18 drochner return;
1212 1.6 cgd
1213 1.41 bouyer printf("%s: bus-master DMA support present",
1214 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1215 1.41 bouyer pciide_mapreg_dma(sc, pa);
1216 1.41 bouyer printf("\n");
1217 1.41 bouyer if (sc->sc_dma_ok) {
1218 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1219 1.42 bouyer switch(sc->sc_pp->ide_product) {
1220 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1221 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1222 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1223 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1224 1.41 bouyer }
1225 1.18 drochner }
1226 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1227 1.41 bouyer WDC_CAPABILITY_MODE;
1228 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1229 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1230 1.42 bouyer sc->sc_wdcdev.UDMA_cap =
1231 1.42 bouyer (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1232 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1233 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1234 1.41 bouyer else
1235 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1236 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1237 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1238 1.9 bouyer
1239 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1240 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1241 1.41 bouyer DEBUG_PROBE);
1242 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1243 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1244 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1245 1.41 bouyer DEBUG_PROBE);
1246 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1247 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1248 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1249 1.41 bouyer DEBUG_PROBE);
1250 1.41 bouyer }
1251 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1252 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1253 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1254 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1255 1.42 bouyer DEBUG_PROBE);
1256 1.42 bouyer }
1257 1.42 bouyer
1258 1.41 bouyer }
1259 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1260 1.9 bouyer
1261 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1262 1.41 bouyer cp = &sc->pciide_channels[channel];
1263 1.41 bouyer /* PIIX is compat-only */
1264 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1265 1.41 bouyer continue;
1266 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1267 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1268 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1269 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1270 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1271 1.46 mycroft continue;
1272 1.42 bouyer }
1273 1.42 bouyer /* PIIX are compat-only pciide devices */
1274 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1275 1.42 bouyer if (cp->hw_ok == 0)
1276 1.42 bouyer continue;
1277 1.42 bouyer if (pciiide_chan_candisable(cp)) {
1278 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1279 1.42 bouyer channel);
1280 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1281 1.42 bouyer idetim);
1282 1.42 bouyer }
1283 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1284 1.41 bouyer if (cp->hw_ok == 0)
1285 1.41 bouyer continue;
1286 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1287 1.41 bouyer }
1288 1.9 bouyer
1289 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1290 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1291 1.41 bouyer DEBUG_PROBE);
1292 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1293 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1294 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1295 1.41 bouyer DEBUG_PROBE);
1296 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1297 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1298 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1299 1.41 bouyer DEBUG_PROBE);
1300 1.41 bouyer }
1301 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1302 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1303 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1304 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1305 1.42 bouyer DEBUG_PROBE);
1306 1.42 bouyer }
1307 1.28 bouyer }
1308 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1309 1.28 bouyer }
1310 1.28 bouyer
1311 1.28 bouyer void
1312 1.28 bouyer piix_setup_channel(chp)
1313 1.28 bouyer struct channel_softc *chp;
1314 1.28 bouyer {
1315 1.28 bouyer u_int8_t mode[2], drive;
1316 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1317 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1318 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1319 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1320 1.28 bouyer
1321 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1322 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1323 1.28 bouyer idedma_ctl = 0;
1324 1.28 bouyer
1325 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1326 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1327 1.28 bouyer chp->channel);
1328 1.9 bouyer
1329 1.28 bouyer /* setup DMA */
1330 1.28 bouyer pciide_channel_dma_setup(cp);
1331 1.9 bouyer
1332 1.28 bouyer /*
1333 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1334 1.28 bouyer * different timings for master and slave drives.
1335 1.28 bouyer * We need to find the best combination.
1336 1.28 bouyer */
1337 1.9 bouyer
1338 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1339 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1340 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1341 1.28 bouyer mode[0] = mode[1] =
1342 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1343 1.28 bouyer drvp[0].DMA_mode = mode[0];
1344 1.38 bouyer drvp[1].DMA_mode = mode[1];
1345 1.28 bouyer goto ok;
1346 1.28 bouyer }
1347 1.28 bouyer /*
1348 1.28 bouyer * If only one drive supports DMA, use its mode, and
1349 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1350 1.28 bouyer */
1351 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1352 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1353 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1354 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1355 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1356 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1357 1.28 bouyer goto ok;
1358 1.28 bouyer }
1359 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1360 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1361 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1362 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1363 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1364 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1365 1.28 bouyer goto ok;
1366 1.28 bouyer }
1367 1.28 bouyer /*
1368 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1369 1.28 bouyer * one of them is PIO mode < 2
1370 1.28 bouyer */
1371 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1372 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1373 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1374 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1375 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1376 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1377 1.28 bouyer } else {
1378 1.28 bouyer mode[0] = mode[1] =
1379 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1380 1.38 bouyer drvp[0].PIO_mode = mode[0];
1381 1.38 bouyer drvp[1].PIO_mode = mode[1];
1382 1.28 bouyer }
1383 1.28 bouyer ok: /* The modes are setup */
1384 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1385 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1386 1.9 bouyer idetim |= piix_setup_idetim_timings(
1387 1.28 bouyer mode[drive], 1, chp->channel);
1388 1.28 bouyer goto end;
1389 1.38 bouyer }
1390 1.28 bouyer }
1391 1.28 bouyer /* If we are there, none of the drives are DMA */
1392 1.28 bouyer if (mode[0] >= 2)
1393 1.28 bouyer idetim |= piix_setup_idetim_timings(
1394 1.28 bouyer mode[0], 0, chp->channel);
1395 1.28 bouyer else
1396 1.28 bouyer idetim |= piix_setup_idetim_timings(
1397 1.28 bouyer mode[1], 0, chp->channel);
1398 1.28 bouyer end: /*
1399 1.28 bouyer * timing mode is now set up in the controller. Enable
1400 1.28 bouyer * it per-drive
1401 1.28 bouyer */
1402 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1403 1.28 bouyer /* If no drive, skip */
1404 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1405 1.28 bouyer continue;
1406 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1407 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1408 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1409 1.28 bouyer }
1410 1.28 bouyer if (idedma_ctl != 0) {
1411 1.28 bouyer /* Add software bits in status register */
1412 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1413 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1414 1.28 bouyer idedma_ctl);
1415 1.9 bouyer }
1416 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1417 1.28 bouyer pciide_print_modes(cp);
1418 1.9 bouyer }
1419 1.9 bouyer
1420 1.9 bouyer void
1421 1.41 bouyer piix3_4_setup_channel(chp)
1422 1.41 bouyer struct channel_softc *chp;
1423 1.28 bouyer {
1424 1.28 bouyer struct ata_drive_datas *drvp;
1425 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1426 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1427 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1428 1.28 bouyer int drive;
1429 1.42 bouyer int channel = chp->channel;
1430 1.28 bouyer
1431 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1432 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1433 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1434 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1435 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1436 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1437 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1438 1.28 bouyer
1439 1.28 bouyer idedma_ctl = 0;
1440 1.28 bouyer /* If channel disabled, no need to go further */
1441 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1442 1.28 bouyer return;
1443 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1444 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1445 1.28 bouyer
1446 1.28 bouyer /* setup DMA if needed */
1447 1.28 bouyer pciide_channel_dma_setup(cp);
1448 1.28 bouyer
1449 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1450 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1451 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1452 1.28 bouyer drvp = &chp->ch_drive[drive];
1453 1.28 bouyer /* If no drive, skip */
1454 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1455 1.9 bouyer continue;
1456 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1457 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1458 1.28 bouyer goto pio;
1459 1.28 bouyer
1460 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1461 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1462 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1463 1.42 bouyer }
1464 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1465 1.42 bouyer /* setup Ultra/66 */
1466 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1467 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1468 1.42 bouyer drvp->UDMA_mode = 2;
1469 1.42 bouyer if (drvp->UDMA_mode > 2)
1470 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1471 1.42 bouyer else
1472 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1473 1.42 bouyer }
1474 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1475 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1476 1.28 bouyer /* use Ultra/DMA */
1477 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1478 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1479 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1480 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1481 1.28 bouyer } else {
1482 1.28 bouyer /* use Multiword DMA */
1483 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1484 1.9 bouyer if (drive == 0) {
1485 1.9 bouyer idetim |= piix_setup_idetim_timings(
1486 1.42 bouyer drvp->DMA_mode, 1, channel);
1487 1.9 bouyer } else {
1488 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1489 1.42 bouyer drvp->DMA_mode, 1, channel);
1490 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1491 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1492 1.9 bouyer }
1493 1.9 bouyer }
1494 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1495 1.28 bouyer
1496 1.28 bouyer pio: /* use PIO mode */
1497 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1498 1.28 bouyer if (drive == 0) {
1499 1.28 bouyer idetim |= piix_setup_idetim_timings(
1500 1.42 bouyer drvp->PIO_mode, 0, channel);
1501 1.28 bouyer } else {
1502 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1503 1.42 bouyer drvp->PIO_mode, 0, channel);
1504 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1505 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1506 1.9 bouyer }
1507 1.9 bouyer }
1508 1.28 bouyer if (idedma_ctl != 0) {
1509 1.28 bouyer /* Add software bits in status register */
1510 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1511 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1512 1.28 bouyer idedma_ctl);
1513 1.9 bouyer }
1514 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1515 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1516 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1517 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1518 1.28 bouyer pciide_print_modes(cp);
1519 1.9 bouyer }
1520 1.8 drochner
1521 1.28 bouyer
1522 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1523 1.9 bouyer static u_int32_t
1524 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1525 1.9 bouyer u_int8_t mode;
1526 1.9 bouyer u_int8_t dma;
1527 1.9 bouyer u_int8_t channel;
1528 1.9 bouyer {
1529 1.9 bouyer
1530 1.9 bouyer if (dma)
1531 1.9 bouyer return PIIX_IDETIM_SET(0,
1532 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1533 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1534 1.9 bouyer channel);
1535 1.9 bouyer else
1536 1.9 bouyer return PIIX_IDETIM_SET(0,
1537 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1538 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1539 1.9 bouyer channel);
1540 1.8 drochner }
1541 1.8 drochner
1542 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1543 1.9 bouyer static u_int32_t
1544 1.9 bouyer piix_setup_idetim_drvs(drvp)
1545 1.9 bouyer struct ata_drive_datas *drvp;
1546 1.6 cgd {
1547 1.9 bouyer u_int32_t ret = 0;
1548 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1549 1.9 bouyer u_int8_t channel = chp->channel;
1550 1.9 bouyer u_int8_t drive = drvp->drive;
1551 1.9 bouyer
1552 1.9 bouyer /*
1553 1.9 bouyer * If drive is using UDMA, timings setups are independant
1554 1.9 bouyer * So just check DMA and PIO here.
1555 1.9 bouyer */
1556 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1557 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1558 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1559 1.9 bouyer drvp->DMA_mode == 0) {
1560 1.9 bouyer drvp->PIO_mode = 0;
1561 1.9 bouyer return ret;
1562 1.9 bouyer }
1563 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1564 1.9 bouyer /*
1565 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1566 1.9 bouyer * too, else use compat timings.
1567 1.9 bouyer */
1568 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1569 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1570 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1571 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1572 1.9 bouyer drvp->PIO_mode = 0;
1573 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1574 1.9 bouyer if (drvp->PIO_mode <= 2) {
1575 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1576 1.9 bouyer channel);
1577 1.9 bouyer return ret;
1578 1.9 bouyer }
1579 1.9 bouyer }
1580 1.6 cgd
1581 1.6 cgd /*
1582 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1583 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1584 1.9 bouyer * if PIO mode >= 3.
1585 1.6 cgd */
1586 1.6 cgd
1587 1.9 bouyer if (drvp->PIO_mode < 2)
1588 1.9 bouyer return ret;
1589 1.9 bouyer
1590 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1591 1.9 bouyer if (drvp->PIO_mode >= 3) {
1592 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1593 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1594 1.9 bouyer }
1595 1.9 bouyer return ret;
1596 1.9 bouyer }
1597 1.9 bouyer
1598 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1599 1.9 bouyer static u_int32_t
1600 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1601 1.9 bouyer u_int8_t mode;
1602 1.9 bouyer u_int8_t dma;
1603 1.9 bouyer u_int8_t channel;
1604 1.9 bouyer {
1605 1.9 bouyer if (dma)
1606 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1607 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1608 1.9 bouyer else
1609 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1610 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1611 1.9 bouyer }
1612 1.9 bouyer
1613 1.9 bouyer void
1614 1.41 bouyer apollo_chip_map(sc, pa)
1615 1.9 bouyer struct pciide_softc *sc;
1616 1.41 bouyer struct pci_attach_args *pa;
1617 1.9 bouyer {
1618 1.41 bouyer struct pciide_channel *cp;
1619 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1620 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1621 1.41 bouyer int channel;
1622 1.41 bouyer u_int32_t ideconf;
1623 1.41 bouyer bus_size_t cmdsize, ctlsize;
1624 1.41 bouyer
1625 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1626 1.41 bouyer return;
1627 1.41 bouyer printf("%s: bus-master DMA support present",
1628 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1629 1.41 bouyer pciide_mapreg_dma(sc, pa);
1630 1.41 bouyer printf("\n");
1631 1.41 bouyer if (sc->sc_dma_ok) {
1632 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1633 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1634 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1635 1.41 bouyer }
1636 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE;
1637 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1638 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1639 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1640 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1641 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1642 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1643 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1644 1.9 bouyer
1645 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1646 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1647 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1648 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1649 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1650 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1651 1.9 bouyer DEBUG_PROBE);
1652 1.9 bouyer
1653 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1654 1.41 bouyer cp = &sc->pciide_channels[channel];
1655 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1656 1.41 bouyer continue;
1657 1.41 bouyer
1658 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1659 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1660 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
1661 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1662 1.46 mycroft continue;
1663 1.41 bouyer }
1664 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1665 1.41 bouyer pciide_pci_intr);
1666 1.41 bouyer if (cp->hw_ok == 0)
1667 1.41 bouyer continue;
1668 1.41 bouyer if (pciiide_chan_candisable(cp)) {
1669 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
1670 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1671 1.41 bouyer ideconf);
1672 1.41 bouyer }
1673 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1674 1.41 bouyer
1675 1.41 bouyer if (cp->hw_ok == 0)
1676 1.41 bouyer continue;
1677 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1678 1.28 bouyer }
1679 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1680 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1681 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1682 1.28 bouyer }
1683 1.28 bouyer
1684 1.28 bouyer void
1685 1.28 bouyer apollo_setup_channel(chp)
1686 1.28 bouyer struct channel_softc *chp;
1687 1.28 bouyer {
1688 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1689 1.28 bouyer u_int8_t idedma_ctl;
1690 1.28 bouyer int mode, drive;
1691 1.28 bouyer struct ata_drive_datas *drvp;
1692 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1693 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1694 1.28 bouyer
1695 1.28 bouyer idedma_ctl = 0;
1696 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1697 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1698 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1699 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1700 1.28 bouyer
1701 1.28 bouyer /* setup DMA if needed */
1702 1.28 bouyer pciide_channel_dma_setup(cp);
1703 1.9 bouyer
1704 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1705 1.28 bouyer drvp = &chp->ch_drive[drive];
1706 1.28 bouyer /* If no drive, skip */
1707 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1708 1.28 bouyer continue;
1709 1.28 bouyer /* add timing values, setup DMA if needed */
1710 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1711 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1712 1.28 bouyer mode = drvp->PIO_mode;
1713 1.28 bouyer goto pio;
1714 1.8 drochner }
1715 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1716 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1717 1.28 bouyer /* use Ultra/DMA */
1718 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1719 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1720 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1721 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1722 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1723 1.28 bouyer /* can use PIO timings, MW DMA unused */
1724 1.28 bouyer mode = drvp->PIO_mode;
1725 1.28 bouyer } else {
1726 1.28 bouyer /* use Multiword DMA */
1727 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1728 1.28 bouyer /* mode = min(pio, dma+2) */
1729 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1730 1.28 bouyer mode = drvp->PIO_mode;
1731 1.28 bouyer else
1732 1.37 bouyer mode = drvp->DMA_mode + 2;
1733 1.8 drochner }
1734 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1735 1.28 bouyer
1736 1.28 bouyer pio: /* setup PIO mode */
1737 1.37 bouyer if (mode <= 2) {
1738 1.37 bouyer drvp->DMA_mode = 0;
1739 1.37 bouyer drvp->PIO_mode = 0;
1740 1.37 bouyer mode = 0;
1741 1.37 bouyer } else {
1742 1.37 bouyer drvp->PIO_mode = mode;
1743 1.37 bouyer drvp->DMA_mode = mode - 2;
1744 1.37 bouyer }
1745 1.28 bouyer datatim_reg |=
1746 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
1747 1.28 bouyer apollo_pio_set[mode]) |
1748 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
1749 1.28 bouyer apollo_pio_rec[mode]);
1750 1.28 bouyer }
1751 1.28 bouyer if (idedma_ctl != 0) {
1752 1.28 bouyer /* Add software bits in status register */
1753 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1754 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1755 1.28 bouyer idedma_ctl);
1756 1.9 bouyer }
1757 1.28 bouyer pciide_print_modes(cp);
1758 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
1759 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
1760 1.9 bouyer }
1761 1.6 cgd
1762 1.18 drochner void
1763 1.41 bouyer cmd_channel_map(pa, sc, channel)
1764 1.9 bouyer struct pci_attach_args *pa;
1765 1.41 bouyer struct pciide_softc *sc;
1766 1.41 bouyer int channel;
1767 1.9 bouyer {
1768 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1769 1.18 drochner bus_size_t cmdsize, ctlsize;
1770 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
1771 1.18 drochner int interface =
1772 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1773 1.6 cgd
1774 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1775 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1776 1.41 bouyer cp->wdc_channel.channel = channel;
1777 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1778 1.41 bouyer
1779 1.41 bouyer if (channel > 0) {
1780 1.41 bouyer cp->wdc_channel.ch_queue =
1781 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
1782 1.41 bouyer } else {
1783 1.41 bouyer cp->wdc_channel.ch_queue =
1784 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1785 1.41 bouyer }
1786 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1787 1.41 bouyer printf("%s %s channel: "
1788 1.41 bouyer "can't allocate memory for command queue",
1789 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1790 1.41 bouyer return;
1791 1.18 drochner }
1792 1.18 drochner
1793 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1794 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1795 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1796 1.41 bouyer "configured" : "wired",
1797 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1798 1.41 bouyer "native-PCI" : "compatibility");
1799 1.5 cgd
1800 1.9 bouyer /*
1801 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
1802 1.9 bouyer * there's no way to disable the first channel without disabling
1803 1.9 bouyer * the whole device
1804 1.9 bouyer */
1805 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
1806 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1807 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1808 1.18 drochner return;
1809 1.18 drochner }
1810 1.18 drochner
1811 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
1812 1.18 drochner if (cp->hw_ok == 0)
1813 1.18 drochner return;
1814 1.41 bouyer if (channel == 1) {
1815 1.28 bouyer if (pciiide_chan_candisable(cp)) {
1816 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
1817 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
1818 1.24 bouyer CMD_CTRL, ctrl);
1819 1.18 drochner }
1820 1.18 drochner }
1821 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1822 1.41 bouyer }
1823 1.41 bouyer
1824 1.41 bouyer int
1825 1.41 bouyer cmd_pci_intr(arg)
1826 1.41 bouyer void *arg;
1827 1.41 bouyer {
1828 1.41 bouyer struct pciide_softc *sc = arg;
1829 1.41 bouyer struct pciide_channel *cp;
1830 1.41 bouyer struct channel_softc *wdc_cp;
1831 1.41 bouyer int i, rv, crv;
1832 1.41 bouyer u_int32_t priirq, secirq;
1833 1.41 bouyer
1834 1.41 bouyer rv = 0;
1835 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
1836 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
1837 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
1838 1.41 bouyer cp = &sc->pciide_channels[i];
1839 1.41 bouyer wdc_cp = &cp->wdc_channel;
1840 1.41 bouyer /* If a compat channel skip. */
1841 1.41 bouyer if (cp->compat)
1842 1.41 bouyer continue;
1843 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
1844 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
1845 1.41 bouyer crv = wdcintr(wdc_cp);
1846 1.41 bouyer if (crv == 0)
1847 1.41 bouyer printf("%s:%d: bogus intr\n",
1848 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
1849 1.41 bouyer else
1850 1.41 bouyer rv = 1;
1851 1.41 bouyer }
1852 1.41 bouyer }
1853 1.41 bouyer return rv;
1854 1.14 bouyer }
1855 1.14 bouyer
1856 1.14 bouyer void
1857 1.41 bouyer cmd_chip_map(sc, pa)
1858 1.14 bouyer struct pciide_softc *sc;
1859 1.41 bouyer struct pci_attach_args *pa;
1860 1.14 bouyer {
1861 1.41 bouyer int channel;
1862 1.39 mrg
1863 1.41 bouyer /*
1864 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
1865 1.41 bouyer * and base adresses registers can be disabled at
1866 1.41 bouyer * hardware level. In this case, the device is wired
1867 1.41 bouyer * in compat mode and its first channel is always enabled,
1868 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
1869 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
1870 1.41 bouyer * can't be disabled.
1871 1.41 bouyer */
1872 1.41 bouyer
1873 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
1874 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1875 1.41 bouyer return;
1876 1.41 bouyer #endif
1877 1.41 bouyer
1878 1.45 bouyer printf("%s: hardware does not support DMA\n",
1879 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1880 1.41 bouyer sc->sc_dma_ok = 0;
1881 1.41 bouyer
1882 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1883 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1884 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1885 1.41 bouyer
1886 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1887 1.41 bouyer cmd_channel_map(pa, sc, channel);
1888 1.41 bouyer }
1889 1.14 bouyer }
1890 1.14 bouyer
1891 1.14 bouyer void
1892 1.41 bouyer cmd0643_6_chip_map(sc, pa)
1893 1.14 bouyer struct pciide_softc *sc;
1894 1.41 bouyer struct pci_attach_args *pa;
1895 1.41 bouyer {
1896 1.41 bouyer struct pciide_channel *cp;
1897 1.28 bouyer int channel;
1898 1.28 bouyer
1899 1.41 bouyer /*
1900 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
1901 1.41 bouyer * and base adresses registers can be disabled at
1902 1.41 bouyer * hardware level. In this case, the device is wired
1903 1.41 bouyer * in compat mode and its first channel is always enabled,
1904 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
1905 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
1906 1.41 bouyer * can't be disabled.
1907 1.41 bouyer */
1908 1.41 bouyer
1909 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
1910 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1911 1.41 bouyer return;
1912 1.41 bouyer #endif
1913 1.41 bouyer printf("%s: bus-master DMA support present",
1914 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1915 1.41 bouyer pciide_mapreg_dma(sc, pa);
1916 1.41 bouyer printf("\n");
1917 1.41 bouyer if (sc->sc_dma_ok)
1918 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1919 1.41 bouyer
1920 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1921 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1922 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1923 1.41 bouyer WDC_CAPABILITY_MODE;
1924 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
1925 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
1926 1.41 bouyer sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
1927 1.41 bouyer
1928 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: old timings reg 0x%x 0x%x\n",
1929 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1930 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1931 1.28 bouyer DEBUG_PROBE);
1932 1.41 bouyer
1933 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1934 1.41 bouyer cp = &sc->pciide_channels[channel];
1935 1.41 bouyer cmd_channel_map(pa, sc, channel);
1936 1.41 bouyer if (cp->hw_ok == 0)
1937 1.41 bouyer continue;
1938 1.41 bouyer cmd0643_6_setup_channel(&cp->wdc_channel);
1939 1.28 bouyer }
1940 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
1941 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: timings reg now 0x%x 0x%x\n",
1942 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
1943 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
1944 1.28 bouyer DEBUG_PROBE);
1945 1.28 bouyer }
1946 1.28 bouyer
1947 1.28 bouyer void
1948 1.28 bouyer cmd0643_6_setup_channel(chp)
1949 1.14 bouyer struct channel_softc *chp;
1950 1.28 bouyer {
1951 1.14 bouyer struct ata_drive_datas *drvp;
1952 1.14 bouyer u_int8_t tim;
1953 1.14 bouyer u_int32_t idedma_ctl;
1954 1.28 bouyer int drive;
1955 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1956 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1957 1.28 bouyer
1958 1.28 bouyer idedma_ctl = 0;
1959 1.28 bouyer /* setup DMA if needed */
1960 1.28 bouyer pciide_channel_dma_setup(cp);
1961 1.14 bouyer
1962 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1963 1.28 bouyer drvp = &chp->ch_drive[drive];
1964 1.28 bouyer /* If no drive, skip */
1965 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1966 1.28 bouyer continue;
1967 1.28 bouyer /* add timing values, setup DMA if needed */
1968 1.28 bouyer tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
1969 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1970 1.14 bouyer /*
1971 1.14 bouyer * use Multiword DMA.
1972 1.14 bouyer * Timings will be used for both PIO and DMA, so adjust
1973 1.14 bouyer * DMA mode if needed
1974 1.14 bouyer */
1975 1.14 bouyer if (drvp->PIO_mode >= 3 &&
1976 1.14 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
1977 1.14 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
1978 1.14 bouyer }
1979 1.14 bouyer tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
1980 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1981 1.14 bouyer }
1982 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
1983 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
1984 1.28 bouyer }
1985 1.28 bouyer if (idedma_ctl != 0) {
1986 1.28 bouyer /* Add software bits in status register */
1987 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1988 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1989 1.28 bouyer idedma_ctl);
1990 1.14 bouyer }
1991 1.28 bouyer pciide_print_modes(cp);
1992 1.1 cgd }
1993 1.1 cgd
1994 1.18 drochner void
1995 1.41 bouyer cy693_chip_map(sc, pa)
1996 1.18 drochner struct pciide_softc *sc;
1997 1.41 bouyer struct pci_attach_args *pa;
1998 1.41 bouyer {
1999 1.41 bouyer struct pciide_channel *cp;
2000 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2001 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2002 1.41 bouyer int compatchan;
2003 1.41 bouyer bus_size_t cmdsize, ctlsize;
2004 1.41 bouyer
2005 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2006 1.41 bouyer return;
2007 1.41 bouyer /*
2008 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2009 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2010 1.41 bouyer * the real channel
2011 1.41 bouyer */
2012 1.41 bouyer if (pa->pa_function == 1) {
2013 1.41 bouyer compatchan = 0;
2014 1.41 bouyer } else if (pa->pa_function == 2) {
2015 1.41 bouyer compatchan = 1;
2016 1.41 bouyer } else {
2017 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2018 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2019 1.41 bouyer cp->hw_ok = 0;
2020 1.41 bouyer return;
2021 1.41 bouyer }
2022 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2023 1.41 bouyer printf("%s: bus-master DMA support present",
2024 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2025 1.41 bouyer pciide_mapreg_dma(sc, pa);
2026 1.41 bouyer } else {
2027 1.41 bouyer printf("%s: hardware does not support DMA",
2028 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2029 1.41 bouyer sc->sc_dma_ok = 0;
2030 1.41 bouyer }
2031 1.41 bouyer printf("\n");
2032 1.39 mrg
2033 1.41 bouyer if (sc->sc_dma_ok)
2034 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2035 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2036 1.41 bouyer WDC_CAPABILITY_MODE;
2037 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2038 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2039 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2040 1.18 drochner
2041 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2042 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2043 1.39 mrg
2044 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2045 1.41 bouyer cp = &sc->pciide_channels[0];
2046 1.41 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2047 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2048 1.41 bouyer cp->wdc_channel.channel = 0;
2049 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2050 1.41 bouyer cp->wdc_channel.ch_queue =
2051 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2052 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2053 1.41 bouyer printf("%s primary channel: "
2054 1.41 bouyer "can't allocate memory for command queue",
2055 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2056 1.41 bouyer return;
2057 1.41 bouyer }
2058 1.41 bouyer printf("%s: primary channel %s to ",
2059 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2060 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2061 1.41 bouyer "configured" : "wired");
2062 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2063 1.41 bouyer printf("native-PCI");
2064 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2065 1.41 bouyer pciide_pci_intr);
2066 1.41 bouyer } else {
2067 1.41 bouyer printf("compatibility");
2068 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2069 1.41 bouyer &cmdsize, &ctlsize);
2070 1.41 bouyer }
2071 1.41 bouyer printf(" mode\n");
2072 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2073 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2074 1.41 bouyer wdcattach(&cp->wdc_channel);
2075 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2076 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2077 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2078 1.41 bouyer }
2079 1.41 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface);
2080 1.41 bouyer if (cp->hw_ok == 0)
2081 1.41 bouyer return;
2082 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2083 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2084 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2085 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2086 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2087 1.28 bouyer }
2088 1.28 bouyer
2089 1.28 bouyer void
2090 1.28 bouyer cy693_setup_channel(chp)
2091 1.18 drochner struct channel_softc *chp;
2092 1.28 bouyer {
2093 1.18 drochner struct ata_drive_datas *drvp;
2094 1.18 drochner int drive;
2095 1.18 drochner u_int32_t cy_cmd_ctrl;
2096 1.18 drochner u_int32_t idedma_ctl;
2097 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2098 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2099 1.41 bouyer int dma_mode = -1;
2100 1.9 bouyer
2101 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2102 1.28 bouyer
2103 1.28 bouyer /* setup DMA if needed */
2104 1.28 bouyer pciide_channel_dma_setup(cp);
2105 1.28 bouyer
2106 1.18 drochner for (drive = 0; drive < 2; drive++) {
2107 1.18 drochner drvp = &chp->ch_drive[drive];
2108 1.18 drochner /* If no drive, skip */
2109 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2110 1.18 drochner continue;
2111 1.18 drochner /* add timing values, setup DMA if needed */
2112 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2113 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2114 1.41 bouyer /* use Multiword DMA */
2115 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2116 1.41 bouyer dma_mode = drvp->DMA_mode;
2117 1.18 drochner }
2118 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2119 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2120 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2121 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2122 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2123 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2124 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2125 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2126 1.18 drochner }
2127 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2128 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2129 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2130 1.28 bouyer pciide_print_modes(cp);
2131 1.18 drochner if (idedma_ctl != 0) {
2132 1.18 drochner /* Add software bits in status register */
2133 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2134 1.18 drochner IDEDMA_CTL, idedma_ctl);
2135 1.9 bouyer }
2136 1.1 cgd }
2137 1.1 cgd
2138 1.18 drochner void
2139 1.41 bouyer sis_chip_map(sc, pa)
2140 1.41 bouyer struct pciide_softc *sc;
2141 1.18 drochner struct pci_attach_args *pa;
2142 1.41 bouyer {
2143 1.18 drochner struct pciide_channel *cp;
2144 1.41 bouyer int channel;
2145 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2146 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2147 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2148 1.18 drochner bus_size_t cmdsize, ctlsize;
2149 1.9 bouyer
2150 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2151 1.18 drochner return;
2152 1.41 bouyer printf("%s: bus-master DMA support present",
2153 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2154 1.41 bouyer pciide_mapreg_dma(sc, pa);
2155 1.41 bouyer printf("\n");
2156 1.41 bouyer if (sc->sc_dma_ok)
2157 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2158 1.9 bouyer
2159 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2160 1.41 bouyer WDC_CAPABILITY_MODE;
2161 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2162 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2163 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2164 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2165 1.15 bouyer
2166 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2167 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2168 1.28 bouyer
2169 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2170 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2171 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2172 1.41 bouyer
2173 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2174 1.41 bouyer cp = &sc->pciide_channels[channel];
2175 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2176 1.41 bouyer continue;
2177 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2178 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2179 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2180 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2181 1.46 mycroft continue;
2182 1.41 bouyer }
2183 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2184 1.41 bouyer pciide_pci_intr);
2185 1.41 bouyer if (cp->hw_ok == 0)
2186 1.41 bouyer continue;
2187 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2188 1.41 bouyer if (channel == 0)
2189 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2190 1.41 bouyer else
2191 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2192 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2193 1.41 bouyer sis_ctr0);
2194 1.41 bouyer }
2195 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2196 1.41 bouyer if (cp->hw_ok == 0)
2197 1.41 bouyer continue;
2198 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2199 1.41 bouyer }
2200 1.28 bouyer }
2201 1.28 bouyer
2202 1.28 bouyer void
2203 1.28 bouyer sis_setup_channel(chp)
2204 1.15 bouyer struct channel_softc *chp;
2205 1.28 bouyer {
2206 1.15 bouyer struct ata_drive_datas *drvp;
2207 1.28 bouyer int drive;
2208 1.18 drochner u_int32_t sis_tim;
2209 1.18 drochner u_int32_t idedma_ctl;
2210 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2211 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2212 1.15 bouyer
2213 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2214 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2215 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2216 1.28 bouyer DEBUG_PROBE);
2217 1.28 bouyer sis_tim = 0;
2218 1.18 drochner idedma_ctl = 0;
2219 1.28 bouyer /* setup DMA if needed */
2220 1.28 bouyer pciide_channel_dma_setup(cp);
2221 1.28 bouyer
2222 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2223 1.28 bouyer drvp = &chp->ch_drive[drive];
2224 1.28 bouyer /* If no drive, skip */
2225 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2226 1.28 bouyer continue;
2227 1.28 bouyer /* add timing values, setup DMA if needed */
2228 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2229 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2230 1.28 bouyer goto pio;
2231 1.28 bouyer
2232 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2233 1.28 bouyer /* use Ultra/DMA */
2234 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2235 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2236 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2237 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2238 1.28 bouyer } else {
2239 1.28 bouyer /*
2240 1.28 bouyer * use Multiword DMA
2241 1.28 bouyer * Timings will be used for both PIO and DMA,
2242 1.28 bouyer * so adjust DMA mode if needed
2243 1.28 bouyer */
2244 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2245 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2246 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2247 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2248 1.32 bouyer drvp->PIO_mode - 2 : 0;
2249 1.28 bouyer if (drvp->DMA_mode == 0)
2250 1.28 bouyer drvp->PIO_mode = 0;
2251 1.28 bouyer }
2252 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2253 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2254 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2255 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2256 1.28 bouyer SIS_TIM_REC_OFF(drive);
2257 1.28 bouyer }
2258 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2259 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2260 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2261 1.18 drochner if (idedma_ctl != 0) {
2262 1.18 drochner /* Add software bits in status register */
2263 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2264 1.18 drochner IDEDMA_CTL, idedma_ctl);
2265 1.18 drochner }
2266 1.28 bouyer pciide_print_modes(cp);
2267 1.18 drochner }
2268 1.18 drochner
2269 1.18 drochner void
2270 1.41 bouyer acer_chip_map(sc, pa)
2271 1.41 bouyer struct pciide_softc *sc;
2272 1.18 drochner struct pci_attach_args *pa;
2273 1.41 bouyer {
2274 1.18 drochner struct pciide_channel *cp;
2275 1.41 bouyer int channel;
2276 1.41 bouyer pcireg_t cr, interface;
2277 1.18 drochner bus_size_t cmdsize, ctlsize;
2278 1.18 drochner
2279 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2280 1.18 drochner return;
2281 1.41 bouyer printf("%s: bus-master DMA support present",
2282 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2283 1.41 bouyer pciide_mapreg_dma(sc, pa);
2284 1.41 bouyer printf("\n");
2285 1.41 bouyer if (sc->sc_dma_ok)
2286 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2287 1.30 bouyer
2288 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2289 1.41 bouyer WDC_CAPABILITY_MODE;
2290 1.41 bouyer
2291 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2292 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2293 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2294 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2295 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2296 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2297 1.30 bouyer
2298 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2299 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2300 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2301 1.30 bouyer
2302 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2303 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2304 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2305 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2306 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2307 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2308 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2309 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2310 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2311 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2312 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2313 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2314 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2315 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2316 1.41 bouyer PCI_CLASS_REG));
2317 1.41 bouyer
2318 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2319 1.41 bouyer cp = &sc->pciide_channels[channel];
2320 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2321 1.41 bouyer continue;
2322 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2323 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2324 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2325 1.41 bouyer continue;
2326 1.41 bouyer }
2327 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2328 1.41 bouyer acer_pci_intr);
2329 1.41 bouyer if (cp->hw_ok == 0)
2330 1.41 bouyer continue;
2331 1.41 bouyer if (pciiide_chan_candisable(cp)) {
2332 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2333 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2334 1.41 bouyer PCI_CLASS_REG, cr);
2335 1.41 bouyer }
2336 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2337 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2338 1.30 bouyer }
2339 1.30 bouyer }
2340 1.30 bouyer
2341 1.30 bouyer void
2342 1.30 bouyer acer_setup_channel(chp)
2343 1.30 bouyer struct channel_softc *chp;
2344 1.30 bouyer {
2345 1.30 bouyer struct ata_drive_datas *drvp;
2346 1.30 bouyer int drive;
2347 1.30 bouyer u_int32_t acer_fifo_udma;
2348 1.30 bouyer u_int32_t idedma_ctl;
2349 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2350 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2351 1.30 bouyer
2352 1.30 bouyer idedma_ctl = 0;
2353 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2354 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2355 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2356 1.30 bouyer /* setup DMA if needed */
2357 1.30 bouyer pciide_channel_dma_setup(cp);
2358 1.30 bouyer
2359 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2360 1.30 bouyer drvp = &chp->ch_drive[drive];
2361 1.30 bouyer /* If no drive, skip */
2362 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2363 1.30 bouyer continue;
2364 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2365 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2366 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2367 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2368 1.30 bouyer /* clear FIFO/DMA mode */
2369 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2370 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2371 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2372 1.30 bouyer
2373 1.30 bouyer /* add timing values, setup DMA if needed */
2374 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2375 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2376 1.30 bouyer acer_fifo_udma |=
2377 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2378 1.30 bouyer goto pio;
2379 1.30 bouyer }
2380 1.30 bouyer
2381 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2382 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2383 1.30 bouyer /* use Ultra/DMA */
2384 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2385 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2386 1.30 bouyer acer_fifo_udma |=
2387 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2388 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2389 1.30 bouyer } else {
2390 1.30 bouyer /*
2391 1.30 bouyer * use Multiword DMA
2392 1.30 bouyer * Timings will be used for both PIO and DMA,
2393 1.30 bouyer * so adjust DMA mode if needed
2394 1.30 bouyer */
2395 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2396 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2397 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2398 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2399 1.32 bouyer drvp->PIO_mode - 2 : 0;
2400 1.30 bouyer if (drvp->DMA_mode == 0)
2401 1.30 bouyer drvp->PIO_mode = 0;
2402 1.30 bouyer }
2403 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2404 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2405 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2406 1.30 bouyer acer_pio[drvp->PIO_mode]);
2407 1.30 bouyer }
2408 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2409 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2410 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2411 1.30 bouyer if (idedma_ctl != 0) {
2412 1.30 bouyer /* Add software bits in status register */
2413 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2414 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2415 1.30 bouyer }
2416 1.30 bouyer pciide_print_modes(cp);
2417 1.30 bouyer }
2418 1.30 bouyer
2419 1.41 bouyer int
2420 1.41 bouyer acer_pci_intr(arg)
2421 1.41 bouyer void *arg;
2422 1.41 bouyer {
2423 1.41 bouyer struct pciide_softc *sc = arg;
2424 1.41 bouyer struct pciide_channel *cp;
2425 1.41 bouyer struct channel_softc *wdc_cp;
2426 1.41 bouyer int i, rv, crv;
2427 1.41 bouyer u_int32_t chids;
2428 1.41 bouyer
2429 1.41 bouyer rv = 0;
2430 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2431 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2432 1.41 bouyer cp = &sc->pciide_channels[i];
2433 1.41 bouyer wdc_cp = &cp->wdc_channel;
2434 1.41 bouyer /* If a compat channel skip. */
2435 1.41 bouyer if (cp->compat)
2436 1.41 bouyer continue;
2437 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
2438 1.41 bouyer crv = wdcintr(wdc_cp);
2439 1.41 bouyer if (crv == 0)
2440 1.41 bouyer printf("%s:%d: bogus intr\n",
2441 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2442 1.41 bouyer else
2443 1.41 bouyer rv = 1;
2444 1.41 bouyer }
2445 1.41 bouyer }
2446 1.41 bouyer return rv;
2447 1.41 bouyer }
2448 1.41 bouyer
2449 1.30 bouyer void
2450 1.41 bouyer pdc202xx_chip_map(sc, pa)
2451 1.41 bouyer struct pciide_softc *sc;
2452 1.30 bouyer struct pci_attach_args *pa;
2453 1.41 bouyer {
2454 1.30 bouyer struct pciide_channel *cp;
2455 1.41 bouyer int channel;
2456 1.41 bouyer pcireg_t interface, st, mode;
2457 1.30 bouyer bus_size_t cmdsize, ctlsize;
2458 1.41 bouyer
2459 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2460 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
2461 1.41 bouyer DEBUG_PROBE);
2462 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2463 1.41 bouyer return;
2464 1.41 bouyer
2465 1.41 bouyer /* turn off RAID mode */
2466 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
2467 1.31 bouyer
2468 1.31 bouyer /*
2469 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
2470 1.41 bouyer * mode. We have to fake interface
2471 1.31 bouyer */
2472 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
2473 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
2474 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2475 1.41 bouyer
2476 1.41 bouyer printf("%s: bus-master DMA support present",
2477 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2478 1.41 bouyer pciide_mapreg_dma(sc, pa);
2479 1.41 bouyer printf("\n");
2480 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2481 1.41 bouyer WDC_CAPABILITY_MODE;
2482 1.41 bouyer if (sc->sc_dma_ok)
2483 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2484 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2485 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2486 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
2487 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2488 1.41 bouyer else
2489 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2490 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
2491 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2492 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2493 1.41 bouyer
2494 1.41 bouyer /* setup failsafe defaults */
2495 1.41 bouyer mode = 0;
2496 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
2497 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
2498 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
2499 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
2500 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2501 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
2502 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2503 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2504 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
2505 1.41 bouyer DEBUG_PROBE);
2506 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
2507 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
2508 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
2509 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2510 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2511 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
2512 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
2513 1.41 bouyer mode);
2514 1.41 bouyer }
2515 1.41 bouyer
2516 1.41 bouyer mode = PDC2xx_SCR_DMA;
2517 1.41 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1); /* the BIOS set it up this way */
2518 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
2519 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
2520 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
2521 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
2522 1.41 bouyer DEBUG_PROBE);
2523 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
2524 1.41 bouyer
2525 1.41 bouyer /* controller initial state register is OK even without BIOS */
2526 1.41 bouyer /* The Linux driver does this */
2527 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
2528 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
2529 1.41 bouyer DEBUG_PROBE);
2530 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
2531 1.41 bouyer mode | 0x1);
2532 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
2533 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
2534 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
2535 1.41 bouyer mode | 0x1);
2536 1.41 bouyer
2537 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2538 1.41 bouyer cp = &sc->pciide_channels[channel];
2539 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2540 1.41 bouyer continue;
2541 1.41 bouyer if ((st & PDC2xx_STATE_EN(channel)) == 0) {
2542 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2543 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2544 1.41 bouyer continue;
2545 1.41 bouyer }
2546 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2547 1.41 bouyer pdc202xx_pci_intr);
2548 1.41 bouyer if (cp->hw_ok == 0)
2549 1.41 bouyer continue;
2550 1.41 bouyer if (pciiide_chan_candisable(cp))
2551 1.41 bouyer st &= ~PDC2xx_STATE_EN(channel);
2552 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2553 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
2554 1.41 bouyer }
2555 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
2556 1.41 bouyer DEBUG_PROBE);
2557 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
2558 1.41 bouyer return;
2559 1.41 bouyer }
2560 1.41 bouyer
2561 1.41 bouyer void
2562 1.41 bouyer pdc202xx_setup_channel(chp)
2563 1.41 bouyer struct channel_softc *chp;
2564 1.41 bouyer {
2565 1.41 bouyer struct ata_drive_datas *drvp;
2566 1.41 bouyer int drive;
2567 1.41 bouyer pcireg_t mode;
2568 1.41 bouyer u_int32_t idedma_ctl;
2569 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2570 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2571 1.41 bouyer
2572 1.41 bouyer /* setup DMA if needed */
2573 1.41 bouyer pciide_channel_dma_setup(cp);
2574 1.30 bouyer
2575 1.41 bouyer idedma_ctl = 0;
2576 1.41 bouyer for (drive = 0; drive < 2; drive++) {
2577 1.41 bouyer drvp = &chp->ch_drive[drive];
2578 1.41 bouyer /* If no drive, skip */
2579 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2580 1.41 bouyer continue;
2581 1.41 bouyer mode = PDC2xx_TIM_IORDY;
2582 1.41 bouyer if (drvp->drive_flags & DRIVE_ATA)
2583 1.41 bouyer mode |= PDC2xx_TIM_PRE;
2584 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2585 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2586 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
2587 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2588 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
2589 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2590 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2591 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
2592 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2593 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
2594 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2595 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
2596 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2597 1.41 bouyer } else {
2598 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2599 1.41 bouyer pdc2xx_dma_mb[0]);
2600 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2601 1.41 bouyer pdc2xx_dma_mc[0]);
2602 1.41 bouyer }
2603 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
2604 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
2605 1.41 bouyer mode |= PDC2xx_TIM_SYNC;
2606 1.41 bouyer if (drvp->PIO_mode >= 3 &&(drvp->drive_flags & DRIVE_ATA))
2607 1.41 bouyer mode |= PDC2xx_TIM_ERRDY;
2608 1.41 bouyer if (drive == 0)
2609 1.41 bouyer mode |= PDC2xx_TIM_IORDYp;
2610 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
2611 1.41 bouyer "timings 0x%x\n",
2612 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2613 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
2614 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2615 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
2616 1.41 bouyer }
2617 1.41 bouyer if (idedma_ctl != 0) {
2618 1.41 bouyer /* Add software bits in status register */
2619 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2620 1.41 bouyer IDEDMA_CTL, idedma_ctl);
2621 1.30 bouyer }
2622 1.41 bouyer pciide_print_modes(cp);
2623 1.41 bouyer }
2624 1.41 bouyer
2625 1.41 bouyer int
2626 1.41 bouyer pdc202xx_pci_intr(arg)
2627 1.41 bouyer void *arg;
2628 1.41 bouyer {
2629 1.41 bouyer struct pciide_softc *sc = arg;
2630 1.41 bouyer struct pciide_channel *cp;
2631 1.41 bouyer struct channel_softc *wdc_cp;
2632 1.41 bouyer int i, rv, crv;
2633 1.41 bouyer u_int32_t scr;
2634 1.30 bouyer
2635 1.41 bouyer rv = 0;
2636 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
2637 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2638 1.41 bouyer cp = &sc->pciide_channels[i];
2639 1.41 bouyer wdc_cp = &cp->wdc_channel;
2640 1.41 bouyer /* If a compat channel skip. */
2641 1.41 bouyer if (cp->compat)
2642 1.41 bouyer continue;
2643 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
2644 1.41 bouyer crv = wdcintr(wdc_cp);
2645 1.41 bouyer if (crv == 0)
2646 1.41 bouyer printf("%s:%d: bogus intr\n",
2647 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2648 1.41 bouyer else
2649 1.41 bouyer rv = 1;
2650 1.41 bouyer }
2651 1.15 bouyer }
2652 1.41 bouyer return rv;
2653 1.1 cgd }
2654