pciide.c revision 1.62 1 1.62 soren /* $NetBSD: pciide.c,v 1.62 2000/06/06 17:48:12 soren Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.41 bouyer * Copyright (c) 1999 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.36 ross #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.36 ross #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.49 thorpej #include <machine/endian.h>
100 1.49 thorpej
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.1 cgd
120 1.61 thorpej #include <dev/pci/cy82c693var.h>
121 1.61 thorpej
122 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
123 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
124 1.39 mrg int));
125 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
126 1.39 mrg int, u_int8_t));
127 1.39 mrg
128 1.14 bouyer static __inline u_int8_t
129 1.14 bouyer pciide_pci_read(pc, pa, reg)
130 1.14 bouyer pci_chipset_tag_t pc;
131 1.14 bouyer pcitag_t pa;
132 1.14 bouyer int reg;
133 1.14 bouyer {
134 1.39 mrg
135 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
136 1.39 mrg ((reg & 0x03) * 8) & 0xff);
137 1.14 bouyer }
138 1.14 bouyer
139 1.14 bouyer static __inline void
140 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
141 1.14 bouyer pci_chipset_tag_t pc;
142 1.14 bouyer pcitag_t pa;
143 1.14 bouyer int reg;
144 1.14 bouyer u_int8_t val;
145 1.14 bouyer {
146 1.14 bouyer pcireg_t pcival;
147 1.14 bouyer
148 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
149 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
150 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
151 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
152 1.14 bouyer }
153 1.9 bouyer
154 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
155 1.9 bouyer
156 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
157 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
158 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
159 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
160 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
161 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
162 1.9 bouyer
163 1.53 bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
164 1.53 bouyer void amd756_setup_channel __P((struct channel_softc*));
165 1.53 bouyer
166 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
168 1.9 bouyer
169 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
170 1.41 bouyer void cmd0643_6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 1.28 bouyer void cmd0643_6_setup_channel __P((struct channel_softc*));
172 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
173 1.41 bouyer struct pciide_softc *, int));
174 1.41 bouyer int cmd_pci_intr __P((void *));
175 1.18 drochner
176 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
177 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
178 1.18 drochner
179 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
180 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
181 1.9 bouyer
182 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
184 1.41 bouyer int acer_pci_intr __P((void *));
185 1.41 bouyer
186 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
187 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
188 1.41 bouyer int pdc202xx_pci_intr __P((void *));
189 1.30 bouyer
190 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
191 1.59 scw void opti_setup_channel __P((struct channel_softc*));
192 1.59 scw
193 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
194 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
195 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
196 1.56 bouyer void pciide_dma_start __P((void*, int, int));
197 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
198 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
199 1.9 bouyer
200 1.9 bouyer struct pciide_product_desc {
201 1.39 mrg u_int32_t ide_product;
202 1.39 mrg int ide_flags;
203 1.39 mrg const char *ide_name;
204 1.41 bouyer /* map and setup chip, probe drives */
205 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
206 1.9 bouyer };
207 1.9 bouyer
208 1.9 bouyer /* Flags for ide_flags */
209 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
210 1.9 bouyer
211 1.9 bouyer /* Default product description for devices not known from this controller */
212 1.9 bouyer const struct pciide_product_desc default_product_desc = {
213 1.39 mrg 0,
214 1.39 mrg 0,
215 1.39 mrg "Generic PCI IDE controller",
216 1.41 bouyer default_chip_map,
217 1.9 bouyer };
218 1.1 cgd
219 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
220 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
221 1.39 mrg 0,
222 1.39 mrg "Intel 82092AA IDE controller",
223 1.41 bouyer default_chip_map,
224 1.39 mrg },
225 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
226 1.39 mrg 0,
227 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
228 1.41 bouyer piix_chip_map,
229 1.39 mrg },
230 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
231 1.39 mrg 0,
232 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
233 1.41 bouyer piix_chip_map,
234 1.39 mrg },
235 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
236 1.39 mrg 0,
237 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
238 1.41 bouyer piix_chip_map,
239 1.39 mrg },
240 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
241 1.42 bouyer 0,
242 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
243 1.42 bouyer piix_chip_map,
244 1.42 bouyer },
245 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
246 1.42 bouyer 0,
247 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
248 1.42 bouyer piix_chip_map,
249 1.42 bouyer },
250 1.39 mrg { 0,
251 1.39 mrg 0,
252 1.39 mrg NULL,
253 1.39 mrg }
254 1.9 bouyer };
255 1.39 mrg
256 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
257 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
258 1.53 bouyer 0,
259 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
260 1.53 bouyer amd756_chip_map
261 1.53 bouyer },
262 1.53 bouyer { 0,
263 1.53 bouyer 0,
264 1.53 bouyer NULL,
265 1.53 bouyer }
266 1.53 bouyer };
267 1.53 bouyer
268 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
269 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
270 1.41 bouyer 0,
271 1.39 mrg "CMD Technology PCI0640",
272 1.41 bouyer cmd_chip_map
273 1.39 mrg },
274 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
275 1.41 bouyer 0,
276 1.39 mrg "CMD Technology PCI0643",
277 1.41 bouyer cmd0643_6_chip_map,
278 1.39 mrg },
279 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
280 1.41 bouyer 0,
281 1.39 mrg "CMD Technology PCI0646",
282 1.41 bouyer cmd0643_6_chip_map,
283 1.39 mrg },
284 1.39 mrg { 0,
285 1.39 mrg 0,
286 1.39 mrg NULL,
287 1.39 mrg }
288 1.9 bouyer };
289 1.9 bouyer
290 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
291 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
292 1.39 mrg 0,
293 1.62 soren "VIA Tech VT82C586 IDE Controller",
294 1.41 bouyer apollo_chip_map,
295 1.39 mrg },
296 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
297 1.39 mrg 0,
298 1.62 soren "VIA Tech VT82C586A IDE Controller",
299 1.41 bouyer apollo_chip_map,
300 1.39 mrg },
301 1.39 mrg { 0,
302 1.39 mrg 0,
303 1.39 mrg NULL,
304 1.39 mrg }
305 1.18 drochner };
306 1.18 drochner
307 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
308 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
309 1.39 mrg 0,
310 1.61 thorpej "Cypress CY82C693 IDE Controller",
311 1.41 bouyer cy693_chip_map,
312 1.39 mrg },
313 1.39 mrg { 0,
314 1.39 mrg 0,
315 1.39 mrg NULL,
316 1.39 mrg }
317 1.18 drochner };
318 1.18 drochner
319 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
320 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
321 1.39 mrg 0,
322 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
323 1.41 bouyer sis_chip_map,
324 1.39 mrg },
325 1.39 mrg { 0,
326 1.39 mrg 0,
327 1.39 mrg NULL,
328 1.39 mrg }
329 1.9 bouyer };
330 1.9 bouyer
331 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
332 1.39 mrg { PCI_PRODUCT_ALI_M5229,
333 1.39 mrg 0,
334 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
335 1.41 bouyer acer_chip_map,
336 1.39 mrg },
337 1.39 mrg { 0,
338 1.39 mrg 0,
339 1.41 bouyer NULL,
340 1.41 bouyer }
341 1.41 bouyer };
342 1.41 bouyer
343 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
344 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
345 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
346 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
347 1.41 bouyer pdc202xx_chip_map,
348 1.41 bouyer },
349 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
350 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
351 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
352 1.41 bouyer pdc202xx_chip_map,
353 1.41 bouyer },
354 1.41 bouyer { 0,
355 1.39 mrg 0,
356 1.39 mrg NULL,
357 1.39 mrg }
358 1.30 bouyer };
359 1.30 bouyer
360 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
361 1.59 scw { PCI_PRODUCT_OPTI_82C621,
362 1.59 scw 0,
363 1.59 scw "OPTi 82c621 PCI IDE controller",
364 1.59 scw opti_chip_map,
365 1.59 scw },
366 1.59 scw { PCI_PRODUCT_OPTI_82C568,
367 1.59 scw 0,
368 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
369 1.59 scw opti_chip_map,
370 1.59 scw },
371 1.59 scw { PCI_PRODUCT_OPTI_82D568,
372 1.59 scw 0,
373 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
374 1.59 scw opti_chip_map,
375 1.59 scw },
376 1.59 scw { 0,
377 1.59 scw 0,
378 1.59 scw NULL,
379 1.59 scw }
380 1.59 scw };
381 1.59 scw
382 1.9 bouyer struct pciide_vendor_desc {
383 1.39 mrg u_int32_t ide_vendor;
384 1.39 mrg const struct pciide_product_desc *ide_products;
385 1.9 bouyer };
386 1.9 bouyer
387 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
388 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
389 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
390 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
391 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
392 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
393 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
394 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
395 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
396 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
397 1.39 mrg { 0, NULL }
398 1.1 cgd };
399 1.1 cgd
400 1.13 bouyer /* options passed via the 'flags' config keyword */
401 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
402 1.13 bouyer
403 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
404 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
405 1.1 cgd
406 1.1 cgd struct cfattach pciide_ca = {
407 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
408 1.1 cgd };
409 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
410 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
411 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
412 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
413 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
414 1.41 bouyer int (*pci_intr) __P((void *))));
415 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
416 1.41 bouyer struct pci_attach_args *));
417 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
418 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
419 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
420 1.41 bouyer int (*pci_intr) __P((void *))));
421 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
422 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
423 1.28 bouyer struct pciide_channel *, int, int));
424 1.5 cgd int pciide_print __P((void *, const char *pnp));
425 1.1 cgd int pciide_compat_intr __P((void *));
426 1.1 cgd int pciide_pci_intr __P((void *));
427 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
428 1.1 cgd
429 1.39 mrg const struct pciide_product_desc *
430 1.9 bouyer pciide_lookup_product(id)
431 1.39 mrg u_int32_t id;
432 1.9 bouyer {
433 1.39 mrg const struct pciide_product_desc *pp;
434 1.39 mrg const struct pciide_vendor_desc *vp;
435 1.9 bouyer
436 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
437 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
438 1.39 mrg break;
439 1.9 bouyer
440 1.39 mrg if ((pp = vp->ide_products) == NULL)
441 1.39 mrg return NULL;
442 1.9 bouyer
443 1.39 mrg for (; pp->ide_name != NULL; pp++)
444 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
445 1.39 mrg break;
446 1.9 bouyer
447 1.39 mrg if (pp->ide_name == NULL)
448 1.39 mrg return NULL;
449 1.39 mrg return pp;
450 1.9 bouyer }
451 1.6 cgd
452 1.1 cgd int
453 1.1 cgd pciide_match(parent, match, aux)
454 1.1 cgd struct device *parent;
455 1.1 cgd struct cfdata *match;
456 1.1 cgd void *aux;
457 1.1 cgd {
458 1.1 cgd struct pci_attach_args *pa = aux;
459 1.41 bouyer const struct pciide_product_desc *pp;
460 1.1 cgd
461 1.1 cgd /*
462 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
463 1.1 cgd * If it is, we assume that we can deal with it; it _should_
464 1.1 cgd * work in a standardized way...
465 1.1 cgd */
466 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
467 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
468 1.1 cgd return (1);
469 1.1 cgd }
470 1.1 cgd
471 1.41 bouyer /*
472 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
473 1.41 bouyer * controllers. Let see if we can deal with it anyway.
474 1.41 bouyer */
475 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
476 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
477 1.41 bouyer return (1);
478 1.41 bouyer }
479 1.41 bouyer
480 1.1 cgd return (0);
481 1.1 cgd }
482 1.1 cgd
483 1.1 cgd void
484 1.1 cgd pciide_attach(parent, self, aux)
485 1.1 cgd struct device *parent, *self;
486 1.1 cgd void *aux;
487 1.1 cgd {
488 1.1 cgd struct pci_attach_args *pa = aux;
489 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
490 1.9 bouyer pcitag_t tag = pa->pa_tag;
491 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
492 1.41 bouyer pcireg_t csr;
493 1.1 cgd char devinfo[256];
494 1.57 thorpej const char *displaydev;
495 1.1 cgd
496 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
497 1.9 bouyer if (sc->sc_pp == NULL) {
498 1.9 bouyer sc->sc_pp = &default_product_desc;
499 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
500 1.57 thorpej displaydev = devinfo;
501 1.57 thorpej } else
502 1.57 thorpej displaydev = sc->sc_pp->ide_name;
503 1.57 thorpej
504 1.57 thorpej printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
505 1.57 thorpej
506 1.28 bouyer sc->sc_pc = pa->pa_pc;
507 1.28 bouyer sc->sc_tag = pa->pa_tag;
508 1.41 bouyer #ifdef WDCDEBUG
509 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
510 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
511 1.41 bouyer #endif
512 1.28 bouyer
513 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
514 1.1 cgd
515 1.16 bouyer if (sc->sc_dma_ok) {
516 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
517 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
518 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
519 1.16 bouyer }
520 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
521 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
522 1.5 cgd }
523 1.5 cgd
524 1.41 bouyer /* tell wether the chip is enabled or not */
525 1.41 bouyer int
526 1.41 bouyer pciide_chipen(sc, pa)
527 1.41 bouyer struct pciide_softc *sc;
528 1.41 bouyer struct pci_attach_args *pa;
529 1.41 bouyer {
530 1.41 bouyer pcireg_t csr;
531 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
532 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
533 1.41 bouyer PCI_COMMAND_STATUS_REG);
534 1.41 bouyer printf("%s: device disabled (at %s)\n",
535 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
536 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
537 1.41 bouyer "device" : "bridge");
538 1.41 bouyer return 0;
539 1.41 bouyer }
540 1.41 bouyer return 1;
541 1.41 bouyer }
542 1.41 bouyer
543 1.5 cgd int
544 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
545 1.5 cgd struct pci_attach_args *pa;
546 1.18 drochner struct pciide_channel *cp;
547 1.18 drochner int compatchan;
548 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
549 1.5 cgd {
550 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
551 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
552 1.5 cgd
553 1.5 cgd cp->compat = 1;
554 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
555 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
556 1.5 cgd
557 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
558 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
559 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
560 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
561 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
562 1.43 bouyer return (0);
563 1.5 cgd }
564 1.5 cgd
565 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
566 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
567 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
568 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
569 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
570 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
571 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
572 1.43 bouyer return (0);
573 1.5 cgd }
574 1.5 cgd
575 1.43 bouyer return (1);
576 1.5 cgd }
577 1.5 cgd
578 1.9 bouyer int
579 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
580 1.28 bouyer struct pci_attach_args * pa;
581 1.18 drochner struct pciide_channel *cp;
582 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
583 1.41 bouyer int (*pci_intr) __P((void *));
584 1.9 bouyer {
585 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
586 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
587 1.29 bouyer const char *intrstr;
588 1.29 bouyer pci_intr_handle_t intrhandle;
589 1.9 bouyer
590 1.9 bouyer cp->compat = 0;
591 1.9 bouyer
592 1.29 bouyer if (sc->sc_pci_ih == NULL) {
593 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
594 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
595 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
596 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
597 1.29 bouyer return 0;
598 1.29 bouyer }
599 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
600 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
601 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
602 1.29 bouyer if (sc->sc_pci_ih != NULL) {
603 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
604 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
605 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
606 1.29 bouyer } else {
607 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
608 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
609 1.29 bouyer if (intrstr != NULL)
610 1.29 bouyer printf(" at %s", intrstr);
611 1.29 bouyer printf("\n");
612 1.29 bouyer return 0;
613 1.29 bouyer }
614 1.18 drochner }
615 1.29 bouyer cp->ih = sc->sc_pci_ih;
616 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
617 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
618 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
619 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
620 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
621 1.18 drochner return 0;
622 1.9 bouyer }
623 1.9 bouyer
624 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
625 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
626 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
627 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
628 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
629 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
630 1.18 drochner return 0;
631 1.9 bouyer }
632 1.18 drochner return (1);
633 1.9 bouyer }
634 1.9 bouyer
635 1.41 bouyer void
636 1.41 bouyer pciide_mapreg_dma(sc, pa)
637 1.41 bouyer struct pciide_softc *sc;
638 1.41 bouyer struct pci_attach_args *pa;
639 1.41 bouyer {
640 1.41 bouyer /*
641 1.41 bouyer * Map DMA registers
642 1.41 bouyer *
643 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
644 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
645 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
646 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
647 1.41 bouyer * non-zero if the interface supports DMA and the registers
648 1.41 bouyer * could be mapped.
649 1.41 bouyer *
650 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
651 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
652 1.41 bouyer * XXX space," some controllers (at least the United
653 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
654 1.41 bouyer * XXX eventually, we should probably read the register and check
655 1.41 bouyer * XXX which type it is. Either that or 'quirk' certain devices.
656 1.41 bouyer */
657 1.41 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
658 1.41 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
659 1.41 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
660 1.41 bouyer sc->sc_dmat = pa->pa_dmat;
661 1.41 bouyer if (sc->sc_dma_ok == 0) {
662 1.41 bouyer printf(", but unused (couldn't map registers)");
663 1.41 bouyer } else {
664 1.41 bouyer sc->sc_wdcdev.dma_arg = sc;
665 1.41 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
666 1.41 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
667 1.41 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
668 1.41 bouyer }
669 1.41 bouyer }
670 1.9 bouyer int
671 1.9 bouyer pciide_compat_intr(arg)
672 1.9 bouyer void *arg;
673 1.9 bouyer {
674 1.19 drochner struct pciide_channel *cp = arg;
675 1.9 bouyer
676 1.9 bouyer #ifdef DIAGNOSTIC
677 1.9 bouyer /* should only be called for a compat channel */
678 1.9 bouyer if (cp->compat == 0)
679 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
680 1.9 bouyer #endif
681 1.19 drochner return (wdcintr(&cp->wdc_channel));
682 1.9 bouyer }
683 1.9 bouyer
684 1.9 bouyer int
685 1.9 bouyer pciide_pci_intr(arg)
686 1.9 bouyer void *arg;
687 1.9 bouyer {
688 1.9 bouyer struct pciide_softc *sc = arg;
689 1.9 bouyer struct pciide_channel *cp;
690 1.9 bouyer struct channel_softc *wdc_cp;
691 1.9 bouyer int i, rv, crv;
692 1.9 bouyer
693 1.9 bouyer rv = 0;
694 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
695 1.9 bouyer cp = &sc->pciide_channels[i];
696 1.18 drochner wdc_cp = &cp->wdc_channel;
697 1.9 bouyer
698 1.9 bouyer /* If a compat channel skip. */
699 1.9 bouyer if (cp->compat)
700 1.9 bouyer continue;
701 1.9 bouyer /* if this channel not waiting for intr, skip */
702 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
703 1.9 bouyer continue;
704 1.9 bouyer
705 1.9 bouyer crv = wdcintr(wdc_cp);
706 1.9 bouyer if (crv == 0)
707 1.9 bouyer ; /* leave rv alone */
708 1.9 bouyer else if (crv == 1)
709 1.9 bouyer rv = 1; /* claim the intr */
710 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
711 1.9 bouyer rv = crv; /* if we've done no better, take it */
712 1.9 bouyer }
713 1.9 bouyer return (rv);
714 1.9 bouyer }
715 1.9 bouyer
716 1.28 bouyer void
717 1.28 bouyer pciide_channel_dma_setup(cp)
718 1.28 bouyer struct pciide_channel *cp;
719 1.28 bouyer {
720 1.28 bouyer int drive;
721 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
722 1.28 bouyer struct ata_drive_datas *drvp;
723 1.28 bouyer
724 1.28 bouyer for (drive = 0; drive < 2; drive++) {
725 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
726 1.28 bouyer /* If no drive, skip */
727 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
728 1.28 bouyer continue;
729 1.28 bouyer /* setup DMA if needed */
730 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
731 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
732 1.28 bouyer sc->sc_dma_ok == 0) {
733 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
734 1.28 bouyer continue;
735 1.28 bouyer }
736 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
737 1.28 bouyer != 0) {
738 1.28 bouyer /* Abort DMA setup */
739 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
740 1.28 bouyer continue;
741 1.28 bouyer }
742 1.28 bouyer }
743 1.28 bouyer }
744 1.28 bouyer
745 1.18 drochner int
746 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
747 1.9 bouyer struct pciide_softc *sc;
748 1.18 drochner int channel, drive;
749 1.9 bouyer {
750 1.18 drochner bus_dma_segment_t seg;
751 1.18 drochner int error, rseg;
752 1.18 drochner const bus_size_t dma_table_size =
753 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
754 1.18 drochner struct pciide_dma_maps *dma_maps =
755 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
756 1.18 drochner
757 1.28 bouyer /* If table was already allocated, just return */
758 1.28 bouyer if (dma_maps->dma_table)
759 1.28 bouyer return 0;
760 1.28 bouyer
761 1.18 drochner /* Allocate memory for the DMA tables and map it */
762 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
763 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
764 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
765 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
766 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
767 1.18 drochner channel, drive, error);
768 1.18 drochner return error;
769 1.18 drochner }
770 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
771 1.18 drochner dma_table_size,
772 1.18 drochner (caddr_t *)&dma_maps->dma_table,
773 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
774 1.18 drochner printf("%s:%d: unable to map table DMA for"
775 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
776 1.18 drochner channel, drive, error);
777 1.18 drochner return error;
778 1.18 drochner }
779 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
780 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
781 1.18 drochner seg.ds_addr), DEBUG_PROBE);
782 1.18 drochner
783 1.18 drochner /* Create and load table DMA map for this disk */
784 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
785 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
786 1.18 drochner &dma_maps->dmamap_table)) != 0) {
787 1.18 drochner printf("%s:%d: unable to create table DMA map for "
788 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
789 1.18 drochner channel, drive, error);
790 1.18 drochner return error;
791 1.18 drochner }
792 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
793 1.18 drochner dma_maps->dmamap_table,
794 1.18 drochner dma_maps->dma_table,
795 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
796 1.18 drochner printf("%s:%d: unable to load table DMA map for "
797 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
798 1.18 drochner channel, drive, error);
799 1.18 drochner return error;
800 1.18 drochner }
801 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
802 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
803 1.18 drochner /* Create a xfer DMA map for this drive */
804 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
805 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
806 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
807 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
808 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
809 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
810 1.18 drochner channel, drive, error);
811 1.18 drochner return error;
812 1.18 drochner }
813 1.18 drochner return 0;
814 1.9 bouyer }
815 1.9 bouyer
816 1.18 drochner int
817 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
818 1.18 drochner void *v;
819 1.18 drochner int channel, drive;
820 1.18 drochner void *databuf;
821 1.18 drochner size_t datalen;
822 1.18 drochner int flags;
823 1.9 bouyer {
824 1.18 drochner struct pciide_softc *sc = v;
825 1.18 drochner int error, seg;
826 1.18 drochner struct pciide_dma_maps *dma_maps =
827 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
828 1.18 drochner
829 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
830 1.18 drochner dma_maps->dmamap_xfer,
831 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
832 1.18 drochner if (error) {
833 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
834 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
835 1.18 drochner channel, drive, error);
836 1.18 drochner return error;
837 1.18 drochner }
838 1.9 bouyer
839 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
840 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
841 1.18 drochner (flags & WDC_DMA_READ) ?
842 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
843 1.9 bouyer
844 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
845 1.18 drochner #ifdef DIAGNOSTIC
846 1.18 drochner /* A segment must not cross a 64k boundary */
847 1.18 drochner {
848 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
849 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
850 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
851 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
852 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
853 1.18 drochner " len 0x%lx not properly aligned\n",
854 1.18 drochner seg, phys, len);
855 1.18 drochner panic("pciide_dma: buf align");
856 1.9 bouyer }
857 1.9 bouyer }
858 1.18 drochner #endif
859 1.18 drochner dma_maps->dma_table[seg].base_addr =
860 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
861 1.18 drochner dma_maps->dma_table[seg].byte_count =
862 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
863 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
864 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
865 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
866 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
867 1.18 drochner
868 1.9 bouyer }
869 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
870 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
871 1.9 bouyer
872 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
873 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
874 1.18 drochner BUS_DMASYNC_PREWRITE);
875 1.9 bouyer
876 1.18 drochner /* Maps are ready. Start DMA function */
877 1.18 drochner #ifdef DIAGNOSTIC
878 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
879 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
880 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
881 1.18 drochner panic("pciide_dma_init: table align");
882 1.18 drochner }
883 1.18 drochner #endif
884 1.18 drochner
885 1.18 drochner /* Clear status bits */
886 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
887 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
888 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
889 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
890 1.18 drochner /* Write table addr */
891 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
892 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
893 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
894 1.18 drochner /* set read/write */
895 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
896 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
897 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
898 1.56 bouyer /* remember flags */
899 1.56 bouyer dma_maps->dma_flags = flags;
900 1.18 drochner return 0;
901 1.18 drochner }
902 1.18 drochner
903 1.18 drochner void
904 1.56 bouyer pciide_dma_start(v, channel, drive)
905 1.18 drochner void *v;
906 1.56 bouyer int channel, drive;
907 1.18 drochner {
908 1.18 drochner struct pciide_softc *sc = v;
909 1.18 drochner
910 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
911 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
912 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
913 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
914 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
915 1.18 drochner }
916 1.18 drochner
917 1.18 drochner int
918 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
919 1.18 drochner void *v;
920 1.18 drochner int channel, drive;
921 1.56 bouyer int force;
922 1.18 drochner {
923 1.18 drochner struct pciide_softc *sc = v;
924 1.18 drochner u_int8_t status;
925 1.56 bouyer int error = 0;
926 1.18 drochner struct pciide_dma_maps *dma_maps =
927 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
928 1.18 drochner
929 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
930 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
931 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
932 1.18 drochner DEBUG_XFERS);
933 1.18 drochner
934 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
935 1.56 bouyer return WDC_DMAST_NOIRQ;
936 1.56 bouyer
937 1.18 drochner /* stop DMA channel */
938 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
939 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
940 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
941 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
942 1.18 drochner
943 1.18 drochner /* Clear status bits */
944 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
945 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
946 1.18 drochner status);
947 1.18 drochner
948 1.56 bouyer /* Unload the map of the data buffer */
949 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
950 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
951 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
952 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
953 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
954 1.56 bouyer
955 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
956 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
957 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
958 1.56 bouyer error |= WDC_DMAST_ERR;
959 1.18 drochner }
960 1.18 drochner
961 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
962 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
963 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
964 1.18 drochner drive, status);
965 1.56 bouyer error |= WDC_DMAST_NOIRQ;
966 1.18 drochner }
967 1.18 drochner
968 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
969 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
970 1.56 bouyer error |= WDC_DMAST_UNDER;
971 1.18 drochner }
972 1.56 bouyer return error;
973 1.18 drochner }
974 1.18 drochner
975 1.41 bouyer /* some common code used by several chip_map */
976 1.41 bouyer int
977 1.41 bouyer pciide_chansetup(sc, channel, interface)
978 1.41 bouyer struct pciide_softc *sc;
979 1.41 bouyer int channel;
980 1.41 bouyer pcireg_t interface;
981 1.41 bouyer {
982 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
983 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
984 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
985 1.41 bouyer cp->wdc_channel.channel = channel;
986 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
987 1.41 bouyer cp->wdc_channel.ch_queue =
988 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
989 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
990 1.41 bouyer printf("%s %s channel: "
991 1.41 bouyer "can't allocate memory for command queue",
992 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
993 1.41 bouyer return 0;
994 1.41 bouyer }
995 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
996 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
997 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
998 1.41 bouyer "configured" : "wired",
999 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1000 1.41 bouyer "native-PCI" : "compatibility");
1001 1.41 bouyer return 1;
1002 1.41 bouyer }
1003 1.41 bouyer
1004 1.18 drochner /* some common code used by several chip channel_map */
1005 1.18 drochner void
1006 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1007 1.18 drochner struct pci_attach_args *pa;
1008 1.18 drochner struct pciide_channel *cp;
1009 1.41 bouyer pcireg_t interface;
1010 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1011 1.41 bouyer int (*pci_intr) __P((void *));
1012 1.18 drochner {
1013 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1014 1.18 drochner
1015 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1016 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1017 1.41 bouyer pci_intr);
1018 1.41 bouyer else
1019 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1020 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1021 1.41 bouyer
1022 1.18 drochner if (cp->hw_ok == 0)
1023 1.18 drochner return;
1024 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1025 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1026 1.18 drochner wdcattach(wdc_cp);
1027 1.18 drochner }
1028 1.18 drochner
1029 1.18 drochner /*
1030 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1031 1.18 drochner * if channel can be disabled, 0 if not
1032 1.18 drochner */
1033 1.18 drochner int
1034 1.60 gmcgarry pciide_chan_candisable(cp)
1035 1.18 drochner struct pciide_channel *cp;
1036 1.18 drochner {
1037 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1038 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1039 1.18 drochner
1040 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1041 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1042 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1043 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1044 1.18 drochner cp->hw_ok = 0;
1045 1.18 drochner return 1;
1046 1.18 drochner }
1047 1.18 drochner return 0;
1048 1.18 drochner }
1049 1.18 drochner
1050 1.18 drochner /*
1051 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1052 1.18 drochner * Set hw_ok=0 on failure
1053 1.18 drochner */
1054 1.18 drochner void
1055 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1056 1.5 cgd struct pci_attach_args *pa;
1057 1.18 drochner struct pciide_channel *cp;
1058 1.18 drochner int compatchan, interface;
1059 1.18 drochner {
1060 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1061 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1062 1.18 drochner
1063 1.18 drochner if (cp->hw_ok == 0)
1064 1.18 drochner return;
1065 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1066 1.18 drochner return;
1067 1.18 drochner
1068 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1069 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1070 1.18 drochner if (cp->ih == NULL) {
1071 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1072 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1073 1.18 drochner cp->hw_ok = 0;
1074 1.18 drochner }
1075 1.18 drochner }
1076 1.18 drochner
1077 1.18 drochner void
1078 1.28 bouyer pciide_print_modes(cp)
1079 1.28 bouyer struct pciide_channel *cp;
1080 1.18 drochner {
1081 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1082 1.28 bouyer int drive;
1083 1.18 drochner struct channel_softc *chp;
1084 1.18 drochner struct ata_drive_datas *drvp;
1085 1.18 drochner
1086 1.28 bouyer chp = &cp->wdc_channel;
1087 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1088 1.28 bouyer drvp = &chp->ch_drive[drive];
1089 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1090 1.28 bouyer continue;
1091 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1092 1.28 bouyer drvp->drv_softc->dv_xname,
1093 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1094 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1095 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1096 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1097 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1098 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1099 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1100 1.28 bouyer printf(" (using DMA data transfers)");
1101 1.28 bouyer printf("\n");
1102 1.18 drochner }
1103 1.18 drochner }
1104 1.18 drochner
1105 1.18 drochner void
1106 1.41 bouyer default_chip_map(sc, pa)
1107 1.18 drochner struct pciide_softc *sc;
1108 1.41 bouyer struct pci_attach_args *pa;
1109 1.18 drochner {
1110 1.41 bouyer struct pciide_channel *cp;
1111 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1112 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1113 1.41 bouyer pcireg_t csr;
1114 1.41 bouyer int channel, drive;
1115 1.41 bouyer struct ata_drive_datas *drvp;
1116 1.41 bouyer u_int8_t idedma_ctl;
1117 1.41 bouyer bus_size_t cmdsize, ctlsize;
1118 1.41 bouyer char *failreason;
1119 1.41 bouyer
1120 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1121 1.41 bouyer return;
1122 1.41 bouyer
1123 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1124 1.41 bouyer printf("%s: bus-master DMA support present",
1125 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1126 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1127 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1128 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1129 1.41 bouyer printf(", but unused (no driver support)");
1130 1.41 bouyer sc->sc_dma_ok = 0;
1131 1.41 bouyer } else {
1132 1.41 bouyer pciide_mapreg_dma(sc, pa);
1133 1.41 bouyer if (sc->sc_dma_ok != 0)
1134 1.41 bouyer printf(", used without full driver "
1135 1.41 bouyer "support");
1136 1.41 bouyer }
1137 1.41 bouyer } else {
1138 1.41 bouyer printf("%s: hardware does not support DMA",
1139 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1140 1.41 bouyer sc->sc_dma_ok = 0;
1141 1.41 bouyer }
1142 1.41 bouyer printf("\n");
1143 1.18 drochner if (sc->sc_dma_ok)
1144 1.18 drochner sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1145 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1146 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1147 1.18 drochner
1148 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1149 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1150 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1151 1.41 bouyer
1152 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1153 1.41 bouyer cp = &sc->pciide_channels[channel];
1154 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1155 1.41 bouyer continue;
1156 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1157 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1158 1.41 bouyer &ctlsize, pciide_pci_intr);
1159 1.41 bouyer } else {
1160 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1161 1.41 bouyer channel, &cmdsize, &ctlsize);
1162 1.41 bouyer }
1163 1.41 bouyer if (cp->hw_ok == 0)
1164 1.41 bouyer continue;
1165 1.41 bouyer /*
1166 1.41 bouyer * Check to see if something appears to be there.
1167 1.41 bouyer */
1168 1.41 bouyer failreason = NULL;
1169 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1170 1.41 bouyer failreason = "not responding; disabled or no drives?";
1171 1.41 bouyer goto next;
1172 1.41 bouyer }
1173 1.41 bouyer /*
1174 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1175 1.41 bouyer * channel by trying to access the channel again while the
1176 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1177 1.41 bouyer * channel no longer appears to be there, it belongs to
1178 1.41 bouyer * this controller.) YUCK!
1179 1.41 bouyer */
1180 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1181 1.41 bouyer PCI_COMMAND_STATUS_REG);
1182 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1183 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1184 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1185 1.41 bouyer failreason = "other hardware responding at addresses";
1186 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1187 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1188 1.41 bouyer next:
1189 1.41 bouyer if (failreason) {
1190 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1191 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1192 1.41 bouyer failreason);
1193 1.41 bouyer cp->hw_ok = 0;
1194 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1195 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1196 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1197 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1198 1.41 bouyer } else {
1199 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1200 1.41 bouyer }
1201 1.41 bouyer if (cp->hw_ok) {
1202 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1203 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1204 1.41 bouyer wdcattach(&cp->wdc_channel);
1205 1.41 bouyer }
1206 1.41 bouyer }
1207 1.18 drochner
1208 1.18 drochner if (sc->sc_dma_ok == 0)
1209 1.41 bouyer return;
1210 1.18 drochner
1211 1.18 drochner /* Allocate DMA maps */
1212 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1213 1.18 drochner idedma_ctl = 0;
1214 1.41 bouyer cp = &sc->pciide_channels[channel];
1215 1.18 drochner for (drive = 0; drive < 2; drive++) {
1216 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1217 1.18 drochner /* If no drive, skip */
1218 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1219 1.18 drochner continue;
1220 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1221 1.18 drochner continue;
1222 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1223 1.18 drochner /* Abort DMA setup */
1224 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1225 1.18 drochner "using PIO transfers\n",
1226 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1227 1.18 drochner channel, drive);
1228 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1229 1.18 drochner }
1230 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1231 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1232 1.18 drochner channel, drive);
1233 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1234 1.18 drochner }
1235 1.18 drochner if (idedma_ctl != 0) {
1236 1.18 drochner /* Add software bits in status register */
1237 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1238 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1239 1.18 drochner idedma_ctl);
1240 1.18 drochner }
1241 1.18 drochner }
1242 1.18 drochner }
1243 1.18 drochner
1244 1.18 drochner void
1245 1.41 bouyer piix_chip_map(sc, pa)
1246 1.41 bouyer struct pciide_softc *sc;
1247 1.18 drochner struct pci_attach_args *pa;
1248 1.41 bouyer {
1249 1.18 drochner struct pciide_channel *cp;
1250 1.41 bouyer int channel;
1251 1.42 bouyer u_int32_t idetim;
1252 1.42 bouyer bus_size_t cmdsize, ctlsize;
1253 1.18 drochner
1254 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1255 1.18 drochner return;
1256 1.6 cgd
1257 1.41 bouyer printf("%s: bus-master DMA support present",
1258 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1259 1.41 bouyer pciide_mapreg_dma(sc, pa);
1260 1.41 bouyer printf("\n");
1261 1.41 bouyer if (sc->sc_dma_ok) {
1262 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1263 1.42 bouyer switch(sc->sc_pp->ide_product) {
1264 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1265 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1266 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1267 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1268 1.41 bouyer }
1269 1.18 drochner }
1270 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1271 1.41 bouyer WDC_CAPABILITY_MODE;
1272 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1273 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1274 1.42 bouyer sc->sc_wdcdev.UDMA_cap =
1275 1.42 bouyer (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1276 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1277 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1278 1.41 bouyer else
1279 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1280 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1281 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1282 1.9 bouyer
1283 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1284 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1285 1.41 bouyer DEBUG_PROBE);
1286 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1287 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1288 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1289 1.41 bouyer DEBUG_PROBE);
1290 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1291 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1292 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1293 1.41 bouyer DEBUG_PROBE);
1294 1.41 bouyer }
1295 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1296 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1297 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1298 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1299 1.42 bouyer DEBUG_PROBE);
1300 1.42 bouyer }
1301 1.42 bouyer
1302 1.41 bouyer }
1303 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1304 1.9 bouyer
1305 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1306 1.41 bouyer cp = &sc->pciide_channels[channel];
1307 1.41 bouyer /* PIIX is compat-only */
1308 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1309 1.41 bouyer continue;
1310 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1311 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1312 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1313 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1314 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1315 1.46 mycroft continue;
1316 1.42 bouyer }
1317 1.42 bouyer /* PIIX are compat-only pciide devices */
1318 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1319 1.42 bouyer if (cp->hw_ok == 0)
1320 1.42 bouyer continue;
1321 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1322 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1323 1.42 bouyer channel);
1324 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1325 1.42 bouyer idetim);
1326 1.42 bouyer }
1327 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1328 1.41 bouyer if (cp->hw_ok == 0)
1329 1.41 bouyer continue;
1330 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1331 1.41 bouyer }
1332 1.9 bouyer
1333 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1334 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1335 1.41 bouyer DEBUG_PROBE);
1336 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1337 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1338 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1339 1.41 bouyer DEBUG_PROBE);
1340 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1341 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1342 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1343 1.41 bouyer DEBUG_PROBE);
1344 1.41 bouyer }
1345 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1346 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1347 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1348 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1349 1.42 bouyer DEBUG_PROBE);
1350 1.42 bouyer }
1351 1.28 bouyer }
1352 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1353 1.28 bouyer }
1354 1.28 bouyer
1355 1.28 bouyer void
1356 1.28 bouyer piix_setup_channel(chp)
1357 1.28 bouyer struct channel_softc *chp;
1358 1.28 bouyer {
1359 1.28 bouyer u_int8_t mode[2], drive;
1360 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1361 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1362 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1363 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1364 1.28 bouyer
1365 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1366 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1367 1.28 bouyer idedma_ctl = 0;
1368 1.28 bouyer
1369 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1370 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1371 1.28 bouyer chp->channel);
1372 1.9 bouyer
1373 1.28 bouyer /* setup DMA */
1374 1.28 bouyer pciide_channel_dma_setup(cp);
1375 1.9 bouyer
1376 1.28 bouyer /*
1377 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1378 1.28 bouyer * different timings for master and slave drives.
1379 1.28 bouyer * We need to find the best combination.
1380 1.28 bouyer */
1381 1.9 bouyer
1382 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1383 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1384 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1385 1.28 bouyer mode[0] = mode[1] =
1386 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1387 1.28 bouyer drvp[0].DMA_mode = mode[0];
1388 1.38 bouyer drvp[1].DMA_mode = mode[1];
1389 1.28 bouyer goto ok;
1390 1.28 bouyer }
1391 1.28 bouyer /*
1392 1.28 bouyer * If only one drive supports DMA, use its mode, and
1393 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1394 1.28 bouyer */
1395 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1396 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1397 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1398 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1399 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1400 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1401 1.28 bouyer goto ok;
1402 1.28 bouyer }
1403 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1404 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1405 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1406 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1407 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1408 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1409 1.28 bouyer goto ok;
1410 1.28 bouyer }
1411 1.28 bouyer /*
1412 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1413 1.28 bouyer * one of them is PIO mode < 2
1414 1.28 bouyer */
1415 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1416 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1417 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1418 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1419 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1420 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1421 1.28 bouyer } else {
1422 1.28 bouyer mode[0] = mode[1] =
1423 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1424 1.38 bouyer drvp[0].PIO_mode = mode[0];
1425 1.38 bouyer drvp[1].PIO_mode = mode[1];
1426 1.28 bouyer }
1427 1.28 bouyer ok: /* The modes are setup */
1428 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1429 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1430 1.9 bouyer idetim |= piix_setup_idetim_timings(
1431 1.28 bouyer mode[drive], 1, chp->channel);
1432 1.28 bouyer goto end;
1433 1.38 bouyer }
1434 1.28 bouyer }
1435 1.28 bouyer /* If we are there, none of the drives are DMA */
1436 1.28 bouyer if (mode[0] >= 2)
1437 1.28 bouyer idetim |= piix_setup_idetim_timings(
1438 1.28 bouyer mode[0], 0, chp->channel);
1439 1.28 bouyer else
1440 1.28 bouyer idetim |= piix_setup_idetim_timings(
1441 1.28 bouyer mode[1], 0, chp->channel);
1442 1.28 bouyer end: /*
1443 1.28 bouyer * timing mode is now set up in the controller. Enable
1444 1.28 bouyer * it per-drive
1445 1.28 bouyer */
1446 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1447 1.28 bouyer /* If no drive, skip */
1448 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1449 1.28 bouyer continue;
1450 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1451 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1452 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1453 1.28 bouyer }
1454 1.28 bouyer if (idedma_ctl != 0) {
1455 1.28 bouyer /* Add software bits in status register */
1456 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1457 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1458 1.28 bouyer idedma_ctl);
1459 1.9 bouyer }
1460 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1461 1.28 bouyer pciide_print_modes(cp);
1462 1.9 bouyer }
1463 1.9 bouyer
1464 1.9 bouyer void
1465 1.41 bouyer piix3_4_setup_channel(chp)
1466 1.41 bouyer struct channel_softc *chp;
1467 1.28 bouyer {
1468 1.28 bouyer struct ata_drive_datas *drvp;
1469 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1470 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1471 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1472 1.28 bouyer int drive;
1473 1.42 bouyer int channel = chp->channel;
1474 1.28 bouyer
1475 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1476 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1477 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1478 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1479 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1480 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1481 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1482 1.28 bouyer
1483 1.28 bouyer idedma_ctl = 0;
1484 1.28 bouyer /* If channel disabled, no need to go further */
1485 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1486 1.28 bouyer return;
1487 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1488 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1489 1.28 bouyer
1490 1.28 bouyer /* setup DMA if needed */
1491 1.28 bouyer pciide_channel_dma_setup(cp);
1492 1.28 bouyer
1493 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1494 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1495 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1496 1.28 bouyer drvp = &chp->ch_drive[drive];
1497 1.28 bouyer /* If no drive, skip */
1498 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1499 1.9 bouyer continue;
1500 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1501 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1502 1.28 bouyer goto pio;
1503 1.28 bouyer
1504 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1505 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1506 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1507 1.42 bouyer }
1508 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1509 1.42 bouyer /* setup Ultra/66 */
1510 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1511 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1512 1.42 bouyer drvp->UDMA_mode = 2;
1513 1.42 bouyer if (drvp->UDMA_mode > 2)
1514 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1515 1.42 bouyer else
1516 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1517 1.42 bouyer }
1518 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1519 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1520 1.28 bouyer /* use Ultra/DMA */
1521 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1522 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1523 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1524 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1525 1.28 bouyer } else {
1526 1.28 bouyer /* use Multiword DMA */
1527 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1528 1.9 bouyer if (drive == 0) {
1529 1.9 bouyer idetim |= piix_setup_idetim_timings(
1530 1.42 bouyer drvp->DMA_mode, 1, channel);
1531 1.9 bouyer } else {
1532 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1533 1.42 bouyer drvp->DMA_mode, 1, channel);
1534 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1535 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1536 1.9 bouyer }
1537 1.9 bouyer }
1538 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1539 1.28 bouyer
1540 1.28 bouyer pio: /* use PIO mode */
1541 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1542 1.28 bouyer if (drive == 0) {
1543 1.28 bouyer idetim |= piix_setup_idetim_timings(
1544 1.42 bouyer drvp->PIO_mode, 0, channel);
1545 1.28 bouyer } else {
1546 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1547 1.42 bouyer drvp->PIO_mode, 0, channel);
1548 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1549 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1550 1.9 bouyer }
1551 1.9 bouyer }
1552 1.28 bouyer if (idedma_ctl != 0) {
1553 1.28 bouyer /* Add software bits in status register */
1554 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1555 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1556 1.28 bouyer idedma_ctl);
1557 1.9 bouyer }
1558 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1559 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1560 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1561 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1562 1.28 bouyer pciide_print_modes(cp);
1563 1.9 bouyer }
1564 1.8 drochner
1565 1.28 bouyer
1566 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1567 1.9 bouyer static u_int32_t
1568 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1569 1.9 bouyer u_int8_t mode;
1570 1.9 bouyer u_int8_t dma;
1571 1.9 bouyer u_int8_t channel;
1572 1.9 bouyer {
1573 1.9 bouyer
1574 1.9 bouyer if (dma)
1575 1.9 bouyer return PIIX_IDETIM_SET(0,
1576 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1577 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1578 1.9 bouyer channel);
1579 1.9 bouyer else
1580 1.9 bouyer return PIIX_IDETIM_SET(0,
1581 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1582 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1583 1.9 bouyer channel);
1584 1.8 drochner }
1585 1.8 drochner
1586 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1587 1.9 bouyer static u_int32_t
1588 1.9 bouyer piix_setup_idetim_drvs(drvp)
1589 1.9 bouyer struct ata_drive_datas *drvp;
1590 1.6 cgd {
1591 1.9 bouyer u_int32_t ret = 0;
1592 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1593 1.9 bouyer u_int8_t channel = chp->channel;
1594 1.9 bouyer u_int8_t drive = drvp->drive;
1595 1.9 bouyer
1596 1.9 bouyer /*
1597 1.9 bouyer * If drive is using UDMA, timings setups are independant
1598 1.9 bouyer * So just check DMA and PIO here.
1599 1.9 bouyer */
1600 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1601 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1602 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1603 1.9 bouyer drvp->DMA_mode == 0) {
1604 1.9 bouyer drvp->PIO_mode = 0;
1605 1.9 bouyer return ret;
1606 1.9 bouyer }
1607 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1608 1.9 bouyer /*
1609 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1610 1.9 bouyer * too, else use compat timings.
1611 1.9 bouyer */
1612 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1613 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1614 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1615 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1616 1.9 bouyer drvp->PIO_mode = 0;
1617 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1618 1.9 bouyer if (drvp->PIO_mode <= 2) {
1619 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1620 1.9 bouyer channel);
1621 1.9 bouyer return ret;
1622 1.9 bouyer }
1623 1.9 bouyer }
1624 1.6 cgd
1625 1.6 cgd /*
1626 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1627 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1628 1.9 bouyer * if PIO mode >= 3.
1629 1.6 cgd */
1630 1.6 cgd
1631 1.9 bouyer if (drvp->PIO_mode < 2)
1632 1.9 bouyer return ret;
1633 1.9 bouyer
1634 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1635 1.9 bouyer if (drvp->PIO_mode >= 3) {
1636 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1637 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1638 1.9 bouyer }
1639 1.9 bouyer return ret;
1640 1.9 bouyer }
1641 1.9 bouyer
1642 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1643 1.9 bouyer static u_int32_t
1644 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1645 1.9 bouyer u_int8_t mode;
1646 1.9 bouyer u_int8_t dma;
1647 1.9 bouyer u_int8_t channel;
1648 1.9 bouyer {
1649 1.9 bouyer if (dma)
1650 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1651 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1652 1.9 bouyer else
1653 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1654 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1655 1.53 bouyer }
1656 1.53 bouyer
1657 1.53 bouyer void
1658 1.53 bouyer amd756_chip_map(sc, pa)
1659 1.53 bouyer struct pciide_softc *sc;
1660 1.53 bouyer struct pci_attach_args *pa;
1661 1.53 bouyer {
1662 1.53 bouyer struct pciide_channel *cp;
1663 1.53 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1664 1.53 bouyer sc->sc_tag, PCI_CLASS_REG));
1665 1.53 bouyer int channel;
1666 1.53 bouyer pcireg_t chanenable;
1667 1.53 bouyer bus_size_t cmdsize, ctlsize;
1668 1.53 bouyer
1669 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1670 1.53 bouyer return;
1671 1.53 bouyer printf("%s: bus-master DMA support present",
1672 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1673 1.53 bouyer pciide_mapreg_dma(sc, pa);
1674 1.53 bouyer printf("\n");
1675 1.53 bouyer if (sc->sc_dma_ok)
1676 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1677 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1678 1.53 bouyer WDC_CAPABILITY_MODE;
1679 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1680 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1681 1.53 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1682 1.53 bouyer sc->sc_wdcdev.set_modes = amd756_setup_channel;
1683 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1684 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1685 1.53 bouyer chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1686 1.53 bouyer
1687 1.53 bouyer WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1688 1.53 bouyer DEBUG_PROBE);
1689 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1690 1.53 bouyer cp = &sc->pciide_channels[channel];
1691 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1692 1.53 bouyer continue;
1693 1.53 bouyer
1694 1.53 bouyer if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1695 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1696 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1697 1.53 bouyer continue;
1698 1.53 bouyer }
1699 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1700 1.53 bouyer pciide_pci_intr);
1701 1.53 bouyer
1702 1.60 gmcgarry if (pciide_chan_candisable(cp))
1703 1.53 bouyer chanenable &= ~AMD756_CHAN_EN(channel);
1704 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1705 1.53 bouyer if (cp->hw_ok == 0)
1706 1.53 bouyer continue;
1707 1.53 bouyer
1708 1.53 bouyer amd756_setup_channel(&cp->wdc_channel);
1709 1.53 bouyer }
1710 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1711 1.53 bouyer chanenable);
1712 1.53 bouyer return;
1713 1.53 bouyer }
1714 1.53 bouyer
1715 1.53 bouyer void
1716 1.53 bouyer amd756_setup_channel(chp)
1717 1.53 bouyer struct channel_softc *chp;
1718 1.53 bouyer {
1719 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1720 1.53 bouyer u_int8_t idedma_ctl;
1721 1.53 bouyer int mode, drive;
1722 1.53 bouyer struct ata_drive_datas *drvp;
1723 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1724 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1725 1.53 bouyer
1726 1.53 bouyer idedma_ctl = 0;
1727 1.53 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1728 1.53 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1729 1.53 bouyer datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1730 1.53 bouyer udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1731 1.53 bouyer
1732 1.53 bouyer /* setup DMA if needed */
1733 1.53 bouyer pciide_channel_dma_setup(cp);
1734 1.53 bouyer
1735 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1736 1.53 bouyer drvp = &chp->ch_drive[drive];
1737 1.53 bouyer /* If no drive, skip */
1738 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1739 1.53 bouyer continue;
1740 1.53 bouyer /* add timing values, setup DMA if needed */
1741 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1742 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1743 1.53 bouyer mode = drvp->PIO_mode;
1744 1.53 bouyer goto pio;
1745 1.53 bouyer }
1746 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1747 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1748 1.53 bouyer /* use Ultra/DMA */
1749 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1750 1.53 bouyer udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1751 1.53 bouyer AMD756_UDMA_EN_MTH(chp->channel, drive) |
1752 1.53 bouyer AMD756_UDMA_TIME(chp->channel, drive,
1753 1.53 bouyer amd756_udma_tim[drvp->UDMA_mode]);
1754 1.53 bouyer /* can use PIO timings, MW DMA unused */
1755 1.53 bouyer mode = drvp->PIO_mode;
1756 1.53 bouyer } else {
1757 1.53 bouyer /* use Multiword DMA */
1758 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1759 1.53 bouyer /* mode = min(pio, dma+2) */
1760 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1761 1.53 bouyer mode = drvp->PIO_mode;
1762 1.53 bouyer else
1763 1.53 bouyer mode = drvp->DMA_mode + 2;
1764 1.53 bouyer }
1765 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1766 1.53 bouyer
1767 1.53 bouyer pio: /* setup PIO mode */
1768 1.53 bouyer if (mode <= 2) {
1769 1.53 bouyer drvp->DMA_mode = 0;
1770 1.53 bouyer drvp->PIO_mode = 0;
1771 1.53 bouyer mode = 0;
1772 1.53 bouyer } else {
1773 1.53 bouyer drvp->PIO_mode = mode;
1774 1.53 bouyer drvp->DMA_mode = mode - 2;
1775 1.53 bouyer }
1776 1.53 bouyer datatim_reg |=
1777 1.53 bouyer AMD756_DATATIM_PULSE(chp->channel, drive,
1778 1.53 bouyer amd756_pio_set[mode]) |
1779 1.53 bouyer AMD756_DATATIM_RECOV(chp->channel, drive,
1780 1.53 bouyer amd756_pio_rec[mode]);
1781 1.53 bouyer }
1782 1.53 bouyer if (idedma_ctl != 0) {
1783 1.53 bouyer /* Add software bits in status register */
1784 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1785 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1786 1.53 bouyer idedma_ctl);
1787 1.53 bouyer }
1788 1.53 bouyer pciide_print_modes(cp);
1789 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1790 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1791 1.9 bouyer }
1792 1.9 bouyer
1793 1.9 bouyer void
1794 1.41 bouyer apollo_chip_map(sc, pa)
1795 1.9 bouyer struct pciide_softc *sc;
1796 1.41 bouyer struct pci_attach_args *pa;
1797 1.9 bouyer {
1798 1.41 bouyer struct pciide_channel *cp;
1799 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
1800 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
1801 1.41 bouyer int channel;
1802 1.41 bouyer u_int32_t ideconf;
1803 1.41 bouyer bus_size_t cmdsize, ctlsize;
1804 1.41 bouyer
1805 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1806 1.41 bouyer return;
1807 1.41 bouyer printf("%s: bus-master DMA support present",
1808 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1809 1.41 bouyer pciide_mapreg_dma(sc, pa);
1810 1.41 bouyer printf("\n");
1811 1.41 bouyer if (sc->sc_dma_ok) {
1812 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
1813 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1814 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1815 1.41 bouyer }
1816 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA32 | WDC_CAPABILITY_MODE;
1817 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1818 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1819 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1820 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1821 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1822 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1823 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1824 1.9 bouyer
1825 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1826 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1827 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1828 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1829 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1830 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1831 1.9 bouyer DEBUG_PROBE);
1832 1.9 bouyer
1833 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1834 1.41 bouyer cp = &sc->pciide_channels[channel];
1835 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1836 1.41 bouyer continue;
1837 1.41 bouyer
1838 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1839 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1840 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
1841 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1842 1.46 mycroft continue;
1843 1.41 bouyer }
1844 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1845 1.41 bouyer pciide_pci_intr);
1846 1.41 bouyer if (cp->hw_ok == 0)
1847 1.41 bouyer continue;
1848 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1849 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
1850 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1851 1.41 bouyer ideconf);
1852 1.41 bouyer }
1853 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1854 1.41 bouyer
1855 1.41 bouyer if (cp->hw_ok == 0)
1856 1.41 bouyer continue;
1857 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1858 1.28 bouyer }
1859 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1860 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1861 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1862 1.28 bouyer }
1863 1.28 bouyer
1864 1.28 bouyer void
1865 1.28 bouyer apollo_setup_channel(chp)
1866 1.28 bouyer struct channel_softc *chp;
1867 1.28 bouyer {
1868 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1869 1.28 bouyer u_int8_t idedma_ctl;
1870 1.28 bouyer int mode, drive;
1871 1.28 bouyer struct ata_drive_datas *drvp;
1872 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1873 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1874 1.28 bouyer
1875 1.28 bouyer idedma_ctl = 0;
1876 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1877 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1878 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1879 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1880 1.28 bouyer
1881 1.28 bouyer /* setup DMA if needed */
1882 1.28 bouyer pciide_channel_dma_setup(cp);
1883 1.9 bouyer
1884 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1885 1.28 bouyer drvp = &chp->ch_drive[drive];
1886 1.28 bouyer /* If no drive, skip */
1887 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1888 1.28 bouyer continue;
1889 1.28 bouyer /* add timing values, setup DMA if needed */
1890 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1891 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1892 1.28 bouyer mode = drvp->PIO_mode;
1893 1.28 bouyer goto pio;
1894 1.8 drochner }
1895 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1896 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1897 1.28 bouyer /* use Ultra/DMA */
1898 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1899 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1900 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1901 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1902 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1903 1.28 bouyer /* can use PIO timings, MW DMA unused */
1904 1.28 bouyer mode = drvp->PIO_mode;
1905 1.28 bouyer } else {
1906 1.28 bouyer /* use Multiword DMA */
1907 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1908 1.28 bouyer /* mode = min(pio, dma+2) */
1909 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1910 1.28 bouyer mode = drvp->PIO_mode;
1911 1.28 bouyer else
1912 1.37 bouyer mode = drvp->DMA_mode + 2;
1913 1.8 drochner }
1914 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1915 1.28 bouyer
1916 1.28 bouyer pio: /* setup PIO mode */
1917 1.37 bouyer if (mode <= 2) {
1918 1.37 bouyer drvp->DMA_mode = 0;
1919 1.37 bouyer drvp->PIO_mode = 0;
1920 1.37 bouyer mode = 0;
1921 1.37 bouyer } else {
1922 1.37 bouyer drvp->PIO_mode = mode;
1923 1.37 bouyer drvp->DMA_mode = mode - 2;
1924 1.37 bouyer }
1925 1.28 bouyer datatim_reg |=
1926 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
1927 1.28 bouyer apollo_pio_set[mode]) |
1928 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
1929 1.28 bouyer apollo_pio_rec[mode]);
1930 1.28 bouyer }
1931 1.28 bouyer if (idedma_ctl != 0) {
1932 1.28 bouyer /* Add software bits in status register */
1933 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1934 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1935 1.28 bouyer idedma_ctl);
1936 1.9 bouyer }
1937 1.28 bouyer pciide_print_modes(cp);
1938 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
1939 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
1940 1.9 bouyer }
1941 1.6 cgd
1942 1.18 drochner void
1943 1.41 bouyer cmd_channel_map(pa, sc, channel)
1944 1.9 bouyer struct pci_attach_args *pa;
1945 1.41 bouyer struct pciide_softc *sc;
1946 1.41 bouyer int channel;
1947 1.9 bouyer {
1948 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1949 1.18 drochner bus_size_t cmdsize, ctlsize;
1950 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
1951 1.18 drochner int interface =
1952 1.28 bouyer PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1953 1.6 cgd
1954 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1955 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1956 1.41 bouyer cp->wdc_channel.channel = channel;
1957 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1958 1.41 bouyer
1959 1.41 bouyer if (channel > 0) {
1960 1.41 bouyer cp->wdc_channel.ch_queue =
1961 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
1962 1.41 bouyer } else {
1963 1.41 bouyer cp->wdc_channel.ch_queue =
1964 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1965 1.41 bouyer }
1966 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1967 1.41 bouyer printf("%s %s channel: "
1968 1.41 bouyer "can't allocate memory for command queue",
1969 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1970 1.41 bouyer return;
1971 1.18 drochner }
1972 1.18 drochner
1973 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1974 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1975 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1976 1.41 bouyer "configured" : "wired",
1977 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1978 1.41 bouyer "native-PCI" : "compatibility");
1979 1.5 cgd
1980 1.9 bouyer /*
1981 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
1982 1.9 bouyer * there's no way to disable the first channel without disabling
1983 1.9 bouyer * the whole device
1984 1.9 bouyer */
1985 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
1986 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
1987 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1988 1.18 drochner return;
1989 1.18 drochner }
1990 1.18 drochner
1991 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
1992 1.18 drochner if (cp->hw_ok == 0)
1993 1.18 drochner return;
1994 1.41 bouyer if (channel == 1) {
1995 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1996 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
1997 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
1998 1.24 bouyer CMD_CTRL, ctrl);
1999 1.18 drochner }
2000 1.18 drochner }
2001 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2002 1.41 bouyer }
2003 1.41 bouyer
2004 1.41 bouyer int
2005 1.41 bouyer cmd_pci_intr(arg)
2006 1.41 bouyer void *arg;
2007 1.41 bouyer {
2008 1.41 bouyer struct pciide_softc *sc = arg;
2009 1.41 bouyer struct pciide_channel *cp;
2010 1.41 bouyer struct channel_softc *wdc_cp;
2011 1.41 bouyer int i, rv, crv;
2012 1.41 bouyer u_int32_t priirq, secirq;
2013 1.41 bouyer
2014 1.41 bouyer rv = 0;
2015 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2016 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2017 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2018 1.41 bouyer cp = &sc->pciide_channels[i];
2019 1.41 bouyer wdc_cp = &cp->wdc_channel;
2020 1.41 bouyer /* If a compat channel skip. */
2021 1.41 bouyer if (cp->compat)
2022 1.41 bouyer continue;
2023 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2024 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2025 1.41 bouyer crv = wdcintr(wdc_cp);
2026 1.41 bouyer if (crv == 0)
2027 1.41 bouyer printf("%s:%d: bogus intr\n",
2028 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2029 1.41 bouyer else
2030 1.41 bouyer rv = 1;
2031 1.41 bouyer }
2032 1.41 bouyer }
2033 1.41 bouyer return rv;
2034 1.14 bouyer }
2035 1.14 bouyer
2036 1.14 bouyer void
2037 1.41 bouyer cmd_chip_map(sc, pa)
2038 1.14 bouyer struct pciide_softc *sc;
2039 1.41 bouyer struct pci_attach_args *pa;
2040 1.14 bouyer {
2041 1.41 bouyer int channel;
2042 1.39 mrg
2043 1.41 bouyer /*
2044 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2045 1.41 bouyer * and base adresses registers can be disabled at
2046 1.41 bouyer * hardware level. In this case, the device is wired
2047 1.41 bouyer * in compat mode and its first channel is always enabled,
2048 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2049 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2050 1.41 bouyer * can't be disabled.
2051 1.41 bouyer */
2052 1.41 bouyer
2053 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2054 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2055 1.41 bouyer return;
2056 1.41 bouyer #endif
2057 1.41 bouyer
2058 1.45 bouyer printf("%s: hardware does not support DMA\n",
2059 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2060 1.41 bouyer sc->sc_dma_ok = 0;
2061 1.41 bouyer
2062 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2063 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2064 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
2065 1.41 bouyer
2066 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2067 1.41 bouyer cmd_channel_map(pa, sc, channel);
2068 1.41 bouyer }
2069 1.14 bouyer }
2070 1.14 bouyer
2071 1.14 bouyer void
2072 1.41 bouyer cmd0643_6_chip_map(sc, pa)
2073 1.14 bouyer struct pciide_softc *sc;
2074 1.41 bouyer struct pci_attach_args *pa;
2075 1.41 bouyer {
2076 1.41 bouyer struct pciide_channel *cp;
2077 1.28 bouyer int channel;
2078 1.28 bouyer
2079 1.41 bouyer /*
2080 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2081 1.41 bouyer * and base adresses registers can be disabled at
2082 1.41 bouyer * hardware level. In this case, the device is wired
2083 1.41 bouyer * in compat mode and its first channel is always enabled,
2084 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2085 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2086 1.41 bouyer * can't be disabled.
2087 1.41 bouyer */
2088 1.41 bouyer
2089 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2090 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2091 1.41 bouyer return;
2092 1.41 bouyer #endif
2093 1.41 bouyer printf("%s: bus-master DMA support present",
2094 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2095 1.41 bouyer pciide_mapreg_dma(sc, pa);
2096 1.41 bouyer printf("\n");
2097 1.41 bouyer if (sc->sc_dma_ok)
2098 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2099 1.41 bouyer
2100 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2101 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2102 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2103 1.41 bouyer WDC_CAPABILITY_MODE;
2104 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2105 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2106 1.41 bouyer sc->sc_wdcdev.set_modes = cmd0643_6_setup_channel;
2107 1.41 bouyer
2108 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: old timings reg 0x%x 0x%x\n",
2109 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2110 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2111 1.28 bouyer DEBUG_PROBE);
2112 1.41 bouyer
2113 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2114 1.41 bouyer cp = &sc->pciide_channels[channel];
2115 1.41 bouyer cmd_channel_map(pa, sc, channel);
2116 1.41 bouyer if (cp->hw_ok == 0)
2117 1.41 bouyer continue;
2118 1.41 bouyer cmd0643_6_setup_channel(&cp->wdc_channel);
2119 1.28 bouyer }
2120 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2121 1.41 bouyer WDCDEBUG_PRINT(("cmd0643_6_chip_map: timings reg now 0x%x 0x%x\n",
2122 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2123 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2124 1.28 bouyer DEBUG_PROBE);
2125 1.28 bouyer }
2126 1.28 bouyer
2127 1.28 bouyer void
2128 1.28 bouyer cmd0643_6_setup_channel(chp)
2129 1.14 bouyer struct channel_softc *chp;
2130 1.28 bouyer {
2131 1.14 bouyer struct ata_drive_datas *drvp;
2132 1.14 bouyer u_int8_t tim;
2133 1.14 bouyer u_int32_t idedma_ctl;
2134 1.28 bouyer int drive;
2135 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2136 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2137 1.28 bouyer
2138 1.28 bouyer idedma_ctl = 0;
2139 1.28 bouyer /* setup DMA if needed */
2140 1.28 bouyer pciide_channel_dma_setup(cp);
2141 1.14 bouyer
2142 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2143 1.28 bouyer drvp = &chp->ch_drive[drive];
2144 1.28 bouyer /* If no drive, skip */
2145 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2146 1.28 bouyer continue;
2147 1.28 bouyer /* add timing values, setup DMA if needed */
2148 1.28 bouyer tim = cmd0643_6_data_tim_pio[drvp->PIO_mode];
2149 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2150 1.14 bouyer /*
2151 1.14 bouyer * use Multiword DMA.
2152 1.14 bouyer * Timings will be used for both PIO and DMA, so adjust
2153 1.14 bouyer * DMA mode if needed
2154 1.14 bouyer */
2155 1.14 bouyer if (drvp->PIO_mode >= 3 &&
2156 1.14 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2157 1.14 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2158 1.14 bouyer }
2159 1.14 bouyer tim = cmd0643_6_data_tim_dma[drvp->DMA_mode];
2160 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2161 1.14 bouyer }
2162 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2163 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2164 1.28 bouyer }
2165 1.28 bouyer if (idedma_ctl != 0) {
2166 1.28 bouyer /* Add software bits in status register */
2167 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2168 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2169 1.28 bouyer idedma_ctl);
2170 1.14 bouyer }
2171 1.28 bouyer pciide_print_modes(cp);
2172 1.1 cgd }
2173 1.1 cgd
2174 1.18 drochner void
2175 1.41 bouyer cy693_chip_map(sc, pa)
2176 1.18 drochner struct pciide_softc *sc;
2177 1.41 bouyer struct pci_attach_args *pa;
2178 1.41 bouyer {
2179 1.41 bouyer struct pciide_channel *cp;
2180 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2181 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2182 1.41 bouyer bus_size_t cmdsize, ctlsize;
2183 1.41 bouyer
2184 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2185 1.41 bouyer return;
2186 1.41 bouyer /*
2187 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2188 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2189 1.41 bouyer * the real channel
2190 1.41 bouyer */
2191 1.41 bouyer if (pa->pa_function == 1) {
2192 1.61 thorpej sc->sc_cy_compatchan = 0;
2193 1.41 bouyer } else if (pa->pa_function == 2) {
2194 1.61 thorpej sc->sc_cy_compatchan = 1;
2195 1.41 bouyer } else {
2196 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2197 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2198 1.41 bouyer return;
2199 1.41 bouyer }
2200 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2201 1.41 bouyer printf("%s: bus-master DMA support present",
2202 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2203 1.41 bouyer pciide_mapreg_dma(sc, pa);
2204 1.41 bouyer } else {
2205 1.41 bouyer printf("%s: hardware does not support DMA",
2206 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2207 1.41 bouyer sc->sc_dma_ok = 0;
2208 1.41 bouyer }
2209 1.41 bouyer printf("\n");
2210 1.39 mrg
2211 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2212 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2213 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2214 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2215 1.61 thorpej sc->sc_dma_ok = 0;
2216 1.61 thorpej }
2217 1.61 thorpej
2218 1.41 bouyer if (sc->sc_dma_ok)
2219 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2220 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2221 1.41 bouyer WDC_CAPABILITY_MODE;
2222 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2223 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2224 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2225 1.18 drochner
2226 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2227 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2228 1.39 mrg
2229 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2230 1.41 bouyer cp = &sc->pciide_channels[0];
2231 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2232 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2233 1.41 bouyer cp->wdc_channel.channel = 0;
2234 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2235 1.41 bouyer cp->wdc_channel.ch_queue =
2236 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2237 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2238 1.41 bouyer printf("%s primary channel: "
2239 1.41 bouyer "can't allocate memory for command queue",
2240 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2241 1.41 bouyer return;
2242 1.41 bouyer }
2243 1.41 bouyer printf("%s: primary channel %s to ",
2244 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2245 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2246 1.41 bouyer "configured" : "wired");
2247 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2248 1.41 bouyer printf("native-PCI");
2249 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2250 1.41 bouyer pciide_pci_intr);
2251 1.41 bouyer } else {
2252 1.41 bouyer printf("compatibility");
2253 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2254 1.41 bouyer &cmdsize, &ctlsize);
2255 1.41 bouyer }
2256 1.41 bouyer printf(" mode\n");
2257 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2258 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2259 1.41 bouyer wdcattach(&cp->wdc_channel);
2260 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2261 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2262 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2263 1.41 bouyer }
2264 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2265 1.41 bouyer if (cp->hw_ok == 0)
2266 1.41 bouyer return;
2267 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2268 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2269 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2270 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2271 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2272 1.28 bouyer }
2273 1.28 bouyer
2274 1.28 bouyer void
2275 1.28 bouyer cy693_setup_channel(chp)
2276 1.18 drochner struct channel_softc *chp;
2277 1.28 bouyer {
2278 1.18 drochner struct ata_drive_datas *drvp;
2279 1.18 drochner int drive;
2280 1.18 drochner u_int32_t cy_cmd_ctrl;
2281 1.18 drochner u_int32_t idedma_ctl;
2282 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2283 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2284 1.41 bouyer int dma_mode = -1;
2285 1.9 bouyer
2286 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2287 1.28 bouyer
2288 1.28 bouyer /* setup DMA if needed */
2289 1.28 bouyer pciide_channel_dma_setup(cp);
2290 1.28 bouyer
2291 1.18 drochner for (drive = 0; drive < 2; drive++) {
2292 1.18 drochner drvp = &chp->ch_drive[drive];
2293 1.18 drochner /* If no drive, skip */
2294 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2295 1.18 drochner continue;
2296 1.18 drochner /* add timing values, setup DMA if needed */
2297 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2298 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2299 1.41 bouyer /* use Multiword DMA */
2300 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2301 1.41 bouyer dma_mode = drvp->DMA_mode;
2302 1.18 drochner }
2303 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2304 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2305 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2306 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2307 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2308 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2309 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2310 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2311 1.18 drochner }
2312 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2313 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2314 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2315 1.61 thorpej
2316 1.61 thorpej if (dma_mode == -1)
2317 1.61 thorpej dma_mode = 0;
2318 1.61 thorpej
2319 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2320 1.61 thorpej /* Note: `multiple' is implied. */
2321 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2322 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2323 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2324 1.61 thorpej }
2325 1.61 thorpej
2326 1.28 bouyer pciide_print_modes(cp);
2327 1.61 thorpej
2328 1.18 drochner if (idedma_ctl != 0) {
2329 1.18 drochner /* Add software bits in status register */
2330 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2331 1.18 drochner IDEDMA_CTL, idedma_ctl);
2332 1.9 bouyer }
2333 1.1 cgd }
2334 1.1 cgd
2335 1.18 drochner void
2336 1.41 bouyer sis_chip_map(sc, pa)
2337 1.41 bouyer struct pciide_softc *sc;
2338 1.18 drochner struct pci_attach_args *pa;
2339 1.41 bouyer {
2340 1.18 drochner struct pciide_channel *cp;
2341 1.41 bouyer int channel;
2342 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2343 1.41 bouyer pcireg_t interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2344 1.41 bouyer sc->sc_tag, PCI_CLASS_REG));
2345 1.52 bouyer pcireg_t rev = PCI_REVISION(pci_conf_read(sc->sc_pc,
2346 1.52 bouyer sc->sc_tag, PCI_CLASS_REG));
2347 1.18 drochner bus_size_t cmdsize, ctlsize;
2348 1.9 bouyer
2349 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2350 1.18 drochner return;
2351 1.41 bouyer printf("%s: bus-master DMA support present",
2352 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2353 1.41 bouyer pciide_mapreg_dma(sc, pa);
2354 1.41 bouyer printf("\n");
2355 1.51 bouyer if (sc->sc_dma_ok) {
2356 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2357 1.51 bouyer if (rev >= 0xd0)
2358 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2359 1.51 bouyer }
2360 1.9 bouyer
2361 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2362 1.41 bouyer WDC_CAPABILITY_MODE;
2363 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2364 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2365 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2366 1.51 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2367 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2368 1.15 bouyer
2369 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2370 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2371 1.28 bouyer
2372 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2373 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2374 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2375 1.41 bouyer
2376 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2377 1.41 bouyer cp = &sc->pciide_channels[channel];
2378 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2379 1.41 bouyer continue;
2380 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2381 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2382 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2383 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2384 1.46 mycroft continue;
2385 1.41 bouyer }
2386 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2387 1.41 bouyer pciide_pci_intr);
2388 1.41 bouyer if (cp->hw_ok == 0)
2389 1.41 bouyer continue;
2390 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2391 1.41 bouyer if (channel == 0)
2392 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2393 1.41 bouyer else
2394 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2395 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2396 1.41 bouyer sis_ctr0);
2397 1.41 bouyer }
2398 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2399 1.41 bouyer if (cp->hw_ok == 0)
2400 1.41 bouyer continue;
2401 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2402 1.41 bouyer }
2403 1.28 bouyer }
2404 1.28 bouyer
2405 1.28 bouyer void
2406 1.28 bouyer sis_setup_channel(chp)
2407 1.15 bouyer struct channel_softc *chp;
2408 1.28 bouyer {
2409 1.15 bouyer struct ata_drive_datas *drvp;
2410 1.28 bouyer int drive;
2411 1.18 drochner u_int32_t sis_tim;
2412 1.18 drochner u_int32_t idedma_ctl;
2413 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2414 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2415 1.15 bouyer
2416 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2417 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2418 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2419 1.28 bouyer DEBUG_PROBE);
2420 1.28 bouyer sis_tim = 0;
2421 1.18 drochner idedma_ctl = 0;
2422 1.28 bouyer /* setup DMA if needed */
2423 1.28 bouyer pciide_channel_dma_setup(cp);
2424 1.28 bouyer
2425 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2426 1.28 bouyer drvp = &chp->ch_drive[drive];
2427 1.28 bouyer /* If no drive, skip */
2428 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2429 1.28 bouyer continue;
2430 1.28 bouyer /* add timing values, setup DMA if needed */
2431 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2432 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2433 1.28 bouyer goto pio;
2434 1.28 bouyer
2435 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2436 1.28 bouyer /* use Ultra/DMA */
2437 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2438 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2439 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2440 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2441 1.28 bouyer } else {
2442 1.28 bouyer /*
2443 1.28 bouyer * use Multiword DMA
2444 1.28 bouyer * Timings will be used for both PIO and DMA,
2445 1.28 bouyer * so adjust DMA mode if needed
2446 1.28 bouyer */
2447 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2448 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2449 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2450 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2451 1.32 bouyer drvp->PIO_mode - 2 : 0;
2452 1.28 bouyer if (drvp->DMA_mode == 0)
2453 1.28 bouyer drvp->PIO_mode = 0;
2454 1.28 bouyer }
2455 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2456 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2457 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2458 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2459 1.28 bouyer SIS_TIM_REC_OFF(drive);
2460 1.28 bouyer }
2461 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2462 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2463 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2464 1.18 drochner if (idedma_ctl != 0) {
2465 1.18 drochner /* Add software bits in status register */
2466 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2467 1.18 drochner IDEDMA_CTL, idedma_ctl);
2468 1.18 drochner }
2469 1.28 bouyer pciide_print_modes(cp);
2470 1.18 drochner }
2471 1.18 drochner
2472 1.18 drochner void
2473 1.41 bouyer acer_chip_map(sc, pa)
2474 1.41 bouyer struct pciide_softc *sc;
2475 1.18 drochner struct pci_attach_args *pa;
2476 1.41 bouyer {
2477 1.18 drochner struct pciide_channel *cp;
2478 1.41 bouyer int channel;
2479 1.41 bouyer pcireg_t cr, interface;
2480 1.18 drochner bus_size_t cmdsize, ctlsize;
2481 1.18 drochner
2482 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2483 1.18 drochner return;
2484 1.41 bouyer printf("%s: bus-master DMA support present",
2485 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2486 1.41 bouyer pciide_mapreg_dma(sc, pa);
2487 1.41 bouyer printf("\n");
2488 1.41 bouyer if (sc->sc_dma_ok)
2489 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2490 1.30 bouyer
2491 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2492 1.41 bouyer WDC_CAPABILITY_MODE;
2493 1.41 bouyer
2494 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2495 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2496 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2497 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2498 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2499 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2500 1.30 bouyer
2501 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2502 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2503 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2504 1.30 bouyer
2505 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2506 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2507 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2508 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2509 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2510 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2511 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2512 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2513 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2514 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2515 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2516 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2517 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2518 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2519 1.41 bouyer PCI_CLASS_REG));
2520 1.41 bouyer
2521 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2522 1.41 bouyer cp = &sc->pciide_channels[channel];
2523 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2524 1.41 bouyer continue;
2525 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2526 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2527 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2528 1.41 bouyer continue;
2529 1.41 bouyer }
2530 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2531 1.41 bouyer acer_pci_intr);
2532 1.41 bouyer if (cp->hw_ok == 0)
2533 1.41 bouyer continue;
2534 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2535 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2536 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2537 1.41 bouyer PCI_CLASS_REG, cr);
2538 1.41 bouyer }
2539 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2540 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2541 1.30 bouyer }
2542 1.30 bouyer }
2543 1.30 bouyer
2544 1.30 bouyer void
2545 1.30 bouyer acer_setup_channel(chp)
2546 1.30 bouyer struct channel_softc *chp;
2547 1.30 bouyer {
2548 1.30 bouyer struct ata_drive_datas *drvp;
2549 1.30 bouyer int drive;
2550 1.30 bouyer u_int32_t acer_fifo_udma;
2551 1.30 bouyer u_int32_t idedma_ctl;
2552 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2553 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2554 1.30 bouyer
2555 1.30 bouyer idedma_ctl = 0;
2556 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2557 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2558 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2559 1.30 bouyer /* setup DMA if needed */
2560 1.30 bouyer pciide_channel_dma_setup(cp);
2561 1.30 bouyer
2562 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2563 1.30 bouyer drvp = &chp->ch_drive[drive];
2564 1.30 bouyer /* If no drive, skip */
2565 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2566 1.30 bouyer continue;
2567 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2568 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2569 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2570 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2571 1.30 bouyer /* clear FIFO/DMA mode */
2572 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2573 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2574 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2575 1.30 bouyer
2576 1.30 bouyer /* add timing values, setup DMA if needed */
2577 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2578 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2579 1.30 bouyer acer_fifo_udma |=
2580 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2581 1.30 bouyer goto pio;
2582 1.30 bouyer }
2583 1.30 bouyer
2584 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2585 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2586 1.30 bouyer /* use Ultra/DMA */
2587 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2588 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2589 1.30 bouyer acer_fifo_udma |=
2590 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2591 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2592 1.30 bouyer } else {
2593 1.30 bouyer /*
2594 1.30 bouyer * use Multiword DMA
2595 1.30 bouyer * Timings will be used for both PIO and DMA,
2596 1.30 bouyer * so adjust DMA mode if needed
2597 1.30 bouyer */
2598 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2599 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2600 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2601 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2602 1.32 bouyer drvp->PIO_mode - 2 : 0;
2603 1.30 bouyer if (drvp->DMA_mode == 0)
2604 1.30 bouyer drvp->PIO_mode = 0;
2605 1.30 bouyer }
2606 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2607 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2608 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2609 1.30 bouyer acer_pio[drvp->PIO_mode]);
2610 1.30 bouyer }
2611 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2612 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2613 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2614 1.30 bouyer if (idedma_ctl != 0) {
2615 1.30 bouyer /* Add software bits in status register */
2616 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2617 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2618 1.30 bouyer }
2619 1.30 bouyer pciide_print_modes(cp);
2620 1.30 bouyer }
2621 1.30 bouyer
2622 1.41 bouyer int
2623 1.41 bouyer acer_pci_intr(arg)
2624 1.41 bouyer void *arg;
2625 1.41 bouyer {
2626 1.41 bouyer struct pciide_softc *sc = arg;
2627 1.41 bouyer struct pciide_channel *cp;
2628 1.41 bouyer struct channel_softc *wdc_cp;
2629 1.41 bouyer int i, rv, crv;
2630 1.41 bouyer u_int32_t chids;
2631 1.41 bouyer
2632 1.41 bouyer rv = 0;
2633 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2634 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2635 1.41 bouyer cp = &sc->pciide_channels[i];
2636 1.41 bouyer wdc_cp = &cp->wdc_channel;
2637 1.41 bouyer /* If a compat channel skip. */
2638 1.41 bouyer if (cp->compat)
2639 1.41 bouyer continue;
2640 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
2641 1.41 bouyer crv = wdcintr(wdc_cp);
2642 1.41 bouyer if (crv == 0)
2643 1.41 bouyer printf("%s:%d: bogus intr\n",
2644 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2645 1.41 bouyer else
2646 1.41 bouyer rv = 1;
2647 1.41 bouyer }
2648 1.41 bouyer }
2649 1.41 bouyer return rv;
2650 1.41 bouyer }
2651 1.41 bouyer
2652 1.48 bouyer /* A macro to test product */
2653 1.48 bouyer #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
2654 1.48 bouyer
2655 1.30 bouyer void
2656 1.41 bouyer pdc202xx_chip_map(sc, pa)
2657 1.41 bouyer struct pciide_softc *sc;
2658 1.30 bouyer struct pci_attach_args *pa;
2659 1.41 bouyer {
2660 1.30 bouyer struct pciide_channel *cp;
2661 1.41 bouyer int channel;
2662 1.41 bouyer pcireg_t interface, st, mode;
2663 1.30 bouyer bus_size_t cmdsize, ctlsize;
2664 1.41 bouyer
2665 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2666 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
2667 1.41 bouyer DEBUG_PROBE);
2668 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2669 1.41 bouyer return;
2670 1.41 bouyer
2671 1.41 bouyer /* turn off RAID mode */
2672 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
2673 1.31 bouyer
2674 1.31 bouyer /*
2675 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
2676 1.41 bouyer * mode. We have to fake interface
2677 1.31 bouyer */
2678 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
2679 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
2680 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
2681 1.41 bouyer
2682 1.41 bouyer printf("%s: bus-master DMA support present",
2683 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2684 1.41 bouyer pciide_mapreg_dma(sc, pa);
2685 1.41 bouyer printf("\n");
2686 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2687 1.41 bouyer WDC_CAPABILITY_MODE;
2688 1.41 bouyer if (sc->sc_dma_ok)
2689 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2690 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2691 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2692 1.48 bouyer if (PDC_IS_262(sc))
2693 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2694 1.41 bouyer else
2695 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2696 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
2697 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2698 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2699 1.41 bouyer
2700 1.41 bouyer /* setup failsafe defaults */
2701 1.41 bouyer mode = 0;
2702 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
2703 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
2704 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
2705 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
2706 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2707 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
2708 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2709 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2710 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
2711 1.41 bouyer DEBUG_PROBE);
2712 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
2713 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
2714 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
2715 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
2716 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
2717 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
2718 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
2719 1.41 bouyer mode);
2720 1.41 bouyer }
2721 1.41 bouyer
2722 1.41 bouyer mode = PDC2xx_SCR_DMA;
2723 1.48 bouyer if (PDC_IS_262(sc)) {
2724 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
2725 1.48 bouyer } else {
2726 1.48 bouyer /* the BIOS set it up this way */
2727 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
2728 1.48 bouyer }
2729 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
2730 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
2731 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
2732 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
2733 1.41 bouyer DEBUG_PROBE);
2734 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
2735 1.41 bouyer
2736 1.41 bouyer /* controller initial state register is OK even without BIOS */
2737 1.48 bouyer /* Set DMA mode to IDE DMA compatibility */
2738 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
2739 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
2740 1.41 bouyer DEBUG_PROBE);
2741 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
2742 1.41 bouyer mode | 0x1);
2743 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
2744 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
2745 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
2746 1.41 bouyer mode | 0x1);
2747 1.41 bouyer
2748 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2749 1.41 bouyer cp = &sc->pciide_channels[channel];
2750 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2751 1.41 bouyer continue;
2752 1.48 bouyer if ((st & (PDC_IS_262(sc) ?
2753 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
2754 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2755 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2756 1.41 bouyer continue;
2757 1.41 bouyer }
2758 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2759 1.41 bouyer pdc202xx_pci_intr);
2760 1.41 bouyer if (cp->hw_ok == 0)
2761 1.41 bouyer continue;
2762 1.60 gmcgarry if (pciide_chan_candisable(cp))
2763 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
2764 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
2765 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2766 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
2767 1.41 bouyer }
2768 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
2769 1.41 bouyer DEBUG_PROBE);
2770 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
2771 1.41 bouyer return;
2772 1.41 bouyer }
2773 1.41 bouyer
2774 1.41 bouyer void
2775 1.41 bouyer pdc202xx_setup_channel(chp)
2776 1.41 bouyer struct channel_softc *chp;
2777 1.41 bouyer {
2778 1.41 bouyer struct ata_drive_datas *drvp;
2779 1.41 bouyer int drive;
2780 1.48 bouyer pcireg_t mode, st;
2781 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
2782 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2783 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2784 1.48 bouyer int channel = chp->channel;
2785 1.41 bouyer
2786 1.41 bouyer /* setup DMA if needed */
2787 1.41 bouyer pciide_channel_dma_setup(cp);
2788 1.30 bouyer
2789 1.41 bouyer idedma_ctl = 0;
2790 1.48 bouyer
2791 1.48 bouyer /* Per channel settings */
2792 1.48 bouyer if (PDC_IS_262(sc)) {
2793 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2794 1.48 bouyer PDC262_U66);
2795 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
2796 1.48 bouyer /* Trimm UDMA mode */
2797 1.48 bouyer if ((st & PDC262_STATE_80P(channel)) == 0 ||
2798 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
2799 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
2800 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
2801 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
2802 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
2803 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
2804 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
2805 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
2806 1.48 bouyer }
2807 1.48 bouyer /* Set U66 if needed */
2808 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
2809 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
2810 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
2811 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
2812 1.48 bouyer scr |= PDC262_U66_EN(channel);
2813 1.48 bouyer else
2814 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
2815 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2816 1.48 bouyer PDC262_U66, scr);
2817 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
2818 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
2819 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
2820 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
2821 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
2822 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
2823 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
2824 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
2825 1.48 bouyer atapi = 0;
2826 1.48 bouyer else
2827 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
2828 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
2829 1.48 bouyer PDC262_ATAPI(channel), atapi);
2830 1.48 bouyer }
2831 1.48 bouyer }
2832 1.41 bouyer for (drive = 0; drive < 2; drive++) {
2833 1.41 bouyer drvp = &chp->ch_drive[drive];
2834 1.41 bouyer /* If no drive, skip */
2835 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2836 1.41 bouyer continue;
2837 1.48 bouyer mode = 0;
2838 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2839 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2840 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
2841 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2842 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
2843 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2844 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2845 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
2846 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2847 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
2848 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2849 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
2850 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2851 1.41 bouyer } else {
2852 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
2853 1.41 bouyer pdc2xx_dma_mb[0]);
2854 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
2855 1.41 bouyer pdc2xx_dma_mc[0]);
2856 1.41 bouyer }
2857 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
2858 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
2859 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
2860 1.48 bouyer mode |= PDC2xx_TIM_PRE;
2861 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
2862 1.48 bouyer if (drvp->PIO_mode >= 3) {
2863 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
2864 1.48 bouyer if (drive == 0)
2865 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
2866 1.48 bouyer }
2867 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
2868 1.41 bouyer "timings 0x%x\n",
2869 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2870 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
2871 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2872 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
2873 1.41 bouyer }
2874 1.41 bouyer if (idedma_ctl != 0) {
2875 1.41 bouyer /* Add software bits in status register */
2876 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2877 1.41 bouyer IDEDMA_CTL, idedma_ctl);
2878 1.30 bouyer }
2879 1.41 bouyer pciide_print_modes(cp);
2880 1.41 bouyer }
2881 1.41 bouyer
2882 1.41 bouyer int
2883 1.41 bouyer pdc202xx_pci_intr(arg)
2884 1.41 bouyer void *arg;
2885 1.41 bouyer {
2886 1.41 bouyer struct pciide_softc *sc = arg;
2887 1.41 bouyer struct pciide_channel *cp;
2888 1.41 bouyer struct channel_softc *wdc_cp;
2889 1.41 bouyer int i, rv, crv;
2890 1.41 bouyer u_int32_t scr;
2891 1.30 bouyer
2892 1.41 bouyer rv = 0;
2893 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
2894 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2895 1.41 bouyer cp = &sc->pciide_channels[i];
2896 1.41 bouyer wdc_cp = &cp->wdc_channel;
2897 1.41 bouyer /* If a compat channel skip. */
2898 1.41 bouyer if (cp->compat)
2899 1.41 bouyer continue;
2900 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
2901 1.41 bouyer crv = wdcintr(wdc_cp);
2902 1.41 bouyer if (crv == 0)
2903 1.41 bouyer printf("%s:%d: bogus intr\n",
2904 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2905 1.41 bouyer else
2906 1.41 bouyer rv = 1;
2907 1.41 bouyer }
2908 1.15 bouyer }
2909 1.41 bouyer return rv;
2910 1.59 scw }
2911 1.59 scw
2912 1.59 scw void
2913 1.59 scw opti_chip_map(sc, pa)
2914 1.59 scw struct pciide_softc *sc;
2915 1.59 scw struct pci_attach_args *pa;
2916 1.59 scw {
2917 1.59 scw struct pciide_channel *cp;
2918 1.59 scw bus_size_t cmdsize, ctlsize;
2919 1.59 scw pcireg_t interface;
2920 1.59 scw u_int8_t init_ctrl;
2921 1.59 scw int channel;
2922 1.59 scw
2923 1.59 scw if (pciide_chipen(sc, pa) == 0)
2924 1.59 scw return;
2925 1.59 scw printf("%s: bus-master DMA support present",
2926 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
2927 1.59 scw pciide_mapreg_dma(sc, pa);
2928 1.59 scw printf("\n");
2929 1.59 scw
2930 1.59 scw sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
2931 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
2932 1.59 scw if (sc->sc_dma_ok) {
2933 1.59 scw sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2934 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
2935 1.59 scw }
2936 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
2937 1.59 scw
2938 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
2939 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2940 1.59 scw
2941 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
2942 1.59 scw OPTI_REG_INIT_CONTROL);
2943 1.59 scw
2944 1.59 scw interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
2945 1.59 scw sc->sc_tag, PCI_CLASS_REG));
2946 1.59 scw
2947 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2948 1.59 scw cp = &sc->pciide_channels[channel];
2949 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
2950 1.59 scw continue;
2951 1.59 scw if (channel == 1 &&
2952 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
2953 1.59 scw printf("%s: %s channel ignored (disabled)\n",
2954 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2955 1.59 scw continue;
2956 1.59 scw }
2957 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2958 1.59 scw pciide_pci_intr);
2959 1.59 scw if (cp->hw_ok == 0)
2960 1.59 scw continue;
2961 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
2962 1.59 scw if (cp->hw_ok == 0)
2963 1.59 scw continue;
2964 1.59 scw opti_setup_channel(&cp->wdc_channel);
2965 1.59 scw }
2966 1.59 scw }
2967 1.59 scw
2968 1.59 scw void
2969 1.59 scw opti_setup_channel(chp)
2970 1.59 scw struct channel_softc *chp;
2971 1.59 scw {
2972 1.59 scw struct ata_drive_datas *drvp;
2973 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
2974 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2975 1.59 scw int drive;
2976 1.59 scw int mode[2];
2977 1.59 scw u_int8_t rv, mr;
2978 1.59 scw
2979 1.59 scw /*
2980 1.59 scw * The `Delay' and `Address Setup Time' fields of the
2981 1.59 scw * Miscellaneous Register are always zero initially.
2982 1.59 scw */
2983 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
2984 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
2985 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
2986 1.59 scw OPTI_MISC_INDEX_MASK);
2987 1.59 scw
2988 1.59 scw /* Prime the control register before setting timing values */
2989 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
2990 1.59 scw
2991 1.59 scw /* setup DMA if needed */
2992 1.59 scw pciide_channel_dma_setup(cp);
2993 1.59 scw
2994 1.59 scw for (drive = 0; drive < 2; drive++) {
2995 1.59 scw drvp = &chp->ch_drive[drive];
2996 1.59 scw /* If no drive, skip */
2997 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
2998 1.59 scw mode[drive] = -1;
2999 1.59 scw continue;
3000 1.59 scw }
3001 1.59 scw
3002 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3003 1.59 scw /*
3004 1.59 scw * Timings will be used for both PIO and DMA,
3005 1.59 scw * so adjust DMA mode if needed
3006 1.59 scw */
3007 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3008 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3009 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3010 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3011 1.59 scw drvp->PIO_mode - 2 : 0;
3012 1.59 scw if (drvp->DMA_mode == 0)
3013 1.59 scw drvp->PIO_mode = 0;
3014 1.59 scw
3015 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3016 1.59 scw } else
3017 1.59 scw mode[drive] = drvp->PIO_mode;
3018 1.59 scw
3019 1.59 scw if (drive && mode[0] >= 0 &&
3020 1.59 scw (opti_tim_as[mode[0]] != opti_tim_as[mode[1]])) {
3021 1.59 scw /*
3022 1.59 scw * Can't have two drives using different values
3023 1.59 scw * for `Address Setup Time'.
3024 1.59 scw * Slow down the faster drive to compensate.
3025 1.59 scw */
3026 1.59 scw int d;
3027 1.59 scw d = (opti_tim_as[mode[0]] > opti_tim_as[mode[1]])?0:1;
3028 1.59 scw
3029 1.59 scw mode[d] = mode[1-d];
3030 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3031 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3032 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3033 1.59 scw }
3034 1.59 scw }
3035 1.59 scw
3036 1.59 scw for (drive = 0; drive < 2; drive++) {
3037 1.59 scw int m;
3038 1.59 scw if ((m = mode[drive]) < 0)
3039 1.59 scw continue;
3040 1.59 scw
3041 1.59 scw /* Set the Address Setup Time and select appropriate index */
3042 1.59 scw rv = opti_tim_as[m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3043 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3044 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3045 1.59 scw
3046 1.59 scw /* Set the pulse width and recovery timing parameters */
3047 1.59 scw rv = opti_tim_cp[m] << OPTI_PULSE_WIDTH_SHIFT;
3048 1.59 scw rv |= opti_tim_rt[m] << OPTI_RECOVERY_TIME_SHIFT;
3049 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3050 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3051 1.59 scw
3052 1.59 scw /* Set the Enhanced Mode register appropriately */
3053 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3054 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3055 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3056 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3057 1.59 scw }
3058 1.59 scw
3059 1.59 scw /* Finally, enable the timings */
3060 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3061 1.59 scw
3062 1.59 scw pciide_print_modes(cp);
3063 1.1 cgd }
3064