pciide.c revision 1.68.2.14 1 1.68.2.14 bouyer /* $NetBSD: pciide.c,v 1.68.2.14 2000/10/04 17:07:44 bouyer Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.41 bouyer * Copyright (c) 1999 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.36 ross #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.36 ross #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.49 thorpej #include <machine/endian.h>
100 1.49 thorpej
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.61 thorpej #include <dev/pci/cy82c693var.h>
121 1.61 thorpej
122 1.68.2.11 bouyer #include "opt_pciide.h"
123 1.68.2.11 bouyer
124 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
125 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
126 1.39 mrg int));
127 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int, u_int8_t));
129 1.39 mrg
130 1.14 bouyer static __inline u_int8_t
131 1.14 bouyer pciide_pci_read(pc, pa, reg)
132 1.14 bouyer pci_chipset_tag_t pc;
133 1.14 bouyer pcitag_t pa;
134 1.14 bouyer int reg;
135 1.14 bouyer {
136 1.39 mrg
137 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
138 1.39 mrg ((reg & 0x03) * 8) & 0xff);
139 1.14 bouyer }
140 1.14 bouyer
141 1.14 bouyer static __inline void
142 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
143 1.14 bouyer pci_chipset_tag_t pc;
144 1.14 bouyer pcitag_t pa;
145 1.14 bouyer int reg;
146 1.14 bouyer u_int8_t val;
147 1.14 bouyer {
148 1.14 bouyer pcireg_t pcival;
149 1.14 bouyer
150 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
151 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
152 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
153 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
154 1.14 bouyer }
155 1.9 bouyer
156 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
157 1.9 bouyer
158 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
160 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
161 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
162 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
163 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer
165 1.53 bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
166 1.53 bouyer void amd756_setup_channel __P((struct channel_softc*));
167 1.53 bouyer
168 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
170 1.9 bouyer
171 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
172 1.68.2.2 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
173 1.68.2.2 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
174 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
175 1.41 bouyer struct pciide_softc *, int));
176 1.41 bouyer int cmd_pci_intr __P((void *));
177 1.68.2.7 bouyer void cmd646_9_irqack __P((struct channel_softc *));
178 1.18 drochner
179 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
180 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
181 1.18 drochner
182 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
184 1.9 bouyer
185 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
186 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
187 1.41 bouyer int acer_pci_intr __P((void *));
188 1.41 bouyer
189 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
190 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
191 1.41 bouyer int pdc202xx_pci_intr __P((void *));
192 1.30 bouyer
193 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
194 1.59 scw void opti_setup_channel __P((struct channel_softc*));
195 1.59 scw
196 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
197 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
198 1.67 bouyer int hpt_pci_intr __P((void *));
199 1.67 bouyer
200 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
201 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
202 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
203 1.56 bouyer void pciide_dma_start __P((void*, int, int));
204 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
205 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
206 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
207 1.9 bouyer
208 1.9 bouyer struct pciide_product_desc {
209 1.39 mrg u_int32_t ide_product;
210 1.39 mrg int ide_flags;
211 1.39 mrg const char *ide_name;
212 1.41 bouyer /* map and setup chip, probe drives */
213 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
214 1.9 bouyer };
215 1.9 bouyer
216 1.9 bouyer /* Flags for ide_flags */
217 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
218 1.9 bouyer
219 1.9 bouyer /* Default product description for devices not known from this controller */
220 1.9 bouyer const struct pciide_product_desc default_product_desc = {
221 1.39 mrg 0,
222 1.39 mrg 0,
223 1.39 mrg "Generic PCI IDE controller",
224 1.41 bouyer default_chip_map,
225 1.9 bouyer };
226 1.1 cgd
227 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
228 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
229 1.39 mrg 0,
230 1.39 mrg "Intel 82092AA IDE controller",
231 1.41 bouyer default_chip_map,
232 1.39 mrg },
233 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
234 1.39 mrg 0,
235 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
236 1.41 bouyer piix_chip_map,
237 1.39 mrg },
238 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
239 1.39 mrg 0,
240 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
241 1.41 bouyer piix_chip_map,
242 1.39 mrg },
243 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
244 1.39 mrg 0,
245 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
246 1.41 bouyer piix_chip_map,
247 1.39 mrg },
248 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
249 1.42 bouyer 0,
250 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
251 1.42 bouyer piix_chip_map,
252 1.42 bouyer },
253 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
254 1.42 bouyer 0,
255 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
256 1.42 bouyer piix_chip_map,
257 1.42 bouyer },
258 1.39 mrg { 0,
259 1.39 mrg 0,
260 1.39 mrg NULL,
261 1.39 mrg }
262 1.9 bouyer };
263 1.39 mrg
264 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
265 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
266 1.53 bouyer 0,
267 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
268 1.53 bouyer amd756_chip_map
269 1.53 bouyer },
270 1.53 bouyer { 0,
271 1.53 bouyer 0,
272 1.53 bouyer NULL,
273 1.53 bouyer }
274 1.53 bouyer };
275 1.53 bouyer
276 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
277 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
278 1.41 bouyer 0,
279 1.39 mrg "CMD Technology PCI0640",
280 1.41 bouyer cmd_chip_map
281 1.39 mrg },
282 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
283 1.41 bouyer 0,
284 1.39 mrg "CMD Technology PCI0643",
285 1.68.2.2 bouyer cmd0643_9_chip_map,
286 1.39 mrg },
287 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
288 1.41 bouyer 0,
289 1.39 mrg "CMD Technology PCI0646",
290 1.68.2.2 bouyer cmd0643_9_chip_map,
291 1.68.2.2 bouyer },
292 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_648,
293 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
294 1.68.2.2 bouyer "CMD Technology PCI0648",
295 1.68.2.2 bouyer cmd0643_9_chip_map,
296 1.68.2.2 bouyer },
297 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_649,
298 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
299 1.68.2.2 bouyer "CMD Technology PCI0649",
300 1.68.2.2 bouyer cmd0643_9_chip_map,
301 1.39 mrg },
302 1.39 mrg { 0,
303 1.39 mrg 0,
304 1.39 mrg NULL,
305 1.39 mrg }
306 1.9 bouyer };
307 1.9 bouyer
308 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
309 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
310 1.39 mrg 0,
311 1.62 soren "VIA Tech VT82C586 IDE Controller",
312 1.41 bouyer apollo_chip_map,
313 1.39 mrg },
314 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
315 1.39 mrg 0,
316 1.62 soren "VIA Tech VT82C586A IDE Controller",
317 1.41 bouyer apollo_chip_map,
318 1.39 mrg },
319 1.39 mrg { 0,
320 1.39 mrg 0,
321 1.39 mrg NULL,
322 1.39 mrg }
323 1.18 drochner };
324 1.18 drochner
325 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
326 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
327 1.39 mrg 0,
328 1.64 thorpej "Cypress 82C693 IDE Controller",
329 1.41 bouyer cy693_chip_map,
330 1.39 mrg },
331 1.39 mrg { 0,
332 1.39 mrg 0,
333 1.39 mrg NULL,
334 1.39 mrg }
335 1.18 drochner };
336 1.18 drochner
337 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
338 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
339 1.39 mrg 0,
340 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
341 1.41 bouyer sis_chip_map,
342 1.39 mrg },
343 1.39 mrg { 0,
344 1.39 mrg 0,
345 1.39 mrg NULL,
346 1.39 mrg }
347 1.9 bouyer };
348 1.9 bouyer
349 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
350 1.39 mrg { PCI_PRODUCT_ALI_M5229,
351 1.39 mrg 0,
352 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
353 1.41 bouyer acer_chip_map,
354 1.39 mrg },
355 1.39 mrg { 0,
356 1.39 mrg 0,
357 1.41 bouyer NULL,
358 1.41 bouyer }
359 1.41 bouyer };
360 1.41 bouyer
361 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
362 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
363 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
364 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
365 1.41 bouyer pdc202xx_chip_map,
366 1.41 bouyer },
367 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
368 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
369 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
370 1.68.2.5 enami pdc202xx_chip_map,
371 1.68.2.5 enami },
372 1.68.2.5 enami { PCI_PRODUCT_PROMISE_ULTRA100,
373 1.68.2.12 enami IDE_PCI_CLASS_OVERRIDE,
374 1.68.2.12 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
375 1.68.2.12 enami pdc202xx_chip_map,
376 1.68.2.12 enami },
377 1.68.2.12 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
378 1.68.2.5 enami IDE_PCI_CLASS_OVERRIDE,
379 1.68.2.5 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
380 1.41 bouyer pdc202xx_chip_map,
381 1.41 bouyer },
382 1.41 bouyer { 0,
383 1.39 mrg 0,
384 1.39 mrg NULL,
385 1.39 mrg }
386 1.30 bouyer };
387 1.30 bouyer
388 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
389 1.59 scw { PCI_PRODUCT_OPTI_82C621,
390 1.59 scw 0,
391 1.59 scw "OPTi 82c621 PCI IDE controller",
392 1.59 scw opti_chip_map,
393 1.59 scw },
394 1.59 scw { PCI_PRODUCT_OPTI_82C568,
395 1.59 scw 0,
396 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
397 1.59 scw opti_chip_map,
398 1.59 scw },
399 1.59 scw { PCI_PRODUCT_OPTI_82D568,
400 1.59 scw 0,
401 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
402 1.59 scw opti_chip_map,
403 1.59 scw },
404 1.59 scw { 0,
405 1.59 scw 0,
406 1.59 scw NULL,
407 1.59 scw }
408 1.59 scw };
409 1.59 scw
410 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
411 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
412 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
413 1.68 bouyer "Triones/Highpoint HPT366/370 IDE Controller",
414 1.67 bouyer hpt_chip_map,
415 1.67 bouyer },
416 1.67 bouyer { 0,
417 1.67 bouyer 0,
418 1.67 bouyer NULL,
419 1.67 bouyer }
420 1.67 bouyer };
421 1.67 bouyer
422 1.9 bouyer struct pciide_vendor_desc {
423 1.39 mrg u_int32_t ide_vendor;
424 1.39 mrg const struct pciide_product_desc *ide_products;
425 1.9 bouyer };
426 1.9 bouyer
427 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
428 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
429 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
430 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
431 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
432 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
433 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
434 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
435 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
436 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
437 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
438 1.39 mrg { 0, NULL }
439 1.1 cgd };
440 1.1 cgd
441 1.13 bouyer /* options passed via the 'flags' config keyword */
442 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
443 1.13 bouyer
444 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
445 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
446 1.1 cgd
447 1.1 cgd struct cfattach pciide_ca = {
448 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
449 1.1 cgd };
450 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
451 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
452 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
453 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
454 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
455 1.41 bouyer int (*pci_intr) __P((void *))));
456 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
457 1.41 bouyer struct pci_attach_args *));
458 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
459 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
460 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
461 1.41 bouyer int (*pci_intr) __P((void *))));
462 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
463 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
464 1.28 bouyer struct pciide_channel *, int, int));
465 1.5 cgd int pciide_print __P((void *, const char *pnp));
466 1.1 cgd int pciide_compat_intr __P((void *));
467 1.1 cgd int pciide_pci_intr __P((void *));
468 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
469 1.1 cgd
470 1.39 mrg const struct pciide_product_desc *
471 1.9 bouyer pciide_lookup_product(id)
472 1.39 mrg u_int32_t id;
473 1.9 bouyer {
474 1.39 mrg const struct pciide_product_desc *pp;
475 1.39 mrg const struct pciide_vendor_desc *vp;
476 1.9 bouyer
477 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
478 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
479 1.39 mrg break;
480 1.9 bouyer
481 1.39 mrg if ((pp = vp->ide_products) == NULL)
482 1.39 mrg return NULL;
483 1.9 bouyer
484 1.39 mrg for (; pp->ide_name != NULL; pp++)
485 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
486 1.39 mrg break;
487 1.9 bouyer
488 1.39 mrg if (pp->ide_name == NULL)
489 1.39 mrg return NULL;
490 1.39 mrg return pp;
491 1.9 bouyer }
492 1.6 cgd
493 1.1 cgd int
494 1.1 cgd pciide_match(parent, match, aux)
495 1.1 cgd struct device *parent;
496 1.1 cgd struct cfdata *match;
497 1.1 cgd void *aux;
498 1.1 cgd {
499 1.1 cgd struct pci_attach_args *pa = aux;
500 1.41 bouyer const struct pciide_product_desc *pp;
501 1.1 cgd
502 1.1 cgd /*
503 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
504 1.1 cgd * If it is, we assume that we can deal with it; it _should_
505 1.1 cgd * work in a standardized way...
506 1.1 cgd */
507 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
508 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
509 1.1 cgd return (1);
510 1.1 cgd }
511 1.1 cgd
512 1.41 bouyer /*
513 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
514 1.41 bouyer * controllers. Let see if we can deal with it anyway.
515 1.41 bouyer */
516 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
517 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
518 1.41 bouyer return (1);
519 1.41 bouyer }
520 1.41 bouyer
521 1.1 cgd return (0);
522 1.1 cgd }
523 1.1 cgd
524 1.1 cgd void
525 1.1 cgd pciide_attach(parent, self, aux)
526 1.1 cgd struct device *parent, *self;
527 1.1 cgd void *aux;
528 1.1 cgd {
529 1.1 cgd struct pci_attach_args *pa = aux;
530 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
531 1.9 bouyer pcitag_t tag = pa->pa_tag;
532 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
533 1.41 bouyer pcireg_t csr;
534 1.1 cgd char devinfo[256];
535 1.57 thorpej const char *displaydev;
536 1.1 cgd
537 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
538 1.9 bouyer if (sc->sc_pp == NULL) {
539 1.9 bouyer sc->sc_pp = &default_product_desc;
540 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
541 1.57 thorpej displaydev = devinfo;
542 1.57 thorpej } else
543 1.57 thorpej displaydev = sc->sc_pp->ide_name;
544 1.57 thorpej
545 1.57 thorpej printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
546 1.57 thorpej
547 1.28 bouyer sc->sc_pc = pa->pa_pc;
548 1.28 bouyer sc->sc_tag = pa->pa_tag;
549 1.41 bouyer #ifdef WDCDEBUG
550 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
551 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
552 1.41 bouyer #endif
553 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
554 1.1 cgd
555 1.16 bouyer if (sc->sc_dma_ok) {
556 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
557 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
558 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
559 1.16 bouyer }
560 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
561 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
562 1.5 cgd }
563 1.5 cgd
564 1.41 bouyer /* tell wether the chip is enabled or not */
565 1.41 bouyer int
566 1.41 bouyer pciide_chipen(sc, pa)
567 1.41 bouyer struct pciide_softc *sc;
568 1.41 bouyer struct pci_attach_args *pa;
569 1.41 bouyer {
570 1.41 bouyer pcireg_t csr;
571 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
572 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
573 1.41 bouyer PCI_COMMAND_STATUS_REG);
574 1.41 bouyer printf("%s: device disabled (at %s)\n",
575 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
576 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
577 1.41 bouyer "device" : "bridge");
578 1.41 bouyer return 0;
579 1.41 bouyer }
580 1.41 bouyer return 1;
581 1.41 bouyer }
582 1.41 bouyer
583 1.5 cgd int
584 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
585 1.5 cgd struct pci_attach_args *pa;
586 1.18 drochner struct pciide_channel *cp;
587 1.18 drochner int compatchan;
588 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
589 1.5 cgd {
590 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
591 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
592 1.5 cgd
593 1.5 cgd cp->compat = 1;
594 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
595 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
596 1.5 cgd
597 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
598 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
599 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
600 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
601 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
602 1.43 bouyer return (0);
603 1.5 cgd }
604 1.5 cgd
605 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
606 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
607 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
608 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
609 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
610 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
611 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
612 1.43 bouyer return (0);
613 1.5 cgd }
614 1.5 cgd
615 1.43 bouyer return (1);
616 1.5 cgd }
617 1.5 cgd
618 1.9 bouyer int
619 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
620 1.28 bouyer struct pci_attach_args * pa;
621 1.18 drochner struct pciide_channel *cp;
622 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
623 1.41 bouyer int (*pci_intr) __P((void *));
624 1.9 bouyer {
625 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
626 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
627 1.29 bouyer const char *intrstr;
628 1.29 bouyer pci_intr_handle_t intrhandle;
629 1.9 bouyer
630 1.9 bouyer cp->compat = 0;
631 1.9 bouyer
632 1.29 bouyer if (sc->sc_pci_ih == NULL) {
633 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
634 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
635 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
636 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
637 1.29 bouyer return 0;
638 1.29 bouyer }
639 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
640 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
641 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
642 1.29 bouyer if (sc->sc_pci_ih != NULL) {
643 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
644 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
645 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
646 1.29 bouyer } else {
647 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
648 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
649 1.29 bouyer if (intrstr != NULL)
650 1.29 bouyer printf(" at %s", intrstr);
651 1.29 bouyer printf("\n");
652 1.29 bouyer return 0;
653 1.29 bouyer }
654 1.18 drochner }
655 1.29 bouyer cp->ih = sc->sc_pci_ih;
656 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
657 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
658 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
659 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
660 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
661 1.18 drochner return 0;
662 1.9 bouyer }
663 1.9 bouyer
664 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
665 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
666 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
667 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
668 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
669 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
670 1.18 drochner return 0;
671 1.9 bouyer }
672 1.18 drochner return (1);
673 1.9 bouyer }
674 1.9 bouyer
675 1.41 bouyer void
676 1.41 bouyer pciide_mapreg_dma(sc, pa)
677 1.41 bouyer struct pciide_softc *sc;
678 1.41 bouyer struct pci_attach_args *pa;
679 1.41 bouyer {
680 1.63 thorpej pcireg_t maptype;
681 1.63 thorpej
682 1.41 bouyer /*
683 1.41 bouyer * Map DMA registers
684 1.41 bouyer *
685 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
686 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
687 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
688 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
689 1.41 bouyer * non-zero if the interface supports DMA and the registers
690 1.41 bouyer * could be mapped.
691 1.41 bouyer *
692 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
693 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
694 1.41 bouyer * XXX space," some controllers (at least the United
695 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
696 1.41 bouyer */
697 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
698 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
699 1.63 thorpej
700 1.63 thorpej switch (maptype) {
701 1.63 thorpej case PCI_MAPREG_TYPE_IO:
702 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
703 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
704 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
705 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
706 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
707 1.63 thorpej if (sc->sc_dma_ok == 0) {
708 1.63 thorpej printf(", but unused (couldn't map registers)");
709 1.63 thorpej } else {
710 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
711 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
712 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
713 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
714 1.63 thorpej }
715 1.65 thorpej break;
716 1.63 thorpej
717 1.63 thorpej default:
718 1.63 thorpej sc->sc_dma_ok = 0;
719 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
720 1.41 bouyer }
721 1.41 bouyer }
722 1.63 thorpej
723 1.9 bouyer int
724 1.9 bouyer pciide_compat_intr(arg)
725 1.9 bouyer void *arg;
726 1.9 bouyer {
727 1.19 drochner struct pciide_channel *cp = arg;
728 1.9 bouyer
729 1.9 bouyer #ifdef DIAGNOSTIC
730 1.9 bouyer /* should only be called for a compat channel */
731 1.9 bouyer if (cp->compat == 0)
732 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
733 1.9 bouyer #endif
734 1.19 drochner return (wdcintr(&cp->wdc_channel));
735 1.9 bouyer }
736 1.9 bouyer
737 1.9 bouyer int
738 1.9 bouyer pciide_pci_intr(arg)
739 1.9 bouyer void *arg;
740 1.9 bouyer {
741 1.9 bouyer struct pciide_softc *sc = arg;
742 1.9 bouyer struct pciide_channel *cp;
743 1.9 bouyer struct channel_softc *wdc_cp;
744 1.9 bouyer int i, rv, crv;
745 1.9 bouyer
746 1.9 bouyer rv = 0;
747 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
748 1.9 bouyer cp = &sc->pciide_channels[i];
749 1.18 drochner wdc_cp = &cp->wdc_channel;
750 1.9 bouyer
751 1.9 bouyer /* If a compat channel skip. */
752 1.9 bouyer if (cp->compat)
753 1.9 bouyer continue;
754 1.9 bouyer /* if this channel not waiting for intr, skip */
755 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
756 1.9 bouyer continue;
757 1.9 bouyer
758 1.9 bouyer crv = wdcintr(wdc_cp);
759 1.9 bouyer if (crv == 0)
760 1.9 bouyer ; /* leave rv alone */
761 1.9 bouyer else if (crv == 1)
762 1.9 bouyer rv = 1; /* claim the intr */
763 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
764 1.9 bouyer rv = crv; /* if we've done no better, take it */
765 1.9 bouyer }
766 1.9 bouyer return (rv);
767 1.9 bouyer }
768 1.9 bouyer
769 1.28 bouyer void
770 1.28 bouyer pciide_channel_dma_setup(cp)
771 1.28 bouyer struct pciide_channel *cp;
772 1.28 bouyer {
773 1.28 bouyer int drive;
774 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
775 1.28 bouyer struct ata_drive_datas *drvp;
776 1.28 bouyer
777 1.28 bouyer for (drive = 0; drive < 2; drive++) {
778 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
779 1.28 bouyer /* If no drive, skip */
780 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
781 1.28 bouyer continue;
782 1.28 bouyer /* setup DMA if needed */
783 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
784 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
785 1.28 bouyer sc->sc_dma_ok == 0) {
786 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
787 1.28 bouyer continue;
788 1.28 bouyer }
789 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
790 1.28 bouyer != 0) {
791 1.28 bouyer /* Abort DMA setup */
792 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
793 1.28 bouyer continue;
794 1.28 bouyer }
795 1.28 bouyer }
796 1.28 bouyer }
797 1.28 bouyer
798 1.18 drochner int
799 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
800 1.9 bouyer struct pciide_softc *sc;
801 1.18 drochner int channel, drive;
802 1.9 bouyer {
803 1.18 drochner bus_dma_segment_t seg;
804 1.18 drochner int error, rseg;
805 1.18 drochner const bus_size_t dma_table_size =
806 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
807 1.18 drochner struct pciide_dma_maps *dma_maps =
808 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
809 1.18 drochner
810 1.28 bouyer /* If table was already allocated, just return */
811 1.28 bouyer if (dma_maps->dma_table)
812 1.28 bouyer return 0;
813 1.28 bouyer
814 1.18 drochner /* Allocate memory for the DMA tables and map it */
815 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
816 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
817 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
818 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
819 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
820 1.18 drochner channel, drive, error);
821 1.18 drochner return error;
822 1.18 drochner }
823 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
824 1.18 drochner dma_table_size,
825 1.18 drochner (caddr_t *)&dma_maps->dma_table,
826 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
827 1.18 drochner printf("%s:%d: unable to map table DMA for"
828 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
829 1.18 drochner channel, drive, error);
830 1.18 drochner return error;
831 1.18 drochner }
832 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
833 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
834 1.18 drochner seg.ds_addr), DEBUG_PROBE);
835 1.18 drochner
836 1.18 drochner /* Create and load table DMA map for this disk */
837 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
838 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
839 1.18 drochner &dma_maps->dmamap_table)) != 0) {
840 1.18 drochner printf("%s:%d: unable to create table DMA map for "
841 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
842 1.18 drochner channel, drive, error);
843 1.18 drochner return error;
844 1.18 drochner }
845 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
846 1.18 drochner dma_maps->dmamap_table,
847 1.18 drochner dma_maps->dma_table,
848 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
849 1.18 drochner printf("%s:%d: unable to load table DMA map for "
850 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
851 1.18 drochner channel, drive, error);
852 1.18 drochner return error;
853 1.18 drochner }
854 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
855 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
856 1.18 drochner /* Create a xfer DMA map for this drive */
857 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
858 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
859 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
860 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
861 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
862 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
863 1.18 drochner channel, drive, error);
864 1.18 drochner return error;
865 1.18 drochner }
866 1.18 drochner return 0;
867 1.9 bouyer }
868 1.9 bouyer
869 1.18 drochner int
870 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
871 1.18 drochner void *v;
872 1.18 drochner int channel, drive;
873 1.18 drochner void *databuf;
874 1.18 drochner size_t datalen;
875 1.18 drochner int flags;
876 1.9 bouyer {
877 1.18 drochner struct pciide_softc *sc = v;
878 1.18 drochner int error, seg;
879 1.18 drochner struct pciide_dma_maps *dma_maps =
880 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
881 1.18 drochner
882 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
883 1.18 drochner dma_maps->dmamap_xfer,
884 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
885 1.18 drochner if (error) {
886 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
887 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
888 1.18 drochner channel, drive, error);
889 1.18 drochner return error;
890 1.18 drochner }
891 1.9 bouyer
892 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
893 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
894 1.18 drochner (flags & WDC_DMA_READ) ?
895 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
896 1.9 bouyer
897 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
898 1.18 drochner #ifdef DIAGNOSTIC
899 1.18 drochner /* A segment must not cross a 64k boundary */
900 1.18 drochner {
901 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
902 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
903 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
904 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
905 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
906 1.18 drochner " len 0x%lx not properly aligned\n",
907 1.18 drochner seg, phys, len);
908 1.18 drochner panic("pciide_dma: buf align");
909 1.9 bouyer }
910 1.9 bouyer }
911 1.18 drochner #endif
912 1.18 drochner dma_maps->dma_table[seg].base_addr =
913 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
914 1.18 drochner dma_maps->dma_table[seg].byte_count =
915 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
916 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
917 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
918 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
919 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
920 1.18 drochner
921 1.9 bouyer }
922 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
923 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
924 1.9 bouyer
925 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
926 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
927 1.18 drochner BUS_DMASYNC_PREWRITE);
928 1.9 bouyer
929 1.18 drochner /* Maps are ready. Start DMA function */
930 1.18 drochner #ifdef DIAGNOSTIC
931 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
932 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
933 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
934 1.18 drochner panic("pciide_dma_init: table align");
935 1.18 drochner }
936 1.18 drochner #endif
937 1.18 drochner
938 1.18 drochner /* Clear status bits */
939 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
940 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
941 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
942 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
943 1.18 drochner /* Write table addr */
944 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
945 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
946 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
947 1.18 drochner /* set read/write */
948 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
949 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
950 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
951 1.56 bouyer /* remember flags */
952 1.56 bouyer dma_maps->dma_flags = flags;
953 1.18 drochner return 0;
954 1.18 drochner }
955 1.18 drochner
956 1.18 drochner void
957 1.56 bouyer pciide_dma_start(v, channel, drive)
958 1.18 drochner void *v;
959 1.56 bouyer int channel, drive;
960 1.18 drochner {
961 1.18 drochner struct pciide_softc *sc = v;
962 1.18 drochner
963 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
964 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
965 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
966 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
967 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
968 1.18 drochner }
969 1.18 drochner
970 1.18 drochner int
971 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
972 1.18 drochner void *v;
973 1.18 drochner int channel, drive;
974 1.56 bouyer int force;
975 1.18 drochner {
976 1.18 drochner struct pciide_softc *sc = v;
977 1.18 drochner u_int8_t status;
978 1.56 bouyer int error = 0;
979 1.18 drochner struct pciide_dma_maps *dma_maps =
980 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
981 1.18 drochner
982 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
983 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
984 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
985 1.18 drochner DEBUG_XFERS);
986 1.18 drochner
987 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
988 1.56 bouyer return WDC_DMAST_NOIRQ;
989 1.56 bouyer
990 1.18 drochner /* stop DMA channel */
991 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
992 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
993 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
994 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
995 1.18 drochner
996 1.56 bouyer /* Unload the map of the data buffer */
997 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
998 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
999 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1000 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1001 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1002 1.56 bouyer
1003 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1004 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1005 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1006 1.56 bouyer error |= WDC_DMAST_ERR;
1007 1.18 drochner }
1008 1.18 drochner
1009 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1010 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1011 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1012 1.18 drochner drive, status);
1013 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1014 1.18 drochner }
1015 1.18 drochner
1016 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1017 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1018 1.56 bouyer error |= WDC_DMAST_UNDER;
1019 1.18 drochner }
1020 1.56 bouyer return error;
1021 1.18 drochner }
1022 1.18 drochner
1023 1.67 bouyer void
1024 1.67 bouyer pciide_irqack(chp)
1025 1.67 bouyer struct channel_softc *chp;
1026 1.67 bouyer {
1027 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1028 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1029 1.67 bouyer
1030 1.67 bouyer /* clear status bits in IDE DMA registers */
1031 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1032 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1033 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1034 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1035 1.67 bouyer }
1036 1.67 bouyer
1037 1.41 bouyer /* some common code used by several chip_map */
1038 1.41 bouyer int
1039 1.41 bouyer pciide_chansetup(sc, channel, interface)
1040 1.41 bouyer struct pciide_softc *sc;
1041 1.41 bouyer int channel;
1042 1.41 bouyer pcireg_t interface;
1043 1.41 bouyer {
1044 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1045 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1046 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1047 1.41 bouyer cp->wdc_channel.channel = channel;
1048 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1049 1.41 bouyer cp->wdc_channel.ch_queue =
1050 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1051 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1052 1.41 bouyer printf("%s %s channel: "
1053 1.41 bouyer "can't allocate memory for command queue",
1054 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1055 1.41 bouyer return 0;
1056 1.41 bouyer }
1057 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1058 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1059 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1060 1.41 bouyer "configured" : "wired",
1061 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1062 1.41 bouyer "native-PCI" : "compatibility");
1063 1.41 bouyer return 1;
1064 1.41 bouyer }
1065 1.41 bouyer
1066 1.18 drochner /* some common code used by several chip channel_map */
1067 1.18 drochner void
1068 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1069 1.18 drochner struct pci_attach_args *pa;
1070 1.18 drochner struct pciide_channel *cp;
1071 1.41 bouyer pcireg_t interface;
1072 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1073 1.41 bouyer int (*pci_intr) __P((void *));
1074 1.18 drochner {
1075 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1076 1.18 drochner
1077 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1078 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1079 1.41 bouyer pci_intr);
1080 1.41 bouyer else
1081 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1082 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1083 1.41 bouyer
1084 1.18 drochner if (cp->hw_ok == 0)
1085 1.18 drochner return;
1086 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1087 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1088 1.18 drochner wdcattach(wdc_cp);
1089 1.18 drochner }
1090 1.18 drochner
1091 1.18 drochner /*
1092 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1093 1.18 drochner * if channel can be disabled, 0 if not
1094 1.18 drochner */
1095 1.18 drochner int
1096 1.60 gmcgarry pciide_chan_candisable(cp)
1097 1.18 drochner struct pciide_channel *cp;
1098 1.18 drochner {
1099 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1100 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1101 1.18 drochner
1102 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1103 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1104 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1105 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1106 1.18 drochner cp->hw_ok = 0;
1107 1.18 drochner return 1;
1108 1.18 drochner }
1109 1.18 drochner return 0;
1110 1.18 drochner }
1111 1.18 drochner
1112 1.18 drochner /*
1113 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1114 1.18 drochner * Set hw_ok=0 on failure
1115 1.18 drochner */
1116 1.18 drochner void
1117 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1118 1.5 cgd struct pci_attach_args *pa;
1119 1.18 drochner struct pciide_channel *cp;
1120 1.18 drochner int compatchan, interface;
1121 1.18 drochner {
1122 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1123 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1124 1.18 drochner
1125 1.18 drochner if (cp->hw_ok == 0)
1126 1.18 drochner return;
1127 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1128 1.18 drochner return;
1129 1.18 drochner
1130 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1131 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1132 1.18 drochner if (cp->ih == NULL) {
1133 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1134 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1135 1.18 drochner cp->hw_ok = 0;
1136 1.18 drochner }
1137 1.18 drochner }
1138 1.18 drochner
1139 1.18 drochner void
1140 1.28 bouyer pciide_print_modes(cp)
1141 1.28 bouyer struct pciide_channel *cp;
1142 1.18 drochner {
1143 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1144 1.28 bouyer int drive;
1145 1.18 drochner struct channel_softc *chp;
1146 1.18 drochner struct ata_drive_datas *drvp;
1147 1.18 drochner
1148 1.28 bouyer chp = &cp->wdc_channel;
1149 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1150 1.28 bouyer drvp = &chp->ch_drive[drive];
1151 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1152 1.28 bouyer continue;
1153 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1154 1.28 bouyer drvp->drv_softc->dv_xname,
1155 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1156 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1157 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1158 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1159 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1160 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1161 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1162 1.28 bouyer printf(" (using DMA data transfers)");
1163 1.28 bouyer printf("\n");
1164 1.18 drochner }
1165 1.18 drochner }
1166 1.18 drochner
1167 1.18 drochner void
1168 1.41 bouyer default_chip_map(sc, pa)
1169 1.18 drochner struct pciide_softc *sc;
1170 1.41 bouyer struct pci_attach_args *pa;
1171 1.18 drochner {
1172 1.41 bouyer struct pciide_channel *cp;
1173 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1174 1.41 bouyer pcireg_t csr;
1175 1.41 bouyer int channel, drive;
1176 1.41 bouyer struct ata_drive_datas *drvp;
1177 1.41 bouyer u_int8_t idedma_ctl;
1178 1.41 bouyer bus_size_t cmdsize, ctlsize;
1179 1.41 bouyer char *failreason;
1180 1.41 bouyer
1181 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1182 1.41 bouyer return;
1183 1.41 bouyer
1184 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1185 1.41 bouyer printf("%s: bus-master DMA support present",
1186 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1187 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1188 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1189 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1190 1.41 bouyer printf(", but unused (no driver support)");
1191 1.41 bouyer sc->sc_dma_ok = 0;
1192 1.41 bouyer } else {
1193 1.41 bouyer pciide_mapreg_dma(sc, pa);
1194 1.41 bouyer if (sc->sc_dma_ok != 0)
1195 1.41 bouyer printf(", used without full driver "
1196 1.41 bouyer "support");
1197 1.41 bouyer }
1198 1.41 bouyer } else {
1199 1.41 bouyer printf("%s: hardware does not support DMA",
1200 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1201 1.41 bouyer sc->sc_dma_ok = 0;
1202 1.41 bouyer }
1203 1.41 bouyer printf("\n");
1204 1.67 bouyer if (sc->sc_dma_ok) {
1205 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1206 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1207 1.67 bouyer }
1208 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1209 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1210 1.18 drochner
1211 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1212 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1213 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1214 1.41 bouyer
1215 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1216 1.41 bouyer cp = &sc->pciide_channels[channel];
1217 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1218 1.41 bouyer continue;
1219 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1220 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1221 1.41 bouyer &ctlsize, pciide_pci_intr);
1222 1.41 bouyer } else {
1223 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1224 1.41 bouyer channel, &cmdsize, &ctlsize);
1225 1.41 bouyer }
1226 1.41 bouyer if (cp->hw_ok == 0)
1227 1.41 bouyer continue;
1228 1.41 bouyer /*
1229 1.41 bouyer * Check to see if something appears to be there.
1230 1.41 bouyer */
1231 1.41 bouyer failreason = NULL;
1232 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1233 1.41 bouyer failreason = "not responding; disabled or no drives?";
1234 1.41 bouyer goto next;
1235 1.41 bouyer }
1236 1.41 bouyer /*
1237 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1238 1.41 bouyer * channel by trying to access the channel again while the
1239 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1240 1.41 bouyer * channel no longer appears to be there, it belongs to
1241 1.41 bouyer * this controller.) YUCK!
1242 1.41 bouyer */
1243 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1244 1.41 bouyer PCI_COMMAND_STATUS_REG);
1245 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1246 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1247 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1248 1.41 bouyer failreason = "other hardware responding at addresses";
1249 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1250 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1251 1.41 bouyer next:
1252 1.41 bouyer if (failreason) {
1253 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1254 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1255 1.41 bouyer failreason);
1256 1.41 bouyer cp->hw_ok = 0;
1257 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1258 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1259 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1260 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1261 1.41 bouyer } else {
1262 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1263 1.41 bouyer }
1264 1.41 bouyer if (cp->hw_ok) {
1265 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1266 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1267 1.41 bouyer wdcattach(&cp->wdc_channel);
1268 1.41 bouyer }
1269 1.41 bouyer }
1270 1.18 drochner
1271 1.18 drochner if (sc->sc_dma_ok == 0)
1272 1.41 bouyer return;
1273 1.18 drochner
1274 1.18 drochner /* Allocate DMA maps */
1275 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1276 1.18 drochner idedma_ctl = 0;
1277 1.41 bouyer cp = &sc->pciide_channels[channel];
1278 1.18 drochner for (drive = 0; drive < 2; drive++) {
1279 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1280 1.18 drochner /* If no drive, skip */
1281 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1282 1.18 drochner continue;
1283 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1284 1.18 drochner continue;
1285 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1286 1.18 drochner /* Abort DMA setup */
1287 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1288 1.18 drochner "using PIO transfers\n",
1289 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1290 1.18 drochner channel, drive);
1291 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1292 1.18 drochner }
1293 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1294 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1295 1.18 drochner channel, drive);
1296 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1297 1.18 drochner }
1298 1.18 drochner if (idedma_ctl != 0) {
1299 1.18 drochner /* Add software bits in status register */
1300 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1301 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1302 1.18 drochner idedma_ctl);
1303 1.18 drochner }
1304 1.18 drochner }
1305 1.18 drochner }
1306 1.18 drochner
1307 1.18 drochner void
1308 1.41 bouyer piix_chip_map(sc, pa)
1309 1.41 bouyer struct pciide_softc *sc;
1310 1.18 drochner struct pci_attach_args *pa;
1311 1.41 bouyer {
1312 1.18 drochner struct pciide_channel *cp;
1313 1.41 bouyer int channel;
1314 1.42 bouyer u_int32_t idetim;
1315 1.42 bouyer bus_size_t cmdsize, ctlsize;
1316 1.18 drochner
1317 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1318 1.18 drochner return;
1319 1.6 cgd
1320 1.41 bouyer printf("%s: bus-master DMA support present",
1321 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1322 1.41 bouyer pciide_mapreg_dma(sc, pa);
1323 1.41 bouyer printf("\n");
1324 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1325 1.67 bouyer WDC_CAPABILITY_MODE;
1326 1.41 bouyer if (sc->sc_dma_ok) {
1327 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1328 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1329 1.42 bouyer switch(sc->sc_pp->ide_product) {
1330 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1331 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1332 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1333 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1334 1.41 bouyer }
1335 1.18 drochner }
1336 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1337 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1338 1.42 bouyer sc->sc_wdcdev.UDMA_cap =
1339 1.42 bouyer (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1340 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1341 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1342 1.41 bouyer else
1343 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1344 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1345 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1346 1.9 bouyer
1347 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1348 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1349 1.41 bouyer DEBUG_PROBE);
1350 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1351 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1352 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1353 1.41 bouyer DEBUG_PROBE);
1354 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1355 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1356 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1357 1.41 bouyer DEBUG_PROBE);
1358 1.41 bouyer }
1359 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1360 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1361 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1362 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1363 1.42 bouyer DEBUG_PROBE);
1364 1.42 bouyer }
1365 1.42 bouyer
1366 1.41 bouyer }
1367 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1368 1.9 bouyer
1369 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1370 1.41 bouyer cp = &sc->pciide_channels[channel];
1371 1.41 bouyer /* PIIX is compat-only */
1372 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1373 1.41 bouyer continue;
1374 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1375 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1376 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1377 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1378 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1379 1.46 mycroft continue;
1380 1.42 bouyer }
1381 1.42 bouyer /* PIIX are compat-only pciide devices */
1382 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1383 1.42 bouyer if (cp->hw_ok == 0)
1384 1.42 bouyer continue;
1385 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1386 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1387 1.42 bouyer channel);
1388 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1389 1.42 bouyer idetim);
1390 1.42 bouyer }
1391 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1392 1.41 bouyer if (cp->hw_ok == 0)
1393 1.41 bouyer continue;
1394 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1395 1.41 bouyer }
1396 1.9 bouyer
1397 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1398 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1399 1.41 bouyer DEBUG_PROBE);
1400 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1401 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1402 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1403 1.41 bouyer DEBUG_PROBE);
1404 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1405 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1406 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1407 1.41 bouyer DEBUG_PROBE);
1408 1.41 bouyer }
1409 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1410 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1411 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1412 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1413 1.42 bouyer DEBUG_PROBE);
1414 1.42 bouyer }
1415 1.28 bouyer }
1416 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1417 1.28 bouyer }
1418 1.28 bouyer
1419 1.28 bouyer void
1420 1.28 bouyer piix_setup_channel(chp)
1421 1.28 bouyer struct channel_softc *chp;
1422 1.28 bouyer {
1423 1.28 bouyer u_int8_t mode[2], drive;
1424 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1425 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1426 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1427 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1428 1.28 bouyer
1429 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1430 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1431 1.28 bouyer idedma_ctl = 0;
1432 1.28 bouyer
1433 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1434 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1435 1.28 bouyer chp->channel);
1436 1.9 bouyer
1437 1.28 bouyer /* setup DMA */
1438 1.28 bouyer pciide_channel_dma_setup(cp);
1439 1.9 bouyer
1440 1.28 bouyer /*
1441 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1442 1.28 bouyer * different timings for master and slave drives.
1443 1.28 bouyer * We need to find the best combination.
1444 1.28 bouyer */
1445 1.9 bouyer
1446 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1447 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1448 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1449 1.28 bouyer mode[0] = mode[1] =
1450 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1451 1.28 bouyer drvp[0].DMA_mode = mode[0];
1452 1.38 bouyer drvp[1].DMA_mode = mode[1];
1453 1.28 bouyer goto ok;
1454 1.28 bouyer }
1455 1.28 bouyer /*
1456 1.28 bouyer * If only one drive supports DMA, use its mode, and
1457 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1458 1.28 bouyer */
1459 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1460 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1461 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1462 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1463 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1464 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1465 1.28 bouyer goto ok;
1466 1.28 bouyer }
1467 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1468 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1469 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1470 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1471 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1472 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1473 1.28 bouyer goto ok;
1474 1.28 bouyer }
1475 1.28 bouyer /*
1476 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1477 1.28 bouyer * one of them is PIO mode < 2
1478 1.28 bouyer */
1479 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1480 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1481 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1482 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1483 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1484 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1485 1.28 bouyer } else {
1486 1.28 bouyer mode[0] = mode[1] =
1487 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1488 1.38 bouyer drvp[0].PIO_mode = mode[0];
1489 1.38 bouyer drvp[1].PIO_mode = mode[1];
1490 1.28 bouyer }
1491 1.28 bouyer ok: /* The modes are setup */
1492 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1493 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1494 1.9 bouyer idetim |= piix_setup_idetim_timings(
1495 1.28 bouyer mode[drive], 1, chp->channel);
1496 1.28 bouyer goto end;
1497 1.38 bouyer }
1498 1.28 bouyer }
1499 1.28 bouyer /* If we are there, none of the drives are DMA */
1500 1.28 bouyer if (mode[0] >= 2)
1501 1.28 bouyer idetim |= piix_setup_idetim_timings(
1502 1.28 bouyer mode[0], 0, chp->channel);
1503 1.28 bouyer else
1504 1.28 bouyer idetim |= piix_setup_idetim_timings(
1505 1.28 bouyer mode[1], 0, chp->channel);
1506 1.28 bouyer end: /*
1507 1.28 bouyer * timing mode is now set up in the controller. Enable
1508 1.28 bouyer * it per-drive
1509 1.28 bouyer */
1510 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1511 1.28 bouyer /* If no drive, skip */
1512 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1513 1.28 bouyer continue;
1514 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1515 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1516 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1517 1.28 bouyer }
1518 1.28 bouyer if (idedma_ctl != 0) {
1519 1.28 bouyer /* Add software bits in status register */
1520 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1521 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1522 1.28 bouyer idedma_ctl);
1523 1.9 bouyer }
1524 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1525 1.28 bouyer pciide_print_modes(cp);
1526 1.9 bouyer }
1527 1.9 bouyer
1528 1.9 bouyer void
1529 1.41 bouyer piix3_4_setup_channel(chp)
1530 1.41 bouyer struct channel_softc *chp;
1531 1.28 bouyer {
1532 1.28 bouyer struct ata_drive_datas *drvp;
1533 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1534 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1535 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1536 1.28 bouyer int drive;
1537 1.42 bouyer int channel = chp->channel;
1538 1.28 bouyer
1539 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1540 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1541 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1542 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1543 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1544 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1545 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1546 1.28 bouyer
1547 1.28 bouyer idedma_ctl = 0;
1548 1.28 bouyer /* If channel disabled, no need to go further */
1549 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1550 1.28 bouyer return;
1551 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1552 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1553 1.28 bouyer
1554 1.28 bouyer /* setup DMA if needed */
1555 1.28 bouyer pciide_channel_dma_setup(cp);
1556 1.28 bouyer
1557 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1558 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1559 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1560 1.28 bouyer drvp = &chp->ch_drive[drive];
1561 1.28 bouyer /* If no drive, skip */
1562 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1563 1.9 bouyer continue;
1564 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1565 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1566 1.28 bouyer goto pio;
1567 1.28 bouyer
1568 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1569 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1570 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1571 1.42 bouyer }
1572 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1573 1.42 bouyer /* setup Ultra/66 */
1574 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1575 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1576 1.42 bouyer drvp->UDMA_mode = 2;
1577 1.42 bouyer if (drvp->UDMA_mode > 2)
1578 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1579 1.42 bouyer else
1580 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1581 1.42 bouyer }
1582 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1583 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1584 1.28 bouyer /* use Ultra/DMA */
1585 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1586 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1587 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1588 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1589 1.28 bouyer } else {
1590 1.28 bouyer /* use Multiword DMA */
1591 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1592 1.9 bouyer if (drive == 0) {
1593 1.9 bouyer idetim |= piix_setup_idetim_timings(
1594 1.42 bouyer drvp->DMA_mode, 1, channel);
1595 1.9 bouyer } else {
1596 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1597 1.42 bouyer drvp->DMA_mode, 1, channel);
1598 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1599 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1600 1.9 bouyer }
1601 1.9 bouyer }
1602 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1603 1.28 bouyer
1604 1.28 bouyer pio: /* use PIO mode */
1605 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1606 1.28 bouyer if (drive == 0) {
1607 1.28 bouyer idetim |= piix_setup_idetim_timings(
1608 1.42 bouyer drvp->PIO_mode, 0, channel);
1609 1.28 bouyer } else {
1610 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1611 1.42 bouyer drvp->PIO_mode, 0, channel);
1612 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1613 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1614 1.9 bouyer }
1615 1.9 bouyer }
1616 1.28 bouyer if (idedma_ctl != 0) {
1617 1.28 bouyer /* Add software bits in status register */
1618 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1619 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1620 1.28 bouyer idedma_ctl);
1621 1.9 bouyer }
1622 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1623 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1624 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1625 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1626 1.28 bouyer pciide_print_modes(cp);
1627 1.9 bouyer }
1628 1.8 drochner
1629 1.28 bouyer
1630 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1631 1.9 bouyer static u_int32_t
1632 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1633 1.9 bouyer u_int8_t mode;
1634 1.9 bouyer u_int8_t dma;
1635 1.9 bouyer u_int8_t channel;
1636 1.9 bouyer {
1637 1.9 bouyer
1638 1.9 bouyer if (dma)
1639 1.9 bouyer return PIIX_IDETIM_SET(0,
1640 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1641 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1642 1.9 bouyer channel);
1643 1.9 bouyer else
1644 1.9 bouyer return PIIX_IDETIM_SET(0,
1645 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1646 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1647 1.9 bouyer channel);
1648 1.8 drochner }
1649 1.8 drochner
1650 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1651 1.9 bouyer static u_int32_t
1652 1.9 bouyer piix_setup_idetim_drvs(drvp)
1653 1.9 bouyer struct ata_drive_datas *drvp;
1654 1.6 cgd {
1655 1.9 bouyer u_int32_t ret = 0;
1656 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1657 1.9 bouyer u_int8_t channel = chp->channel;
1658 1.9 bouyer u_int8_t drive = drvp->drive;
1659 1.9 bouyer
1660 1.9 bouyer /*
1661 1.9 bouyer * If drive is using UDMA, timings setups are independant
1662 1.9 bouyer * So just check DMA and PIO here.
1663 1.9 bouyer */
1664 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1665 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1666 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1667 1.9 bouyer drvp->DMA_mode == 0) {
1668 1.9 bouyer drvp->PIO_mode = 0;
1669 1.9 bouyer return ret;
1670 1.9 bouyer }
1671 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1672 1.9 bouyer /*
1673 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1674 1.9 bouyer * too, else use compat timings.
1675 1.9 bouyer */
1676 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1677 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1678 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1679 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1680 1.9 bouyer drvp->PIO_mode = 0;
1681 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1682 1.9 bouyer if (drvp->PIO_mode <= 2) {
1683 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1684 1.9 bouyer channel);
1685 1.9 bouyer return ret;
1686 1.9 bouyer }
1687 1.9 bouyer }
1688 1.6 cgd
1689 1.6 cgd /*
1690 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1691 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1692 1.9 bouyer * if PIO mode >= 3.
1693 1.6 cgd */
1694 1.6 cgd
1695 1.9 bouyer if (drvp->PIO_mode < 2)
1696 1.9 bouyer return ret;
1697 1.9 bouyer
1698 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1699 1.9 bouyer if (drvp->PIO_mode >= 3) {
1700 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1701 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1702 1.9 bouyer }
1703 1.9 bouyer return ret;
1704 1.9 bouyer }
1705 1.9 bouyer
1706 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1707 1.9 bouyer static u_int32_t
1708 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1709 1.9 bouyer u_int8_t mode;
1710 1.9 bouyer u_int8_t dma;
1711 1.9 bouyer u_int8_t channel;
1712 1.9 bouyer {
1713 1.9 bouyer if (dma)
1714 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1715 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1716 1.9 bouyer else
1717 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1718 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1719 1.53 bouyer }
1720 1.53 bouyer
1721 1.53 bouyer void
1722 1.53 bouyer amd756_chip_map(sc, pa)
1723 1.53 bouyer struct pciide_softc *sc;
1724 1.53 bouyer struct pci_attach_args *pa;
1725 1.53 bouyer {
1726 1.53 bouyer struct pciide_channel *cp;
1727 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1728 1.53 bouyer int channel;
1729 1.53 bouyer pcireg_t chanenable;
1730 1.53 bouyer bus_size_t cmdsize, ctlsize;
1731 1.53 bouyer
1732 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1733 1.53 bouyer return;
1734 1.53 bouyer printf("%s: bus-master DMA support present",
1735 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1736 1.53 bouyer pciide_mapreg_dma(sc, pa);
1737 1.53 bouyer printf("\n");
1738 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1739 1.67 bouyer WDC_CAPABILITY_MODE;
1740 1.67 bouyer if (sc->sc_dma_ok) {
1741 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1742 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1743 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1744 1.67 bouyer }
1745 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1746 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1747 1.53 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1748 1.53 bouyer sc->sc_wdcdev.set_modes = amd756_setup_channel;
1749 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1750 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1751 1.53 bouyer chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1752 1.53 bouyer
1753 1.53 bouyer WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1754 1.53 bouyer DEBUG_PROBE);
1755 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1756 1.53 bouyer cp = &sc->pciide_channels[channel];
1757 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1758 1.53 bouyer continue;
1759 1.53 bouyer
1760 1.53 bouyer if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1761 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1762 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1763 1.53 bouyer continue;
1764 1.53 bouyer }
1765 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1766 1.53 bouyer pciide_pci_intr);
1767 1.53 bouyer
1768 1.60 gmcgarry if (pciide_chan_candisable(cp))
1769 1.53 bouyer chanenable &= ~AMD756_CHAN_EN(channel);
1770 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1771 1.53 bouyer if (cp->hw_ok == 0)
1772 1.53 bouyer continue;
1773 1.53 bouyer
1774 1.53 bouyer amd756_setup_channel(&cp->wdc_channel);
1775 1.53 bouyer }
1776 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1777 1.53 bouyer chanenable);
1778 1.53 bouyer return;
1779 1.53 bouyer }
1780 1.53 bouyer
1781 1.53 bouyer void
1782 1.53 bouyer amd756_setup_channel(chp)
1783 1.53 bouyer struct channel_softc *chp;
1784 1.53 bouyer {
1785 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1786 1.53 bouyer u_int8_t idedma_ctl;
1787 1.53 bouyer int mode, drive;
1788 1.53 bouyer struct ata_drive_datas *drvp;
1789 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1790 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1791 1.68.2.8 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1792 1.68.2.6 bouyer int rev = PCI_REVISION(
1793 1.68.2.6 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1794 1.68.2.8 bouyer #endif
1795 1.53 bouyer
1796 1.53 bouyer idedma_ctl = 0;
1797 1.53 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1798 1.53 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1799 1.53 bouyer datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1800 1.53 bouyer udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1801 1.53 bouyer
1802 1.53 bouyer /* setup DMA if needed */
1803 1.53 bouyer pciide_channel_dma_setup(cp);
1804 1.53 bouyer
1805 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1806 1.53 bouyer drvp = &chp->ch_drive[drive];
1807 1.53 bouyer /* If no drive, skip */
1808 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1809 1.53 bouyer continue;
1810 1.53 bouyer /* add timing values, setup DMA if needed */
1811 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1812 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1813 1.53 bouyer mode = drvp->PIO_mode;
1814 1.53 bouyer goto pio;
1815 1.53 bouyer }
1816 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1817 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1818 1.53 bouyer /* use Ultra/DMA */
1819 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1820 1.53 bouyer udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1821 1.53 bouyer AMD756_UDMA_EN_MTH(chp->channel, drive) |
1822 1.53 bouyer AMD756_UDMA_TIME(chp->channel, drive,
1823 1.53 bouyer amd756_udma_tim[drvp->UDMA_mode]);
1824 1.53 bouyer /* can use PIO timings, MW DMA unused */
1825 1.53 bouyer mode = drvp->PIO_mode;
1826 1.53 bouyer } else {
1827 1.68.2.6 bouyer /* use Multiword DMA, but only if revision is OK */
1828 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1829 1.68.2.6 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1830 1.68.2.6 bouyer /*
1831 1.68.2.6 bouyer * The workaround doesn't seem to be necessary
1832 1.68.2.6 bouyer * with all drives, so it can be disabled by
1833 1.68.2.6 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1834 1.68.2.6 bouyer * triggered.
1835 1.68.2.6 bouyer */
1836 1.68.2.6 bouyer if (AMD756_CHIPREV_DISABLEDMA(rev)) {
1837 1.68.2.6 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
1838 1.68.2.6 bouyer "to chip revision\n",
1839 1.68.2.6 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1840 1.68.2.6 bouyer chp->channel, drive);
1841 1.68.2.6 bouyer mode = drvp->PIO_mode;
1842 1.68.2.6 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1843 1.68.2.6 bouyer goto pio;
1844 1.68.2.6 bouyer }
1845 1.68.2.6 bouyer #endif
1846 1.53 bouyer /* mode = min(pio, dma+2) */
1847 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1848 1.53 bouyer mode = drvp->PIO_mode;
1849 1.53 bouyer else
1850 1.53 bouyer mode = drvp->DMA_mode + 2;
1851 1.53 bouyer }
1852 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1853 1.53 bouyer
1854 1.53 bouyer pio: /* setup PIO mode */
1855 1.53 bouyer if (mode <= 2) {
1856 1.53 bouyer drvp->DMA_mode = 0;
1857 1.53 bouyer drvp->PIO_mode = 0;
1858 1.53 bouyer mode = 0;
1859 1.53 bouyer } else {
1860 1.53 bouyer drvp->PIO_mode = mode;
1861 1.53 bouyer drvp->DMA_mode = mode - 2;
1862 1.53 bouyer }
1863 1.53 bouyer datatim_reg |=
1864 1.53 bouyer AMD756_DATATIM_PULSE(chp->channel, drive,
1865 1.53 bouyer amd756_pio_set[mode]) |
1866 1.53 bouyer AMD756_DATATIM_RECOV(chp->channel, drive,
1867 1.53 bouyer amd756_pio_rec[mode]);
1868 1.53 bouyer }
1869 1.53 bouyer if (idedma_ctl != 0) {
1870 1.53 bouyer /* Add software bits in status register */
1871 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1872 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1873 1.53 bouyer idedma_ctl);
1874 1.53 bouyer }
1875 1.53 bouyer pciide_print_modes(cp);
1876 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1877 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1878 1.9 bouyer }
1879 1.9 bouyer
1880 1.9 bouyer void
1881 1.41 bouyer apollo_chip_map(sc, pa)
1882 1.9 bouyer struct pciide_softc *sc;
1883 1.41 bouyer struct pci_attach_args *pa;
1884 1.9 bouyer {
1885 1.41 bouyer struct pciide_channel *cp;
1886 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1887 1.68.2.14 bouyer int rev = PCI_REVISION(pa->pa_class);
1888 1.41 bouyer int channel;
1889 1.41 bouyer u_int32_t ideconf;
1890 1.41 bouyer bus_size_t cmdsize, ctlsize;
1891 1.41 bouyer
1892 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1893 1.41 bouyer return;
1894 1.41 bouyer printf("%s: bus-master DMA support present",
1895 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1896 1.41 bouyer pciide_mapreg_dma(sc, pa);
1897 1.41 bouyer printf("\n");
1898 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1899 1.67 bouyer WDC_CAPABILITY_MODE;
1900 1.41 bouyer if (sc->sc_dma_ok) {
1901 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1902 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1903 1.68.2.14 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE
1904 1.68.2.14 bouyer && rev >= 6)
1905 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1906 1.41 bouyer }
1907 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1908 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1909 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1910 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1911 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1912 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1913 1.9 bouyer
1914 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1915 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1916 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1917 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1918 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1919 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1920 1.9 bouyer DEBUG_PROBE);
1921 1.9 bouyer
1922 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1923 1.41 bouyer cp = &sc->pciide_channels[channel];
1924 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1925 1.41 bouyer continue;
1926 1.41 bouyer
1927 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1928 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1929 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
1930 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1931 1.46 mycroft continue;
1932 1.41 bouyer }
1933 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1934 1.41 bouyer pciide_pci_intr);
1935 1.41 bouyer if (cp->hw_ok == 0)
1936 1.41 bouyer continue;
1937 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1938 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
1939 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1940 1.41 bouyer ideconf);
1941 1.41 bouyer }
1942 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1943 1.41 bouyer
1944 1.41 bouyer if (cp->hw_ok == 0)
1945 1.41 bouyer continue;
1946 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1947 1.28 bouyer }
1948 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1949 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1950 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1951 1.28 bouyer }
1952 1.28 bouyer
1953 1.28 bouyer void
1954 1.28 bouyer apollo_setup_channel(chp)
1955 1.28 bouyer struct channel_softc *chp;
1956 1.28 bouyer {
1957 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1958 1.28 bouyer u_int8_t idedma_ctl;
1959 1.28 bouyer int mode, drive;
1960 1.28 bouyer struct ata_drive_datas *drvp;
1961 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1962 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1963 1.28 bouyer
1964 1.28 bouyer idedma_ctl = 0;
1965 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1966 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1967 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1968 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1969 1.28 bouyer
1970 1.28 bouyer /* setup DMA if needed */
1971 1.28 bouyer pciide_channel_dma_setup(cp);
1972 1.9 bouyer
1973 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1974 1.28 bouyer drvp = &chp->ch_drive[drive];
1975 1.28 bouyer /* If no drive, skip */
1976 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1977 1.28 bouyer continue;
1978 1.28 bouyer /* add timing values, setup DMA if needed */
1979 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1980 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1981 1.28 bouyer mode = drvp->PIO_mode;
1982 1.28 bouyer goto pio;
1983 1.8 drochner }
1984 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1985 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1986 1.28 bouyer /* use Ultra/DMA */
1987 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1988 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1989 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
1990 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
1991 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
1992 1.28 bouyer /* can use PIO timings, MW DMA unused */
1993 1.28 bouyer mode = drvp->PIO_mode;
1994 1.28 bouyer } else {
1995 1.28 bouyer /* use Multiword DMA */
1996 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1997 1.28 bouyer /* mode = min(pio, dma+2) */
1998 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1999 1.28 bouyer mode = drvp->PIO_mode;
2000 1.28 bouyer else
2001 1.37 bouyer mode = drvp->DMA_mode + 2;
2002 1.8 drochner }
2003 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2004 1.28 bouyer
2005 1.28 bouyer pio: /* setup PIO mode */
2006 1.37 bouyer if (mode <= 2) {
2007 1.37 bouyer drvp->DMA_mode = 0;
2008 1.37 bouyer drvp->PIO_mode = 0;
2009 1.37 bouyer mode = 0;
2010 1.37 bouyer } else {
2011 1.37 bouyer drvp->PIO_mode = mode;
2012 1.37 bouyer drvp->DMA_mode = mode - 2;
2013 1.37 bouyer }
2014 1.28 bouyer datatim_reg |=
2015 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2016 1.28 bouyer apollo_pio_set[mode]) |
2017 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2018 1.28 bouyer apollo_pio_rec[mode]);
2019 1.28 bouyer }
2020 1.28 bouyer if (idedma_ctl != 0) {
2021 1.28 bouyer /* Add software bits in status register */
2022 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2023 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2024 1.28 bouyer idedma_ctl);
2025 1.9 bouyer }
2026 1.28 bouyer pciide_print_modes(cp);
2027 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2028 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2029 1.9 bouyer }
2030 1.6 cgd
2031 1.18 drochner void
2032 1.41 bouyer cmd_channel_map(pa, sc, channel)
2033 1.9 bouyer struct pci_attach_args *pa;
2034 1.41 bouyer struct pciide_softc *sc;
2035 1.41 bouyer int channel;
2036 1.9 bouyer {
2037 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2038 1.18 drochner bus_size_t cmdsize, ctlsize;
2039 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2040 1.68.2.2 bouyer int interface;
2041 1.68.2.2 bouyer
2042 1.68.2.2 bouyer /*
2043 1.68.2.2 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2044 1.68.2.2 bouyer * In this case, we have to fake interface
2045 1.68.2.2 bouyer */
2046 1.68.2.2 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2047 1.68.2.2 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2048 1.68.2.2 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2049 1.68.2.2 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2050 1.68.2.2 bouyer CMD_CONF_DSA1)
2051 1.68.2.2 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2052 1.68.2.2 bouyer PCIIDE_INTERFACE_PCI(1);
2053 1.68.2.2 bouyer } else {
2054 1.68.2.2 bouyer interface = PCI_INTERFACE(pa->pa_class);
2055 1.68.2.2 bouyer }
2056 1.6 cgd
2057 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2058 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2059 1.41 bouyer cp->wdc_channel.channel = channel;
2060 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2061 1.41 bouyer
2062 1.41 bouyer if (channel > 0) {
2063 1.41 bouyer cp->wdc_channel.ch_queue =
2064 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2065 1.41 bouyer } else {
2066 1.41 bouyer cp->wdc_channel.ch_queue =
2067 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2068 1.41 bouyer }
2069 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2070 1.41 bouyer printf("%s %s channel: "
2071 1.41 bouyer "can't allocate memory for command queue",
2072 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2073 1.41 bouyer return;
2074 1.18 drochner }
2075 1.18 drochner
2076 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2077 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2078 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2079 1.41 bouyer "configured" : "wired",
2080 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2081 1.41 bouyer "native-PCI" : "compatibility");
2082 1.5 cgd
2083 1.9 bouyer /*
2084 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2085 1.9 bouyer * there's no way to disable the first channel without disabling
2086 1.9 bouyer * the whole device
2087 1.9 bouyer */
2088 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2089 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2090 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2091 1.18 drochner return;
2092 1.18 drochner }
2093 1.18 drochner
2094 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2095 1.18 drochner if (cp->hw_ok == 0)
2096 1.18 drochner return;
2097 1.41 bouyer if (channel == 1) {
2098 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2099 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2100 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2101 1.24 bouyer CMD_CTRL, ctrl);
2102 1.18 drochner }
2103 1.18 drochner }
2104 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2105 1.41 bouyer }
2106 1.41 bouyer
2107 1.41 bouyer int
2108 1.41 bouyer cmd_pci_intr(arg)
2109 1.41 bouyer void *arg;
2110 1.41 bouyer {
2111 1.41 bouyer struct pciide_softc *sc = arg;
2112 1.41 bouyer struct pciide_channel *cp;
2113 1.41 bouyer struct channel_softc *wdc_cp;
2114 1.41 bouyer int i, rv, crv;
2115 1.41 bouyer u_int32_t priirq, secirq;
2116 1.41 bouyer
2117 1.41 bouyer rv = 0;
2118 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2119 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2120 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2121 1.41 bouyer cp = &sc->pciide_channels[i];
2122 1.41 bouyer wdc_cp = &cp->wdc_channel;
2123 1.41 bouyer /* If a compat channel skip. */
2124 1.41 bouyer if (cp->compat)
2125 1.41 bouyer continue;
2126 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2127 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2128 1.41 bouyer crv = wdcintr(wdc_cp);
2129 1.41 bouyer if (crv == 0)
2130 1.41 bouyer printf("%s:%d: bogus intr\n",
2131 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2132 1.41 bouyer else
2133 1.41 bouyer rv = 1;
2134 1.41 bouyer }
2135 1.41 bouyer }
2136 1.41 bouyer return rv;
2137 1.14 bouyer }
2138 1.14 bouyer
2139 1.14 bouyer void
2140 1.41 bouyer cmd_chip_map(sc, pa)
2141 1.14 bouyer struct pciide_softc *sc;
2142 1.41 bouyer struct pci_attach_args *pa;
2143 1.14 bouyer {
2144 1.41 bouyer int channel;
2145 1.39 mrg
2146 1.41 bouyer /*
2147 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2148 1.41 bouyer * and base adresses registers can be disabled at
2149 1.41 bouyer * hardware level. In this case, the device is wired
2150 1.41 bouyer * in compat mode and its first channel is always enabled,
2151 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2152 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2153 1.41 bouyer * can't be disabled.
2154 1.41 bouyer */
2155 1.41 bouyer
2156 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2157 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2158 1.41 bouyer return;
2159 1.41 bouyer #endif
2160 1.41 bouyer
2161 1.45 bouyer printf("%s: hardware does not support DMA\n",
2162 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2163 1.41 bouyer sc->sc_dma_ok = 0;
2164 1.41 bouyer
2165 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2166 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2167 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2168 1.41 bouyer
2169 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2170 1.41 bouyer cmd_channel_map(pa, sc, channel);
2171 1.41 bouyer }
2172 1.14 bouyer }
2173 1.14 bouyer
2174 1.14 bouyer void
2175 1.68.2.2 bouyer cmd0643_9_chip_map(sc, pa)
2176 1.14 bouyer struct pciide_softc *sc;
2177 1.41 bouyer struct pci_attach_args *pa;
2178 1.41 bouyer {
2179 1.41 bouyer struct pciide_channel *cp;
2180 1.28 bouyer int channel;
2181 1.68.2.10 bouyer int rev = PCI_REVISION(
2182 1.68.2.10 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2183 1.28 bouyer
2184 1.41 bouyer /*
2185 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2186 1.41 bouyer * and base adresses registers can be disabled at
2187 1.41 bouyer * hardware level. In this case, the device is wired
2188 1.41 bouyer * in compat mode and its first channel is always enabled,
2189 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2190 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2191 1.41 bouyer * can't be disabled.
2192 1.41 bouyer */
2193 1.41 bouyer
2194 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2195 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2196 1.41 bouyer return;
2197 1.41 bouyer #endif
2198 1.41 bouyer printf("%s: bus-master DMA support present",
2199 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2200 1.41 bouyer pciide_mapreg_dma(sc, pa);
2201 1.41 bouyer printf("\n");
2202 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2203 1.67 bouyer WDC_CAPABILITY_MODE;
2204 1.67 bouyer if (sc->sc_dma_ok) {
2205 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2206 1.68.2.2 bouyer switch (sc->sc_pp->ide_product) {
2207 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_649:
2208 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_648:
2209 1.68.2.2 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2210 1.68.2.2 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2211 1.68.2.10 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2212 1.68.2.10 bouyer break;
2213 1.68.2.7 bouyer case PCI_PRODUCT_CMDTECH_646:
2214 1.68.2.10 bouyer if (rev >= CMD0646U2_REV) {
2215 1.68.2.10 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2216 1.68.2.10 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2217 1.68.2.11 bouyer } else if (rev >= CMD0646U_REV) {
2218 1.68.2.11 bouyer /*
2219 1.68.2.11 bouyer * Linux's driver claims that the 646U is broken
2220 1.68.2.11 bouyer * with UDMA. Only enable it if we know what we're
2221 1.68.2.11 bouyer * doing
2222 1.68.2.11 bouyer */
2223 1.68.2.11 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2224 1.68.2.11 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2225 1.68.2.11 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2226 1.68.2.11 bouyer #endif
2227 1.68.2.11 bouyer /* explicitely disable UDMA */
2228 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2229 1.68.2.11 bouyer CMD_UDMATIM(0), 0);
2230 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2231 1.68.2.11 bouyer CMD_UDMATIM(1), 0);
2232 1.68.2.10 bouyer }
2233 1.68.2.7 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2234 1.68.2.3 tron break;
2235 1.68.2.3 tron default:
2236 1.68.2.3 tron sc->sc_wdcdev.irqack = pciide_irqack;
2237 1.68.2.2 bouyer }
2238 1.67 bouyer }
2239 1.41 bouyer
2240 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2241 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2242 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2243 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2244 1.68.2.2 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2245 1.41 bouyer
2246 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2247 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2248 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2249 1.28 bouyer DEBUG_PROBE);
2250 1.41 bouyer
2251 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2252 1.41 bouyer cp = &sc->pciide_channels[channel];
2253 1.41 bouyer cmd_channel_map(pa, sc, channel);
2254 1.41 bouyer if (cp->hw_ok == 0)
2255 1.41 bouyer continue;
2256 1.68.2.2 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2257 1.28 bouyer }
2258 1.68.2.11 bouyer /*
2259 1.68.2.11 bouyer * note - this also makes sure we clear the irq disable and reset
2260 1.68.2.11 bouyer * bits
2261 1.68.2.11 bouyer */
2262 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2263 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2264 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2265 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2266 1.28 bouyer DEBUG_PROBE);
2267 1.28 bouyer }
2268 1.28 bouyer
2269 1.28 bouyer void
2270 1.68.2.2 bouyer cmd0643_9_setup_channel(chp)
2271 1.14 bouyer struct channel_softc *chp;
2272 1.28 bouyer {
2273 1.14 bouyer struct ata_drive_datas *drvp;
2274 1.14 bouyer u_int8_t tim;
2275 1.68.2.2 bouyer u_int32_t idedma_ctl, udma_reg;
2276 1.28 bouyer int drive;
2277 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2278 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2279 1.28 bouyer
2280 1.28 bouyer idedma_ctl = 0;
2281 1.28 bouyer /* setup DMA if needed */
2282 1.28 bouyer pciide_channel_dma_setup(cp);
2283 1.14 bouyer
2284 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2285 1.28 bouyer drvp = &chp->ch_drive[drive];
2286 1.28 bouyer /* If no drive, skip */
2287 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2288 1.28 bouyer continue;
2289 1.28 bouyer /* add timing values, setup DMA if needed */
2290 1.68.2.2 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2291 1.68.2.2 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2292 1.68.2.2 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2293 1.68.2.10 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2294 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2295 1.68.2.2 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2296 1.68.2.2 bouyer if (drvp->UDMA_mode > 2 &&
2297 1.68.2.2 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2298 1.68.2.2 bouyer CMD_BICSR) &
2299 1.68.2.2 bouyer CMD_BICSR_80(chp->channel)) == 0)
2300 1.68.2.2 bouyer drvp->UDMA_mode = 2;
2301 1.68.2.2 bouyer if (drvp->UDMA_mode > 2)
2302 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2303 1.68.2.10 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2304 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2305 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2306 1.68.2.2 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2307 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2308 1.68.2.2 bouyer udma_reg |=
2309 1.68.2.10 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2310 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2311 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2312 1.68.2.2 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2313 1.68.2.2 bouyer } else {
2314 1.68.2.2 bouyer /*
2315 1.68.2.2 bouyer * use Multiword DMA.
2316 1.68.2.2 bouyer * Timings will be used for both PIO and DMA,
2317 1.68.2.2 bouyer * so adjust DMA mode if needed
2318 1.68.2.10 bouyer * if we have a 0646U2/8/9, turn off UDMA
2319 1.68.2.2 bouyer */
2320 1.68.2.2 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2321 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2322 1.68.2.2 bouyer sc->sc_tag,
2323 1.68.2.2 bouyer CMD_UDMATIM(chp->channel));
2324 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2325 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2326 1.68.2.2 bouyer CMD_UDMATIM(chp->channel),
2327 1.68.2.2 bouyer udma_reg);
2328 1.68.2.2 bouyer }
2329 1.68.2.2 bouyer if (drvp->PIO_mode >= 3 &&
2330 1.68.2.2 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2331 1.68.2.2 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2332 1.68.2.2 bouyer }
2333 1.68.2.2 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2334 1.14 bouyer }
2335 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2336 1.14 bouyer }
2337 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2338 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2339 1.28 bouyer }
2340 1.28 bouyer if (idedma_ctl != 0) {
2341 1.28 bouyer /* Add software bits in status register */
2342 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2343 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2344 1.28 bouyer idedma_ctl);
2345 1.14 bouyer }
2346 1.28 bouyer pciide_print_modes(cp);
2347 1.68.2.3 tron }
2348 1.68.2.3 tron
2349 1.68.2.3 tron void
2350 1.68.2.7 bouyer cmd646_9_irqack(chp)
2351 1.68.2.3 tron struct channel_softc *chp;
2352 1.68.2.3 tron {
2353 1.68.2.3 tron u_int32_t priirq, secirq;
2354 1.68.2.3 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2355 1.68.2.3 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2356 1.68.2.3 tron
2357 1.68.2.3 tron if (chp->channel == 0) {
2358 1.68.2.3 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2359 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2360 1.68.2.3 tron } else {
2361 1.68.2.3 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2362 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2363 1.68.2.3 tron }
2364 1.68.2.3 tron pciide_irqack(chp);
2365 1.1 cgd }
2366 1.1 cgd
2367 1.18 drochner void
2368 1.41 bouyer cy693_chip_map(sc, pa)
2369 1.18 drochner struct pciide_softc *sc;
2370 1.41 bouyer struct pci_attach_args *pa;
2371 1.41 bouyer {
2372 1.41 bouyer struct pciide_channel *cp;
2373 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2374 1.41 bouyer bus_size_t cmdsize, ctlsize;
2375 1.41 bouyer
2376 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2377 1.41 bouyer return;
2378 1.41 bouyer /*
2379 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2380 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2381 1.41 bouyer * the real channel
2382 1.41 bouyer */
2383 1.41 bouyer if (pa->pa_function == 1) {
2384 1.61 thorpej sc->sc_cy_compatchan = 0;
2385 1.41 bouyer } else if (pa->pa_function == 2) {
2386 1.61 thorpej sc->sc_cy_compatchan = 1;
2387 1.41 bouyer } else {
2388 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2389 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2390 1.41 bouyer return;
2391 1.41 bouyer }
2392 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2393 1.41 bouyer printf("%s: bus-master DMA support present",
2394 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2395 1.41 bouyer pciide_mapreg_dma(sc, pa);
2396 1.41 bouyer } else {
2397 1.41 bouyer printf("%s: hardware does not support DMA",
2398 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2399 1.41 bouyer sc->sc_dma_ok = 0;
2400 1.41 bouyer }
2401 1.41 bouyer printf("\n");
2402 1.39 mrg
2403 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2404 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2405 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2406 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2407 1.61 thorpej sc->sc_dma_ok = 0;
2408 1.61 thorpej }
2409 1.61 thorpej
2410 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2411 1.41 bouyer WDC_CAPABILITY_MODE;
2412 1.67 bouyer if (sc->sc_dma_ok) {
2413 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2414 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2415 1.67 bouyer }
2416 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2417 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2418 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2419 1.18 drochner
2420 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2421 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2422 1.39 mrg
2423 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2424 1.41 bouyer cp = &sc->pciide_channels[0];
2425 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2426 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2427 1.41 bouyer cp->wdc_channel.channel = 0;
2428 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2429 1.41 bouyer cp->wdc_channel.ch_queue =
2430 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2431 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2432 1.41 bouyer printf("%s primary channel: "
2433 1.41 bouyer "can't allocate memory for command queue",
2434 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2435 1.41 bouyer return;
2436 1.41 bouyer }
2437 1.41 bouyer printf("%s: primary channel %s to ",
2438 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2439 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2440 1.41 bouyer "configured" : "wired");
2441 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2442 1.41 bouyer printf("native-PCI");
2443 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2444 1.41 bouyer pciide_pci_intr);
2445 1.41 bouyer } else {
2446 1.41 bouyer printf("compatibility");
2447 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2448 1.41 bouyer &cmdsize, &ctlsize);
2449 1.41 bouyer }
2450 1.41 bouyer printf(" mode\n");
2451 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2452 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2453 1.41 bouyer wdcattach(&cp->wdc_channel);
2454 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2455 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2456 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2457 1.41 bouyer }
2458 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2459 1.41 bouyer if (cp->hw_ok == 0)
2460 1.41 bouyer return;
2461 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2462 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2463 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2464 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2465 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2466 1.28 bouyer }
2467 1.28 bouyer
2468 1.28 bouyer void
2469 1.28 bouyer cy693_setup_channel(chp)
2470 1.18 drochner struct channel_softc *chp;
2471 1.28 bouyer {
2472 1.18 drochner struct ata_drive_datas *drvp;
2473 1.18 drochner int drive;
2474 1.18 drochner u_int32_t cy_cmd_ctrl;
2475 1.18 drochner u_int32_t idedma_ctl;
2476 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2477 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2478 1.41 bouyer int dma_mode = -1;
2479 1.9 bouyer
2480 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2481 1.28 bouyer
2482 1.28 bouyer /* setup DMA if needed */
2483 1.28 bouyer pciide_channel_dma_setup(cp);
2484 1.28 bouyer
2485 1.18 drochner for (drive = 0; drive < 2; drive++) {
2486 1.18 drochner drvp = &chp->ch_drive[drive];
2487 1.18 drochner /* If no drive, skip */
2488 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2489 1.18 drochner continue;
2490 1.18 drochner /* add timing values, setup DMA if needed */
2491 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2492 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2493 1.41 bouyer /* use Multiword DMA */
2494 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2495 1.41 bouyer dma_mode = drvp->DMA_mode;
2496 1.18 drochner }
2497 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2498 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2499 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2500 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2501 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2502 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2503 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2504 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2505 1.18 drochner }
2506 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2507 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2508 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2509 1.61 thorpej
2510 1.61 thorpej if (dma_mode == -1)
2511 1.61 thorpej dma_mode = 0;
2512 1.61 thorpej
2513 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2514 1.61 thorpej /* Note: `multiple' is implied. */
2515 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2516 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2517 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2518 1.61 thorpej }
2519 1.61 thorpej
2520 1.28 bouyer pciide_print_modes(cp);
2521 1.61 thorpej
2522 1.18 drochner if (idedma_ctl != 0) {
2523 1.18 drochner /* Add software bits in status register */
2524 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2525 1.18 drochner IDEDMA_CTL, idedma_ctl);
2526 1.9 bouyer }
2527 1.1 cgd }
2528 1.1 cgd
2529 1.18 drochner void
2530 1.41 bouyer sis_chip_map(sc, pa)
2531 1.41 bouyer struct pciide_softc *sc;
2532 1.18 drochner struct pci_attach_args *pa;
2533 1.41 bouyer {
2534 1.18 drochner struct pciide_channel *cp;
2535 1.41 bouyer int channel;
2536 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2537 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2538 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2539 1.18 drochner bus_size_t cmdsize, ctlsize;
2540 1.9 bouyer
2541 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2542 1.18 drochner return;
2543 1.41 bouyer printf("%s: bus-master DMA support present",
2544 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2545 1.41 bouyer pciide_mapreg_dma(sc, pa);
2546 1.41 bouyer printf("\n");
2547 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2548 1.67 bouyer WDC_CAPABILITY_MODE;
2549 1.51 bouyer if (sc->sc_dma_ok) {
2550 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2551 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2552 1.51 bouyer if (rev >= 0xd0)
2553 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2554 1.51 bouyer }
2555 1.9 bouyer
2556 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2557 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2558 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2559 1.51 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2560 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2561 1.15 bouyer
2562 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2563 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2564 1.28 bouyer
2565 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2566 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2567 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2568 1.41 bouyer
2569 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2570 1.41 bouyer cp = &sc->pciide_channels[channel];
2571 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2572 1.41 bouyer continue;
2573 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2574 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2575 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2576 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2577 1.46 mycroft continue;
2578 1.41 bouyer }
2579 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2580 1.41 bouyer pciide_pci_intr);
2581 1.41 bouyer if (cp->hw_ok == 0)
2582 1.41 bouyer continue;
2583 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2584 1.41 bouyer if (channel == 0)
2585 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2586 1.41 bouyer else
2587 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2588 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2589 1.41 bouyer sis_ctr0);
2590 1.41 bouyer }
2591 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2592 1.41 bouyer if (cp->hw_ok == 0)
2593 1.41 bouyer continue;
2594 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2595 1.41 bouyer }
2596 1.28 bouyer }
2597 1.28 bouyer
2598 1.28 bouyer void
2599 1.28 bouyer sis_setup_channel(chp)
2600 1.15 bouyer struct channel_softc *chp;
2601 1.28 bouyer {
2602 1.15 bouyer struct ata_drive_datas *drvp;
2603 1.28 bouyer int drive;
2604 1.18 drochner u_int32_t sis_tim;
2605 1.18 drochner u_int32_t idedma_ctl;
2606 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2607 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2608 1.15 bouyer
2609 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2610 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2611 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2612 1.28 bouyer DEBUG_PROBE);
2613 1.28 bouyer sis_tim = 0;
2614 1.18 drochner idedma_ctl = 0;
2615 1.28 bouyer /* setup DMA if needed */
2616 1.28 bouyer pciide_channel_dma_setup(cp);
2617 1.28 bouyer
2618 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2619 1.28 bouyer drvp = &chp->ch_drive[drive];
2620 1.28 bouyer /* If no drive, skip */
2621 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2622 1.28 bouyer continue;
2623 1.28 bouyer /* add timing values, setup DMA if needed */
2624 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2625 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2626 1.28 bouyer goto pio;
2627 1.28 bouyer
2628 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2629 1.28 bouyer /* use Ultra/DMA */
2630 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2631 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2632 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2633 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2634 1.28 bouyer } else {
2635 1.28 bouyer /*
2636 1.28 bouyer * use Multiword DMA
2637 1.28 bouyer * Timings will be used for both PIO and DMA,
2638 1.28 bouyer * so adjust DMA mode if needed
2639 1.28 bouyer */
2640 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2641 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2642 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2643 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2644 1.32 bouyer drvp->PIO_mode - 2 : 0;
2645 1.28 bouyer if (drvp->DMA_mode == 0)
2646 1.28 bouyer drvp->PIO_mode = 0;
2647 1.28 bouyer }
2648 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2649 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2650 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2651 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2652 1.28 bouyer SIS_TIM_REC_OFF(drive);
2653 1.28 bouyer }
2654 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2655 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2656 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2657 1.18 drochner if (idedma_ctl != 0) {
2658 1.18 drochner /* Add software bits in status register */
2659 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2660 1.18 drochner IDEDMA_CTL, idedma_ctl);
2661 1.18 drochner }
2662 1.28 bouyer pciide_print_modes(cp);
2663 1.18 drochner }
2664 1.18 drochner
2665 1.18 drochner void
2666 1.41 bouyer acer_chip_map(sc, pa)
2667 1.41 bouyer struct pciide_softc *sc;
2668 1.18 drochner struct pci_attach_args *pa;
2669 1.41 bouyer {
2670 1.18 drochner struct pciide_channel *cp;
2671 1.41 bouyer int channel;
2672 1.41 bouyer pcireg_t cr, interface;
2673 1.18 drochner bus_size_t cmdsize, ctlsize;
2674 1.18 drochner
2675 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2676 1.18 drochner return;
2677 1.41 bouyer printf("%s: bus-master DMA support present",
2678 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2679 1.41 bouyer pciide_mapreg_dma(sc, pa);
2680 1.41 bouyer printf("\n");
2681 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2682 1.67 bouyer WDC_CAPABILITY_MODE;
2683 1.67 bouyer if (sc->sc_dma_ok) {
2684 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2685 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2686 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2687 1.67 bouyer }
2688 1.41 bouyer
2689 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2690 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2691 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2692 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2693 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2694 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2695 1.30 bouyer
2696 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2697 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2698 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2699 1.30 bouyer
2700 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2701 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2702 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2703 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2704 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2705 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2706 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2707 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2708 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2709 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2710 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2711 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2712 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2713 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2714 1.41 bouyer PCI_CLASS_REG));
2715 1.41 bouyer
2716 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2717 1.41 bouyer cp = &sc->pciide_channels[channel];
2718 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2719 1.41 bouyer continue;
2720 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2721 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2722 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2723 1.41 bouyer continue;
2724 1.41 bouyer }
2725 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2726 1.41 bouyer acer_pci_intr);
2727 1.41 bouyer if (cp->hw_ok == 0)
2728 1.41 bouyer continue;
2729 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2730 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2731 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2732 1.41 bouyer PCI_CLASS_REG, cr);
2733 1.41 bouyer }
2734 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2735 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2736 1.30 bouyer }
2737 1.30 bouyer }
2738 1.30 bouyer
2739 1.30 bouyer void
2740 1.30 bouyer acer_setup_channel(chp)
2741 1.30 bouyer struct channel_softc *chp;
2742 1.30 bouyer {
2743 1.30 bouyer struct ata_drive_datas *drvp;
2744 1.30 bouyer int drive;
2745 1.30 bouyer u_int32_t acer_fifo_udma;
2746 1.30 bouyer u_int32_t idedma_ctl;
2747 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2748 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2749 1.30 bouyer
2750 1.30 bouyer idedma_ctl = 0;
2751 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2752 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2753 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2754 1.30 bouyer /* setup DMA if needed */
2755 1.30 bouyer pciide_channel_dma_setup(cp);
2756 1.30 bouyer
2757 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2758 1.30 bouyer drvp = &chp->ch_drive[drive];
2759 1.30 bouyer /* If no drive, skip */
2760 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2761 1.30 bouyer continue;
2762 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2763 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2764 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2765 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2766 1.30 bouyer /* clear FIFO/DMA mode */
2767 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2768 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2769 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2770 1.30 bouyer
2771 1.30 bouyer /* add timing values, setup DMA if needed */
2772 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2773 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2774 1.30 bouyer acer_fifo_udma |=
2775 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2776 1.30 bouyer goto pio;
2777 1.30 bouyer }
2778 1.30 bouyer
2779 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2780 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2781 1.30 bouyer /* use Ultra/DMA */
2782 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2783 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2784 1.30 bouyer acer_fifo_udma |=
2785 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2786 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2787 1.30 bouyer } else {
2788 1.30 bouyer /*
2789 1.30 bouyer * use Multiword DMA
2790 1.30 bouyer * Timings will be used for both PIO and DMA,
2791 1.30 bouyer * so adjust DMA mode if needed
2792 1.30 bouyer */
2793 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2794 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2795 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2796 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2797 1.32 bouyer drvp->PIO_mode - 2 : 0;
2798 1.30 bouyer if (drvp->DMA_mode == 0)
2799 1.30 bouyer drvp->PIO_mode = 0;
2800 1.30 bouyer }
2801 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2802 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2803 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2804 1.30 bouyer acer_pio[drvp->PIO_mode]);
2805 1.30 bouyer }
2806 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2807 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2808 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2809 1.30 bouyer if (idedma_ctl != 0) {
2810 1.30 bouyer /* Add software bits in status register */
2811 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2812 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2813 1.30 bouyer }
2814 1.30 bouyer pciide_print_modes(cp);
2815 1.30 bouyer }
2816 1.30 bouyer
2817 1.41 bouyer int
2818 1.41 bouyer acer_pci_intr(arg)
2819 1.41 bouyer void *arg;
2820 1.41 bouyer {
2821 1.41 bouyer struct pciide_softc *sc = arg;
2822 1.41 bouyer struct pciide_channel *cp;
2823 1.41 bouyer struct channel_softc *wdc_cp;
2824 1.41 bouyer int i, rv, crv;
2825 1.41 bouyer u_int32_t chids;
2826 1.41 bouyer
2827 1.41 bouyer rv = 0;
2828 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2829 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2830 1.41 bouyer cp = &sc->pciide_channels[i];
2831 1.41 bouyer wdc_cp = &cp->wdc_channel;
2832 1.41 bouyer /* If a compat channel skip. */
2833 1.41 bouyer if (cp->compat)
2834 1.41 bouyer continue;
2835 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
2836 1.41 bouyer crv = wdcintr(wdc_cp);
2837 1.41 bouyer if (crv == 0)
2838 1.41 bouyer printf("%s:%d: bogus intr\n",
2839 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2840 1.41 bouyer else
2841 1.41 bouyer rv = 1;
2842 1.41 bouyer }
2843 1.41 bouyer }
2844 1.41 bouyer return rv;
2845 1.41 bouyer }
2846 1.41 bouyer
2847 1.67 bouyer void
2848 1.67 bouyer hpt_chip_map(sc, pa)
2849 1.67 bouyer struct pciide_softc *sc;
2850 1.67 bouyer struct pci_attach_args *pa;
2851 1.67 bouyer {
2852 1.67 bouyer struct pciide_channel *cp;
2853 1.67 bouyer int i, compatchan, revision;
2854 1.67 bouyer pcireg_t interface;
2855 1.67 bouyer bus_size_t cmdsize, ctlsize;
2856 1.67 bouyer
2857 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
2858 1.67 bouyer return;
2859 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
2860 1.67 bouyer
2861 1.67 bouyer /*
2862 1.67 bouyer * when the chip is in native mode it identifies itself as a
2863 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
2864 1.67 bouyer */
2865 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
2866 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
2867 1.67 bouyer } else {
2868 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2869 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
2870 1.67 bouyer if (revision == HPT370_REV)
2871 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
2872 1.67 bouyer }
2873 1.67 bouyer
2874 1.67 bouyer printf("%s: bus-master DMA support present",
2875 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2876 1.67 bouyer pciide_mapreg_dma(sc, pa);
2877 1.67 bouyer printf("\n");
2878 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2879 1.67 bouyer WDC_CAPABILITY_MODE;
2880 1.67 bouyer if (sc->sc_dma_ok) {
2881 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2882 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2883 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2884 1.67 bouyer }
2885 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
2886 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
2887 1.67 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2888 1.67 bouyer
2889 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
2890 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2891 1.67 bouyer if (revision == HPT366_REV) {
2892 1.67 bouyer /*
2893 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
2894 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
2895 1.67 bouyer * with the real channel
2896 1.67 bouyer */
2897 1.67 bouyer if (pa->pa_function == 0) {
2898 1.67 bouyer compatchan = 0;
2899 1.67 bouyer } else if (pa->pa_function == 1) {
2900 1.67 bouyer compatchan = 1;
2901 1.67 bouyer } else {
2902 1.67 bouyer printf("%s: unexpected PCI function %d\n",
2903 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2904 1.67 bouyer return;
2905 1.67 bouyer }
2906 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
2907 1.67 bouyer } else {
2908 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
2909 1.67 bouyer }
2910 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2911 1.68.2.4 bouyer cp = &sc->pciide_channels[i];
2912 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
2913 1.67 bouyer compatchan = i;
2914 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
2915 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
2916 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
2917 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2918 1.67 bouyer continue;
2919 1.67 bouyer }
2920 1.67 bouyer }
2921 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
2922 1.67 bouyer continue;
2923 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
2924 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
2925 1.67 bouyer &ctlsize, hpt_pci_intr);
2926 1.67 bouyer } else {
2927 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2928 1.67 bouyer &cmdsize, &ctlsize);
2929 1.67 bouyer }
2930 1.67 bouyer if (cp->hw_ok == 0)
2931 1.67 bouyer return;
2932 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2933 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2934 1.67 bouyer wdcattach(&cp->wdc_channel);
2935 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
2936 1.67 bouyer }
2937 1.68.2.9 bouyer if (revision == HPT370_REV) {
2938 1.68.2.9 bouyer /*
2939 1.68.2.9 bouyer * HPT370_REV has a bit to disable interrupts, make sure
2940 1.68.2.9 bouyer * to clear it
2941 1.68.2.9 bouyer */
2942 1.68.2.9 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
2943 1.68.2.9 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
2944 1.68.2.9 bouyer ~HPT_CSEL_IRQDIS);
2945 1.68.2.9 bouyer }
2946 1.67 bouyer return;
2947 1.67 bouyer }
2948 1.67 bouyer
2949 1.67 bouyer
2950 1.67 bouyer void
2951 1.67 bouyer hpt_setup_channel(chp)
2952 1.67 bouyer struct channel_softc *chp;
2953 1.67 bouyer {
2954 1.67 bouyer struct ata_drive_datas *drvp;
2955 1.67 bouyer int drive;
2956 1.67 bouyer int cable;
2957 1.67 bouyer u_int32_t before, after;
2958 1.67 bouyer u_int32_t idedma_ctl;
2959 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2960 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2961 1.67 bouyer
2962 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
2963 1.67 bouyer
2964 1.67 bouyer /* setup DMA if needed */
2965 1.67 bouyer pciide_channel_dma_setup(cp);
2966 1.67 bouyer
2967 1.67 bouyer idedma_ctl = 0;
2968 1.67 bouyer
2969 1.67 bouyer /* Per drive settings */
2970 1.67 bouyer for (drive = 0; drive < 2; drive++) {
2971 1.67 bouyer drvp = &chp->ch_drive[drive];
2972 1.67 bouyer /* If no drive, skip */
2973 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2974 1.67 bouyer continue;
2975 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
2976 1.67 bouyer HPT_IDETIM(chp->channel, drive));
2977 1.67 bouyer
2978 1.67 bouyer /* add timing values, setup DMA if needed */
2979 1.67 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2980 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
2981 1.67 bouyer drvp->UDMA_mode > 2)
2982 1.67 bouyer drvp->UDMA_mode = 2;
2983 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
2984 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
2985 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
2986 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2987 1.67 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
2988 1.67 bouyer /*
2989 1.67 bouyer * use Multiword DMA.
2990 1.67 bouyer * Timings will be used for both PIO and DMA, so adjust
2991 1.67 bouyer * DMA mode if needed
2992 1.67 bouyer */
2993 1.67 bouyer if (drvp->PIO_mode >= 3 &&
2994 1.67 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2995 1.67 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2996 1.67 bouyer }
2997 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
2998 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
2999 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3000 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3001 1.67 bouyer } else {
3002 1.67 bouyer /* PIO only */
3003 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3004 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3005 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3006 1.67 bouyer }
3007 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3008 1.67 bouyer HPT_IDETIM(chp->channel, drive), after);
3009 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3010 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3011 1.67 bouyer after, before), DEBUG_PROBE);
3012 1.67 bouyer }
3013 1.67 bouyer if (idedma_ctl != 0) {
3014 1.67 bouyer /* Add software bits in status register */
3015 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3016 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3017 1.67 bouyer }
3018 1.67 bouyer pciide_print_modes(cp);
3019 1.67 bouyer }
3020 1.67 bouyer
3021 1.67 bouyer int
3022 1.67 bouyer hpt_pci_intr(arg)
3023 1.67 bouyer void *arg;
3024 1.67 bouyer {
3025 1.67 bouyer struct pciide_softc *sc = arg;
3026 1.67 bouyer struct pciide_channel *cp;
3027 1.67 bouyer struct channel_softc *wdc_cp;
3028 1.67 bouyer int rv = 0;
3029 1.67 bouyer int dmastat, i, crv;
3030 1.67 bouyer
3031 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3032 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3033 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3034 1.67 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3035 1.67 bouyer continue;
3036 1.67 bouyer cp = &sc->pciide_channels[i];
3037 1.67 bouyer wdc_cp = &cp->wdc_channel;
3038 1.67 bouyer crv = wdcintr(wdc_cp);
3039 1.67 bouyer if (crv == 0) {
3040 1.67 bouyer printf("%s:%d: bogus intr\n",
3041 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3042 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3043 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3044 1.67 bouyer } else
3045 1.67 bouyer rv = 1;
3046 1.67 bouyer }
3047 1.67 bouyer return rv;
3048 1.67 bouyer }
3049 1.67 bouyer
3050 1.67 bouyer
3051 1.48 bouyer /* A macro to test product */
3052 1.68.2.13 enami #define PDC_IS_262(sc) \
3053 1.68.2.13 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3054 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3055 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3056 1.48 bouyer
3057 1.30 bouyer void
3058 1.41 bouyer pdc202xx_chip_map(sc, pa)
3059 1.41 bouyer struct pciide_softc *sc;
3060 1.30 bouyer struct pci_attach_args *pa;
3061 1.41 bouyer {
3062 1.30 bouyer struct pciide_channel *cp;
3063 1.41 bouyer int channel;
3064 1.41 bouyer pcireg_t interface, st, mode;
3065 1.30 bouyer bus_size_t cmdsize, ctlsize;
3066 1.41 bouyer
3067 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3068 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
3069 1.41 bouyer DEBUG_PROBE);
3070 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3071 1.41 bouyer return;
3072 1.41 bouyer
3073 1.41 bouyer /* turn off RAID mode */
3074 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
3075 1.31 bouyer
3076 1.31 bouyer /*
3077 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3078 1.41 bouyer * mode. We have to fake interface
3079 1.31 bouyer */
3080 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3081 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
3082 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3083 1.41 bouyer
3084 1.41 bouyer printf("%s: bus-master DMA support present",
3085 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3086 1.41 bouyer pciide_mapreg_dma(sc, pa);
3087 1.41 bouyer printf("\n");
3088 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3089 1.41 bouyer WDC_CAPABILITY_MODE;
3090 1.67 bouyer if (sc->sc_dma_ok) {
3091 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3092 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3093 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3094 1.67 bouyer }
3095 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3096 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3097 1.48 bouyer if (PDC_IS_262(sc))
3098 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3099 1.41 bouyer else
3100 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3101 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3102 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3103 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3104 1.41 bouyer
3105 1.41 bouyer /* setup failsafe defaults */
3106 1.41 bouyer mode = 0;
3107 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3108 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3109 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3110 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3111 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3112 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3113 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3114 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3115 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3116 1.41 bouyer DEBUG_PROBE);
3117 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3118 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
3119 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3120 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3121 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3122 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3123 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3124 1.41 bouyer mode);
3125 1.41 bouyer }
3126 1.41 bouyer
3127 1.41 bouyer mode = PDC2xx_SCR_DMA;
3128 1.48 bouyer if (PDC_IS_262(sc)) {
3129 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3130 1.48 bouyer } else {
3131 1.48 bouyer /* the BIOS set it up this way */
3132 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3133 1.48 bouyer }
3134 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3135 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3136 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3137 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3138 1.41 bouyer DEBUG_PROBE);
3139 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3140 1.41 bouyer
3141 1.41 bouyer /* controller initial state register is OK even without BIOS */
3142 1.48 bouyer /* Set DMA mode to IDE DMA compatibility */
3143 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3144 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3145 1.41 bouyer DEBUG_PROBE);
3146 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3147 1.41 bouyer mode | 0x1);
3148 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3149 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3150 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3151 1.41 bouyer mode | 0x1);
3152 1.41 bouyer
3153 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3154 1.41 bouyer cp = &sc->pciide_channels[channel];
3155 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3156 1.41 bouyer continue;
3157 1.48 bouyer if ((st & (PDC_IS_262(sc) ?
3158 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3159 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3160 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3161 1.41 bouyer continue;
3162 1.41 bouyer }
3163 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3164 1.41 bouyer pdc202xx_pci_intr);
3165 1.41 bouyer if (cp->hw_ok == 0)
3166 1.41 bouyer continue;
3167 1.60 gmcgarry if (pciide_chan_candisable(cp))
3168 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3169 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3170 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3171 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3172 1.41 bouyer }
3173 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3174 1.41 bouyer DEBUG_PROBE);
3175 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3176 1.41 bouyer return;
3177 1.41 bouyer }
3178 1.41 bouyer
3179 1.41 bouyer void
3180 1.41 bouyer pdc202xx_setup_channel(chp)
3181 1.41 bouyer struct channel_softc *chp;
3182 1.41 bouyer {
3183 1.41 bouyer struct ata_drive_datas *drvp;
3184 1.41 bouyer int drive;
3185 1.48 bouyer pcireg_t mode, st;
3186 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3187 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3188 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3189 1.48 bouyer int channel = chp->channel;
3190 1.41 bouyer
3191 1.41 bouyer /* setup DMA if needed */
3192 1.41 bouyer pciide_channel_dma_setup(cp);
3193 1.30 bouyer
3194 1.41 bouyer idedma_ctl = 0;
3195 1.48 bouyer
3196 1.48 bouyer /* Per channel settings */
3197 1.48 bouyer if (PDC_IS_262(sc)) {
3198 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3199 1.48 bouyer PDC262_U66);
3200 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3201 1.48 bouyer /* Trimm UDMA mode */
3202 1.68.2.1 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3203 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3204 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3205 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3206 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3207 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3208 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3209 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3210 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3211 1.48 bouyer }
3212 1.48 bouyer /* Set U66 if needed */
3213 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3214 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3215 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3216 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3217 1.48 bouyer scr |= PDC262_U66_EN(channel);
3218 1.48 bouyer else
3219 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3220 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3221 1.48 bouyer PDC262_U66, scr);
3222 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3223 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3224 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3225 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3226 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3227 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3228 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3229 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3230 1.48 bouyer atapi = 0;
3231 1.48 bouyer else
3232 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3233 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3234 1.48 bouyer PDC262_ATAPI(channel), atapi);
3235 1.48 bouyer }
3236 1.48 bouyer }
3237 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3238 1.41 bouyer drvp = &chp->ch_drive[drive];
3239 1.41 bouyer /* If no drive, skip */
3240 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3241 1.41 bouyer continue;
3242 1.48 bouyer mode = 0;
3243 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3244 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3245 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3246 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3247 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3248 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3249 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3250 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3251 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3252 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3253 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3254 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3255 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3256 1.41 bouyer } else {
3257 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3258 1.41 bouyer pdc2xx_dma_mb[0]);
3259 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3260 1.41 bouyer pdc2xx_dma_mc[0]);
3261 1.41 bouyer }
3262 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3263 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3264 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3265 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3266 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3267 1.48 bouyer if (drvp->PIO_mode >= 3) {
3268 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3269 1.48 bouyer if (drive == 0)
3270 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3271 1.48 bouyer }
3272 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3273 1.41 bouyer "timings 0x%x\n",
3274 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3275 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3276 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3277 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3278 1.41 bouyer }
3279 1.41 bouyer if (idedma_ctl != 0) {
3280 1.41 bouyer /* Add software bits in status register */
3281 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3282 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3283 1.30 bouyer }
3284 1.41 bouyer pciide_print_modes(cp);
3285 1.41 bouyer }
3286 1.41 bouyer
3287 1.41 bouyer int
3288 1.41 bouyer pdc202xx_pci_intr(arg)
3289 1.41 bouyer void *arg;
3290 1.41 bouyer {
3291 1.41 bouyer struct pciide_softc *sc = arg;
3292 1.41 bouyer struct pciide_channel *cp;
3293 1.41 bouyer struct channel_softc *wdc_cp;
3294 1.41 bouyer int i, rv, crv;
3295 1.41 bouyer u_int32_t scr;
3296 1.30 bouyer
3297 1.41 bouyer rv = 0;
3298 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3299 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3300 1.41 bouyer cp = &sc->pciide_channels[i];
3301 1.41 bouyer wdc_cp = &cp->wdc_channel;
3302 1.41 bouyer /* If a compat channel skip. */
3303 1.41 bouyer if (cp->compat)
3304 1.41 bouyer continue;
3305 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3306 1.41 bouyer crv = wdcintr(wdc_cp);
3307 1.41 bouyer if (crv == 0)
3308 1.41 bouyer printf("%s:%d: bogus intr\n",
3309 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3310 1.41 bouyer else
3311 1.41 bouyer rv = 1;
3312 1.41 bouyer }
3313 1.15 bouyer }
3314 1.41 bouyer return rv;
3315 1.59 scw }
3316 1.59 scw
3317 1.59 scw void
3318 1.59 scw opti_chip_map(sc, pa)
3319 1.59 scw struct pciide_softc *sc;
3320 1.59 scw struct pci_attach_args *pa;
3321 1.59 scw {
3322 1.59 scw struct pciide_channel *cp;
3323 1.59 scw bus_size_t cmdsize, ctlsize;
3324 1.59 scw pcireg_t interface;
3325 1.59 scw u_int8_t init_ctrl;
3326 1.59 scw int channel;
3327 1.59 scw
3328 1.59 scw if (pciide_chipen(sc, pa) == 0)
3329 1.59 scw return;
3330 1.59 scw printf("%s: bus-master DMA support present",
3331 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3332 1.59 scw pciide_mapreg_dma(sc, pa);
3333 1.59 scw printf("\n");
3334 1.59 scw
3335 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3336 1.66 scw WDC_CAPABILITY_MODE;
3337 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3338 1.59 scw if (sc->sc_dma_ok) {
3339 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3340 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3341 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3342 1.59 scw }
3343 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3344 1.59 scw
3345 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3346 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3347 1.59 scw
3348 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3349 1.59 scw OPTI_REG_INIT_CONTROL);
3350 1.59 scw
3351 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3352 1.59 scw
3353 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3354 1.59 scw cp = &sc->pciide_channels[channel];
3355 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3356 1.59 scw continue;
3357 1.59 scw if (channel == 1 &&
3358 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3359 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3360 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3361 1.59 scw continue;
3362 1.59 scw }
3363 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3364 1.59 scw pciide_pci_intr);
3365 1.59 scw if (cp->hw_ok == 0)
3366 1.59 scw continue;
3367 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3368 1.59 scw if (cp->hw_ok == 0)
3369 1.59 scw continue;
3370 1.59 scw opti_setup_channel(&cp->wdc_channel);
3371 1.59 scw }
3372 1.59 scw }
3373 1.59 scw
3374 1.59 scw void
3375 1.59 scw opti_setup_channel(chp)
3376 1.59 scw struct channel_softc *chp;
3377 1.59 scw {
3378 1.59 scw struct ata_drive_datas *drvp;
3379 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3380 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3381 1.66 scw int drive, spd;
3382 1.59 scw int mode[2];
3383 1.59 scw u_int8_t rv, mr;
3384 1.59 scw
3385 1.59 scw /*
3386 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3387 1.59 scw * Miscellaneous Register are always zero initially.
3388 1.59 scw */
3389 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3390 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3391 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3392 1.59 scw OPTI_MISC_INDEX_MASK);
3393 1.59 scw
3394 1.59 scw /* Prime the control register before setting timing values */
3395 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3396 1.59 scw
3397 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3398 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3399 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3400 1.66 scw
3401 1.59 scw /* setup DMA if needed */
3402 1.59 scw pciide_channel_dma_setup(cp);
3403 1.59 scw
3404 1.59 scw for (drive = 0; drive < 2; drive++) {
3405 1.59 scw drvp = &chp->ch_drive[drive];
3406 1.59 scw /* If no drive, skip */
3407 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3408 1.59 scw mode[drive] = -1;
3409 1.59 scw continue;
3410 1.59 scw }
3411 1.59 scw
3412 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3413 1.59 scw /*
3414 1.59 scw * Timings will be used for both PIO and DMA,
3415 1.59 scw * so adjust DMA mode if needed
3416 1.59 scw */
3417 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3418 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3419 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3420 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3421 1.59 scw drvp->PIO_mode - 2 : 0;
3422 1.59 scw if (drvp->DMA_mode == 0)
3423 1.59 scw drvp->PIO_mode = 0;
3424 1.59 scw
3425 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3426 1.59 scw } else
3427 1.59 scw mode[drive] = drvp->PIO_mode;
3428 1.59 scw
3429 1.59 scw if (drive && mode[0] >= 0 &&
3430 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3431 1.59 scw /*
3432 1.59 scw * Can't have two drives using different values
3433 1.59 scw * for `Address Setup Time'.
3434 1.59 scw * Slow down the faster drive to compensate.
3435 1.59 scw */
3436 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3437 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3438 1.59 scw
3439 1.59 scw mode[d] = mode[1-d];
3440 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3441 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3442 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3443 1.59 scw }
3444 1.59 scw }
3445 1.59 scw
3446 1.59 scw for (drive = 0; drive < 2; drive++) {
3447 1.59 scw int m;
3448 1.59 scw if ((m = mode[drive]) < 0)
3449 1.59 scw continue;
3450 1.59 scw
3451 1.59 scw /* Set the Address Setup Time and select appropriate index */
3452 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3453 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3454 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3455 1.59 scw
3456 1.59 scw /* Set the pulse width and recovery timing parameters */
3457 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3458 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3459 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3460 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3461 1.59 scw
3462 1.59 scw /* Set the Enhanced Mode register appropriately */
3463 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3464 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3465 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3466 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3467 1.59 scw }
3468 1.59 scw
3469 1.59 scw /* Finally, enable the timings */
3470 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3471 1.59 scw
3472 1.59 scw pciide_print_modes(cp);
3473 1.1 cgd }
3474