pciide.c revision 1.68.2.15 1 1.68.2.15 he /* $NetBSD: pciide.c,v 1.68.2.15 2000/12/15 04:30:47 he Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.41 bouyer * Copyright (c) 1999 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.36 ross #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.36 ross #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.49 thorpej #include <machine/endian.h>
100 1.49 thorpej
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.61 thorpej #include <dev/pci/cy82c693var.h>
121 1.61 thorpej
122 1.68.2.11 bouyer #include "opt_pciide.h"
123 1.68.2.11 bouyer
124 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
125 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
126 1.39 mrg int));
127 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
128 1.39 mrg int, u_int8_t));
129 1.39 mrg
130 1.14 bouyer static __inline u_int8_t
131 1.14 bouyer pciide_pci_read(pc, pa, reg)
132 1.14 bouyer pci_chipset_tag_t pc;
133 1.14 bouyer pcitag_t pa;
134 1.14 bouyer int reg;
135 1.14 bouyer {
136 1.39 mrg
137 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
138 1.39 mrg ((reg & 0x03) * 8) & 0xff);
139 1.14 bouyer }
140 1.14 bouyer
141 1.14 bouyer static __inline void
142 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
143 1.14 bouyer pci_chipset_tag_t pc;
144 1.14 bouyer pcitag_t pa;
145 1.14 bouyer int reg;
146 1.14 bouyer u_int8_t val;
147 1.14 bouyer {
148 1.14 bouyer pcireg_t pcival;
149 1.14 bouyer
150 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
151 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
152 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
153 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
154 1.14 bouyer }
155 1.9 bouyer
156 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
157 1.9 bouyer
158 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
159 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
160 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
161 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
162 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
163 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
164 1.9 bouyer
165 1.53 bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
166 1.53 bouyer void amd756_setup_channel __P((struct channel_softc*));
167 1.53 bouyer
168 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
170 1.9 bouyer
171 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
172 1.68.2.2 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
173 1.68.2.2 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
174 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
175 1.41 bouyer struct pciide_softc *, int));
176 1.41 bouyer int cmd_pci_intr __P((void *));
177 1.68.2.7 bouyer void cmd646_9_irqack __P((struct channel_softc *));
178 1.18 drochner
179 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
180 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
181 1.18 drochner
182 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
183 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
184 1.9 bouyer
185 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
186 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
187 1.41 bouyer int acer_pci_intr __P((void *));
188 1.41 bouyer
189 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
190 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
191 1.41 bouyer int pdc202xx_pci_intr __P((void *));
192 1.30 bouyer
193 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
194 1.59 scw void opti_setup_channel __P((struct channel_softc*));
195 1.59 scw
196 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
197 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
198 1.67 bouyer int hpt_pci_intr __P((void *));
199 1.67 bouyer
200 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
201 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
202 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
203 1.56 bouyer void pciide_dma_start __P((void*, int, int));
204 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
205 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
206 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
207 1.9 bouyer
208 1.9 bouyer struct pciide_product_desc {
209 1.39 mrg u_int32_t ide_product;
210 1.39 mrg int ide_flags;
211 1.39 mrg const char *ide_name;
212 1.41 bouyer /* map and setup chip, probe drives */
213 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
214 1.9 bouyer };
215 1.9 bouyer
216 1.9 bouyer /* Flags for ide_flags */
217 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
218 1.9 bouyer
219 1.9 bouyer /* Default product description for devices not known from this controller */
220 1.9 bouyer const struct pciide_product_desc default_product_desc = {
221 1.39 mrg 0,
222 1.39 mrg 0,
223 1.39 mrg "Generic PCI IDE controller",
224 1.41 bouyer default_chip_map,
225 1.9 bouyer };
226 1.1 cgd
227 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
228 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
229 1.39 mrg 0,
230 1.39 mrg "Intel 82092AA IDE controller",
231 1.41 bouyer default_chip_map,
232 1.39 mrg },
233 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
234 1.39 mrg 0,
235 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
236 1.41 bouyer piix_chip_map,
237 1.39 mrg },
238 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
239 1.39 mrg 0,
240 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
241 1.41 bouyer piix_chip_map,
242 1.39 mrg },
243 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
244 1.39 mrg 0,
245 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
246 1.41 bouyer piix_chip_map,
247 1.39 mrg },
248 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
249 1.42 bouyer 0,
250 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
251 1.42 bouyer piix_chip_map,
252 1.42 bouyer },
253 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
254 1.42 bouyer 0,
255 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
256 1.42 bouyer piix_chip_map,
257 1.42 bouyer },
258 1.68.2.15 he { PCI_PRODUCT_INTEL_82801BA_IDE,
259 1.68.2.15 he 0,
260 1.68.2.15 he "Intel 82801BA IDE Controller (ICH2)",
261 1.68.2.15 he piix_chip_map,
262 1.68.2.15 he },
263 1.39 mrg { 0,
264 1.39 mrg 0,
265 1.39 mrg NULL,
266 1.39 mrg }
267 1.9 bouyer };
268 1.39 mrg
269 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
270 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
271 1.53 bouyer 0,
272 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
273 1.53 bouyer amd756_chip_map
274 1.53 bouyer },
275 1.53 bouyer { 0,
276 1.53 bouyer 0,
277 1.53 bouyer NULL,
278 1.53 bouyer }
279 1.53 bouyer };
280 1.53 bouyer
281 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
282 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
283 1.41 bouyer 0,
284 1.39 mrg "CMD Technology PCI0640",
285 1.41 bouyer cmd_chip_map
286 1.39 mrg },
287 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
288 1.41 bouyer 0,
289 1.39 mrg "CMD Technology PCI0643",
290 1.68.2.2 bouyer cmd0643_9_chip_map,
291 1.39 mrg },
292 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
293 1.41 bouyer 0,
294 1.39 mrg "CMD Technology PCI0646",
295 1.68.2.2 bouyer cmd0643_9_chip_map,
296 1.68.2.2 bouyer },
297 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_648,
298 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
299 1.68.2.2 bouyer "CMD Technology PCI0648",
300 1.68.2.2 bouyer cmd0643_9_chip_map,
301 1.68.2.2 bouyer },
302 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_649,
303 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
304 1.68.2.2 bouyer "CMD Technology PCI0649",
305 1.68.2.2 bouyer cmd0643_9_chip_map,
306 1.39 mrg },
307 1.39 mrg { 0,
308 1.39 mrg 0,
309 1.39 mrg NULL,
310 1.39 mrg }
311 1.9 bouyer };
312 1.9 bouyer
313 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
314 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
315 1.39 mrg 0,
316 1.62 soren "VIA Tech VT82C586 IDE Controller",
317 1.41 bouyer apollo_chip_map,
318 1.39 mrg },
319 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
320 1.39 mrg 0,
321 1.62 soren "VIA Tech VT82C586A IDE Controller",
322 1.41 bouyer apollo_chip_map,
323 1.39 mrg },
324 1.39 mrg { 0,
325 1.39 mrg 0,
326 1.39 mrg NULL,
327 1.39 mrg }
328 1.18 drochner };
329 1.18 drochner
330 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
331 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
332 1.39 mrg 0,
333 1.64 thorpej "Cypress 82C693 IDE Controller",
334 1.41 bouyer cy693_chip_map,
335 1.39 mrg },
336 1.39 mrg { 0,
337 1.39 mrg 0,
338 1.39 mrg NULL,
339 1.39 mrg }
340 1.18 drochner };
341 1.18 drochner
342 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
343 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
344 1.39 mrg 0,
345 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
346 1.41 bouyer sis_chip_map,
347 1.39 mrg },
348 1.39 mrg { 0,
349 1.39 mrg 0,
350 1.39 mrg NULL,
351 1.39 mrg }
352 1.9 bouyer };
353 1.9 bouyer
354 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
355 1.39 mrg { PCI_PRODUCT_ALI_M5229,
356 1.39 mrg 0,
357 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
358 1.41 bouyer acer_chip_map,
359 1.39 mrg },
360 1.39 mrg { 0,
361 1.39 mrg 0,
362 1.41 bouyer NULL,
363 1.41 bouyer }
364 1.41 bouyer };
365 1.41 bouyer
366 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
367 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
368 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
369 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
370 1.41 bouyer pdc202xx_chip_map,
371 1.41 bouyer },
372 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
373 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
374 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
375 1.68.2.5 enami pdc202xx_chip_map,
376 1.68.2.5 enami },
377 1.68.2.5 enami { PCI_PRODUCT_PROMISE_ULTRA100,
378 1.68.2.12 enami IDE_PCI_CLASS_OVERRIDE,
379 1.68.2.12 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
380 1.68.2.12 enami pdc202xx_chip_map,
381 1.68.2.12 enami },
382 1.68.2.12 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
383 1.68.2.5 enami IDE_PCI_CLASS_OVERRIDE,
384 1.68.2.5 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
385 1.41 bouyer pdc202xx_chip_map,
386 1.41 bouyer },
387 1.41 bouyer { 0,
388 1.39 mrg 0,
389 1.39 mrg NULL,
390 1.39 mrg }
391 1.30 bouyer };
392 1.30 bouyer
393 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
394 1.59 scw { PCI_PRODUCT_OPTI_82C621,
395 1.59 scw 0,
396 1.59 scw "OPTi 82c621 PCI IDE controller",
397 1.59 scw opti_chip_map,
398 1.59 scw },
399 1.59 scw { PCI_PRODUCT_OPTI_82C568,
400 1.59 scw 0,
401 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
402 1.59 scw opti_chip_map,
403 1.59 scw },
404 1.59 scw { PCI_PRODUCT_OPTI_82D568,
405 1.59 scw 0,
406 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
407 1.59 scw opti_chip_map,
408 1.59 scw },
409 1.59 scw { 0,
410 1.59 scw 0,
411 1.59 scw NULL,
412 1.59 scw }
413 1.59 scw };
414 1.59 scw
415 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
416 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
417 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
418 1.68 bouyer "Triones/Highpoint HPT366/370 IDE Controller",
419 1.67 bouyer hpt_chip_map,
420 1.67 bouyer },
421 1.67 bouyer { 0,
422 1.67 bouyer 0,
423 1.67 bouyer NULL,
424 1.67 bouyer }
425 1.67 bouyer };
426 1.67 bouyer
427 1.9 bouyer struct pciide_vendor_desc {
428 1.39 mrg u_int32_t ide_vendor;
429 1.39 mrg const struct pciide_product_desc *ide_products;
430 1.9 bouyer };
431 1.9 bouyer
432 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
433 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
434 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
435 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
436 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
437 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
438 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
439 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
440 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
441 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
442 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
443 1.39 mrg { 0, NULL }
444 1.1 cgd };
445 1.1 cgd
446 1.13 bouyer /* options passed via the 'flags' config keyword */
447 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
448 1.13 bouyer
449 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
450 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
451 1.1 cgd
452 1.1 cgd struct cfattach pciide_ca = {
453 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
454 1.1 cgd };
455 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
456 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
457 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
458 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
459 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
460 1.41 bouyer int (*pci_intr) __P((void *))));
461 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
462 1.41 bouyer struct pci_attach_args *));
463 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
464 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
465 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
466 1.41 bouyer int (*pci_intr) __P((void *))));
467 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
468 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
469 1.28 bouyer struct pciide_channel *, int, int));
470 1.5 cgd int pciide_print __P((void *, const char *pnp));
471 1.1 cgd int pciide_compat_intr __P((void *));
472 1.1 cgd int pciide_pci_intr __P((void *));
473 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
474 1.1 cgd
475 1.39 mrg const struct pciide_product_desc *
476 1.9 bouyer pciide_lookup_product(id)
477 1.39 mrg u_int32_t id;
478 1.9 bouyer {
479 1.39 mrg const struct pciide_product_desc *pp;
480 1.39 mrg const struct pciide_vendor_desc *vp;
481 1.9 bouyer
482 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
483 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
484 1.39 mrg break;
485 1.9 bouyer
486 1.39 mrg if ((pp = vp->ide_products) == NULL)
487 1.39 mrg return NULL;
488 1.9 bouyer
489 1.39 mrg for (; pp->ide_name != NULL; pp++)
490 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
491 1.39 mrg break;
492 1.9 bouyer
493 1.39 mrg if (pp->ide_name == NULL)
494 1.39 mrg return NULL;
495 1.39 mrg return pp;
496 1.9 bouyer }
497 1.6 cgd
498 1.1 cgd int
499 1.1 cgd pciide_match(parent, match, aux)
500 1.1 cgd struct device *parent;
501 1.1 cgd struct cfdata *match;
502 1.1 cgd void *aux;
503 1.1 cgd {
504 1.1 cgd struct pci_attach_args *pa = aux;
505 1.41 bouyer const struct pciide_product_desc *pp;
506 1.1 cgd
507 1.1 cgd /*
508 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
509 1.1 cgd * If it is, we assume that we can deal with it; it _should_
510 1.1 cgd * work in a standardized way...
511 1.1 cgd */
512 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
513 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
514 1.1 cgd return (1);
515 1.1 cgd }
516 1.1 cgd
517 1.41 bouyer /*
518 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
519 1.41 bouyer * controllers. Let see if we can deal with it anyway.
520 1.41 bouyer */
521 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
522 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
523 1.41 bouyer return (1);
524 1.41 bouyer }
525 1.41 bouyer
526 1.1 cgd return (0);
527 1.1 cgd }
528 1.1 cgd
529 1.1 cgd void
530 1.1 cgd pciide_attach(parent, self, aux)
531 1.1 cgd struct device *parent, *self;
532 1.1 cgd void *aux;
533 1.1 cgd {
534 1.1 cgd struct pci_attach_args *pa = aux;
535 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
536 1.9 bouyer pcitag_t tag = pa->pa_tag;
537 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
538 1.41 bouyer pcireg_t csr;
539 1.1 cgd char devinfo[256];
540 1.57 thorpej const char *displaydev;
541 1.1 cgd
542 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
543 1.9 bouyer if (sc->sc_pp == NULL) {
544 1.9 bouyer sc->sc_pp = &default_product_desc;
545 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
546 1.57 thorpej displaydev = devinfo;
547 1.57 thorpej } else
548 1.57 thorpej displaydev = sc->sc_pp->ide_name;
549 1.57 thorpej
550 1.57 thorpej printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
551 1.57 thorpej
552 1.28 bouyer sc->sc_pc = pa->pa_pc;
553 1.28 bouyer sc->sc_tag = pa->pa_tag;
554 1.41 bouyer #ifdef WDCDEBUG
555 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
556 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
557 1.41 bouyer #endif
558 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
559 1.1 cgd
560 1.16 bouyer if (sc->sc_dma_ok) {
561 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
562 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
563 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
564 1.16 bouyer }
565 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
566 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
567 1.5 cgd }
568 1.5 cgd
569 1.41 bouyer /* tell wether the chip is enabled or not */
570 1.41 bouyer int
571 1.41 bouyer pciide_chipen(sc, pa)
572 1.41 bouyer struct pciide_softc *sc;
573 1.41 bouyer struct pci_attach_args *pa;
574 1.41 bouyer {
575 1.41 bouyer pcireg_t csr;
576 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
577 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
578 1.41 bouyer PCI_COMMAND_STATUS_REG);
579 1.41 bouyer printf("%s: device disabled (at %s)\n",
580 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
581 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
582 1.41 bouyer "device" : "bridge");
583 1.41 bouyer return 0;
584 1.41 bouyer }
585 1.41 bouyer return 1;
586 1.41 bouyer }
587 1.41 bouyer
588 1.5 cgd int
589 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
590 1.5 cgd struct pci_attach_args *pa;
591 1.18 drochner struct pciide_channel *cp;
592 1.18 drochner int compatchan;
593 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
594 1.5 cgd {
595 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
596 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
597 1.5 cgd
598 1.5 cgd cp->compat = 1;
599 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
600 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
601 1.5 cgd
602 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
603 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
604 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
605 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
606 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
607 1.43 bouyer return (0);
608 1.5 cgd }
609 1.5 cgd
610 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
611 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
612 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
613 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
614 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
615 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
616 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
617 1.43 bouyer return (0);
618 1.5 cgd }
619 1.5 cgd
620 1.43 bouyer return (1);
621 1.5 cgd }
622 1.5 cgd
623 1.9 bouyer int
624 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
625 1.28 bouyer struct pci_attach_args * pa;
626 1.18 drochner struct pciide_channel *cp;
627 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
628 1.41 bouyer int (*pci_intr) __P((void *));
629 1.9 bouyer {
630 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
631 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
632 1.29 bouyer const char *intrstr;
633 1.29 bouyer pci_intr_handle_t intrhandle;
634 1.9 bouyer
635 1.9 bouyer cp->compat = 0;
636 1.9 bouyer
637 1.29 bouyer if (sc->sc_pci_ih == NULL) {
638 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
639 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
640 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
641 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
642 1.29 bouyer return 0;
643 1.29 bouyer }
644 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
645 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
646 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
647 1.29 bouyer if (sc->sc_pci_ih != NULL) {
648 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
649 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
650 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
651 1.29 bouyer } else {
652 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
653 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
654 1.29 bouyer if (intrstr != NULL)
655 1.29 bouyer printf(" at %s", intrstr);
656 1.29 bouyer printf("\n");
657 1.29 bouyer return 0;
658 1.29 bouyer }
659 1.18 drochner }
660 1.29 bouyer cp->ih = sc->sc_pci_ih;
661 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
662 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
663 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
664 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
665 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
666 1.18 drochner return 0;
667 1.9 bouyer }
668 1.9 bouyer
669 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
670 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
671 1.18 drochner &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
672 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
673 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
674 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
675 1.18 drochner return 0;
676 1.9 bouyer }
677 1.18 drochner return (1);
678 1.9 bouyer }
679 1.9 bouyer
680 1.41 bouyer void
681 1.41 bouyer pciide_mapreg_dma(sc, pa)
682 1.41 bouyer struct pciide_softc *sc;
683 1.41 bouyer struct pci_attach_args *pa;
684 1.41 bouyer {
685 1.63 thorpej pcireg_t maptype;
686 1.63 thorpej
687 1.41 bouyer /*
688 1.41 bouyer * Map DMA registers
689 1.41 bouyer *
690 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
691 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
692 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
693 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
694 1.41 bouyer * non-zero if the interface supports DMA and the registers
695 1.41 bouyer * could be mapped.
696 1.41 bouyer *
697 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
698 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
699 1.41 bouyer * XXX space," some controllers (at least the United
700 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
701 1.41 bouyer */
702 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
703 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
704 1.63 thorpej
705 1.63 thorpej switch (maptype) {
706 1.63 thorpej case PCI_MAPREG_TYPE_IO:
707 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
708 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
709 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
710 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
711 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
712 1.63 thorpej if (sc->sc_dma_ok == 0) {
713 1.63 thorpej printf(", but unused (couldn't map registers)");
714 1.63 thorpej } else {
715 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
716 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
717 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
718 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
719 1.63 thorpej }
720 1.65 thorpej break;
721 1.63 thorpej
722 1.63 thorpej default:
723 1.63 thorpej sc->sc_dma_ok = 0;
724 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
725 1.41 bouyer }
726 1.41 bouyer }
727 1.63 thorpej
728 1.9 bouyer int
729 1.9 bouyer pciide_compat_intr(arg)
730 1.9 bouyer void *arg;
731 1.9 bouyer {
732 1.19 drochner struct pciide_channel *cp = arg;
733 1.9 bouyer
734 1.9 bouyer #ifdef DIAGNOSTIC
735 1.9 bouyer /* should only be called for a compat channel */
736 1.9 bouyer if (cp->compat == 0)
737 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
738 1.9 bouyer #endif
739 1.19 drochner return (wdcintr(&cp->wdc_channel));
740 1.9 bouyer }
741 1.9 bouyer
742 1.9 bouyer int
743 1.9 bouyer pciide_pci_intr(arg)
744 1.9 bouyer void *arg;
745 1.9 bouyer {
746 1.9 bouyer struct pciide_softc *sc = arg;
747 1.9 bouyer struct pciide_channel *cp;
748 1.9 bouyer struct channel_softc *wdc_cp;
749 1.9 bouyer int i, rv, crv;
750 1.9 bouyer
751 1.9 bouyer rv = 0;
752 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
753 1.9 bouyer cp = &sc->pciide_channels[i];
754 1.18 drochner wdc_cp = &cp->wdc_channel;
755 1.9 bouyer
756 1.9 bouyer /* If a compat channel skip. */
757 1.9 bouyer if (cp->compat)
758 1.9 bouyer continue;
759 1.9 bouyer /* if this channel not waiting for intr, skip */
760 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
761 1.9 bouyer continue;
762 1.9 bouyer
763 1.9 bouyer crv = wdcintr(wdc_cp);
764 1.9 bouyer if (crv == 0)
765 1.9 bouyer ; /* leave rv alone */
766 1.9 bouyer else if (crv == 1)
767 1.9 bouyer rv = 1; /* claim the intr */
768 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
769 1.9 bouyer rv = crv; /* if we've done no better, take it */
770 1.9 bouyer }
771 1.9 bouyer return (rv);
772 1.9 bouyer }
773 1.9 bouyer
774 1.28 bouyer void
775 1.28 bouyer pciide_channel_dma_setup(cp)
776 1.28 bouyer struct pciide_channel *cp;
777 1.28 bouyer {
778 1.28 bouyer int drive;
779 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
780 1.28 bouyer struct ata_drive_datas *drvp;
781 1.28 bouyer
782 1.28 bouyer for (drive = 0; drive < 2; drive++) {
783 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
784 1.28 bouyer /* If no drive, skip */
785 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
786 1.28 bouyer continue;
787 1.28 bouyer /* setup DMA if needed */
788 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
789 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
790 1.28 bouyer sc->sc_dma_ok == 0) {
791 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
792 1.28 bouyer continue;
793 1.28 bouyer }
794 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
795 1.28 bouyer != 0) {
796 1.28 bouyer /* Abort DMA setup */
797 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
798 1.28 bouyer continue;
799 1.28 bouyer }
800 1.28 bouyer }
801 1.28 bouyer }
802 1.28 bouyer
803 1.18 drochner int
804 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
805 1.9 bouyer struct pciide_softc *sc;
806 1.18 drochner int channel, drive;
807 1.9 bouyer {
808 1.18 drochner bus_dma_segment_t seg;
809 1.18 drochner int error, rseg;
810 1.18 drochner const bus_size_t dma_table_size =
811 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
812 1.18 drochner struct pciide_dma_maps *dma_maps =
813 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
814 1.18 drochner
815 1.28 bouyer /* If table was already allocated, just return */
816 1.28 bouyer if (dma_maps->dma_table)
817 1.28 bouyer return 0;
818 1.28 bouyer
819 1.18 drochner /* Allocate memory for the DMA tables and map it */
820 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
821 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
822 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
823 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
824 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
825 1.18 drochner channel, drive, error);
826 1.18 drochner return error;
827 1.18 drochner }
828 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
829 1.18 drochner dma_table_size,
830 1.18 drochner (caddr_t *)&dma_maps->dma_table,
831 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
832 1.18 drochner printf("%s:%d: unable to map table DMA for"
833 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
834 1.18 drochner channel, drive, error);
835 1.18 drochner return error;
836 1.18 drochner }
837 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
838 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
839 1.18 drochner seg.ds_addr), DEBUG_PROBE);
840 1.18 drochner
841 1.18 drochner /* Create and load table DMA map for this disk */
842 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
843 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
844 1.18 drochner &dma_maps->dmamap_table)) != 0) {
845 1.18 drochner printf("%s:%d: unable to create table DMA map for "
846 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
847 1.18 drochner channel, drive, error);
848 1.18 drochner return error;
849 1.18 drochner }
850 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
851 1.18 drochner dma_maps->dmamap_table,
852 1.18 drochner dma_maps->dma_table,
853 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
854 1.18 drochner printf("%s:%d: unable to load table DMA map for "
855 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
856 1.18 drochner channel, drive, error);
857 1.18 drochner return error;
858 1.18 drochner }
859 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
860 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
861 1.18 drochner /* Create a xfer DMA map for this drive */
862 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
863 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
864 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
865 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
866 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
867 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
868 1.18 drochner channel, drive, error);
869 1.18 drochner return error;
870 1.18 drochner }
871 1.18 drochner return 0;
872 1.9 bouyer }
873 1.9 bouyer
874 1.18 drochner int
875 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
876 1.18 drochner void *v;
877 1.18 drochner int channel, drive;
878 1.18 drochner void *databuf;
879 1.18 drochner size_t datalen;
880 1.18 drochner int flags;
881 1.9 bouyer {
882 1.18 drochner struct pciide_softc *sc = v;
883 1.18 drochner int error, seg;
884 1.18 drochner struct pciide_dma_maps *dma_maps =
885 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
886 1.18 drochner
887 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
888 1.18 drochner dma_maps->dmamap_xfer,
889 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
890 1.18 drochner if (error) {
891 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
892 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
893 1.18 drochner channel, drive, error);
894 1.18 drochner return error;
895 1.18 drochner }
896 1.9 bouyer
897 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
898 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
899 1.18 drochner (flags & WDC_DMA_READ) ?
900 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
901 1.9 bouyer
902 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
903 1.18 drochner #ifdef DIAGNOSTIC
904 1.18 drochner /* A segment must not cross a 64k boundary */
905 1.18 drochner {
906 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
907 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
908 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
909 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
910 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
911 1.18 drochner " len 0x%lx not properly aligned\n",
912 1.18 drochner seg, phys, len);
913 1.18 drochner panic("pciide_dma: buf align");
914 1.9 bouyer }
915 1.9 bouyer }
916 1.18 drochner #endif
917 1.18 drochner dma_maps->dma_table[seg].base_addr =
918 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
919 1.18 drochner dma_maps->dma_table[seg].byte_count =
920 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
921 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
922 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
923 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
924 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
925 1.18 drochner
926 1.9 bouyer }
927 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
928 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
929 1.9 bouyer
930 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
931 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
932 1.18 drochner BUS_DMASYNC_PREWRITE);
933 1.9 bouyer
934 1.18 drochner /* Maps are ready. Start DMA function */
935 1.18 drochner #ifdef DIAGNOSTIC
936 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
937 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
938 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
939 1.18 drochner panic("pciide_dma_init: table align");
940 1.18 drochner }
941 1.18 drochner #endif
942 1.18 drochner
943 1.18 drochner /* Clear status bits */
944 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
945 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
946 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
947 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
948 1.18 drochner /* Write table addr */
949 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
950 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
951 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
952 1.18 drochner /* set read/write */
953 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
954 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
955 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
956 1.56 bouyer /* remember flags */
957 1.56 bouyer dma_maps->dma_flags = flags;
958 1.18 drochner return 0;
959 1.18 drochner }
960 1.18 drochner
961 1.18 drochner void
962 1.56 bouyer pciide_dma_start(v, channel, drive)
963 1.18 drochner void *v;
964 1.56 bouyer int channel, drive;
965 1.18 drochner {
966 1.18 drochner struct pciide_softc *sc = v;
967 1.18 drochner
968 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
969 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
970 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
971 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
972 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
973 1.18 drochner }
974 1.18 drochner
975 1.18 drochner int
976 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
977 1.18 drochner void *v;
978 1.18 drochner int channel, drive;
979 1.56 bouyer int force;
980 1.18 drochner {
981 1.18 drochner struct pciide_softc *sc = v;
982 1.18 drochner u_int8_t status;
983 1.56 bouyer int error = 0;
984 1.18 drochner struct pciide_dma_maps *dma_maps =
985 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
986 1.18 drochner
987 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
988 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
989 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
990 1.18 drochner DEBUG_XFERS);
991 1.18 drochner
992 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
993 1.56 bouyer return WDC_DMAST_NOIRQ;
994 1.56 bouyer
995 1.18 drochner /* stop DMA channel */
996 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
997 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
998 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
999 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1000 1.18 drochner
1001 1.56 bouyer /* Unload the map of the data buffer */
1002 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1003 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1004 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1005 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1006 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1007 1.56 bouyer
1008 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1009 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1010 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1011 1.56 bouyer error |= WDC_DMAST_ERR;
1012 1.18 drochner }
1013 1.18 drochner
1014 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1015 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1016 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1017 1.18 drochner drive, status);
1018 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1019 1.18 drochner }
1020 1.18 drochner
1021 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1022 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1023 1.56 bouyer error |= WDC_DMAST_UNDER;
1024 1.18 drochner }
1025 1.56 bouyer return error;
1026 1.18 drochner }
1027 1.18 drochner
1028 1.67 bouyer void
1029 1.67 bouyer pciide_irqack(chp)
1030 1.67 bouyer struct channel_softc *chp;
1031 1.67 bouyer {
1032 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1033 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1034 1.67 bouyer
1035 1.67 bouyer /* clear status bits in IDE DMA registers */
1036 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1037 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1038 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1039 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1040 1.67 bouyer }
1041 1.67 bouyer
1042 1.41 bouyer /* some common code used by several chip_map */
1043 1.41 bouyer int
1044 1.41 bouyer pciide_chansetup(sc, channel, interface)
1045 1.41 bouyer struct pciide_softc *sc;
1046 1.41 bouyer int channel;
1047 1.41 bouyer pcireg_t interface;
1048 1.41 bouyer {
1049 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1050 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1051 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1052 1.41 bouyer cp->wdc_channel.channel = channel;
1053 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1054 1.41 bouyer cp->wdc_channel.ch_queue =
1055 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1056 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1057 1.41 bouyer printf("%s %s channel: "
1058 1.41 bouyer "can't allocate memory for command queue",
1059 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1060 1.41 bouyer return 0;
1061 1.41 bouyer }
1062 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1063 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1064 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1065 1.41 bouyer "configured" : "wired",
1066 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1067 1.41 bouyer "native-PCI" : "compatibility");
1068 1.41 bouyer return 1;
1069 1.41 bouyer }
1070 1.41 bouyer
1071 1.18 drochner /* some common code used by several chip channel_map */
1072 1.18 drochner void
1073 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1074 1.18 drochner struct pci_attach_args *pa;
1075 1.18 drochner struct pciide_channel *cp;
1076 1.41 bouyer pcireg_t interface;
1077 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1078 1.41 bouyer int (*pci_intr) __P((void *));
1079 1.18 drochner {
1080 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1081 1.18 drochner
1082 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1083 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1084 1.41 bouyer pci_intr);
1085 1.41 bouyer else
1086 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1087 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1088 1.41 bouyer
1089 1.18 drochner if (cp->hw_ok == 0)
1090 1.18 drochner return;
1091 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1092 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1093 1.18 drochner wdcattach(wdc_cp);
1094 1.18 drochner }
1095 1.18 drochner
1096 1.18 drochner /*
1097 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1098 1.18 drochner * if channel can be disabled, 0 if not
1099 1.18 drochner */
1100 1.18 drochner int
1101 1.60 gmcgarry pciide_chan_candisable(cp)
1102 1.18 drochner struct pciide_channel *cp;
1103 1.18 drochner {
1104 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1105 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1106 1.18 drochner
1107 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1108 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1109 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1110 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1111 1.18 drochner cp->hw_ok = 0;
1112 1.18 drochner return 1;
1113 1.18 drochner }
1114 1.18 drochner return 0;
1115 1.18 drochner }
1116 1.18 drochner
1117 1.18 drochner /*
1118 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1119 1.18 drochner * Set hw_ok=0 on failure
1120 1.18 drochner */
1121 1.18 drochner void
1122 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1123 1.5 cgd struct pci_attach_args *pa;
1124 1.18 drochner struct pciide_channel *cp;
1125 1.18 drochner int compatchan, interface;
1126 1.18 drochner {
1127 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1128 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1129 1.18 drochner
1130 1.18 drochner if (cp->hw_ok == 0)
1131 1.18 drochner return;
1132 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1133 1.18 drochner return;
1134 1.18 drochner
1135 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1136 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1137 1.18 drochner if (cp->ih == NULL) {
1138 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1139 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1140 1.18 drochner cp->hw_ok = 0;
1141 1.18 drochner }
1142 1.18 drochner }
1143 1.18 drochner
1144 1.18 drochner void
1145 1.28 bouyer pciide_print_modes(cp)
1146 1.28 bouyer struct pciide_channel *cp;
1147 1.18 drochner {
1148 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1149 1.28 bouyer int drive;
1150 1.18 drochner struct channel_softc *chp;
1151 1.18 drochner struct ata_drive_datas *drvp;
1152 1.18 drochner
1153 1.28 bouyer chp = &cp->wdc_channel;
1154 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1155 1.28 bouyer drvp = &chp->ch_drive[drive];
1156 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1157 1.28 bouyer continue;
1158 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1159 1.28 bouyer drvp->drv_softc->dv_xname,
1160 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1161 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1162 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1163 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1164 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1165 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1166 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1167 1.28 bouyer printf(" (using DMA data transfers)");
1168 1.28 bouyer printf("\n");
1169 1.18 drochner }
1170 1.18 drochner }
1171 1.18 drochner
1172 1.18 drochner void
1173 1.41 bouyer default_chip_map(sc, pa)
1174 1.18 drochner struct pciide_softc *sc;
1175 1.41 bouyer struct pci_attach_args *pa;
1176 1.18 drochner {
1177 1.41 bouyer struct pciide_channel *cp;
1178 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1179 1.41 bouyer pcireg_t csr;
1180 1.41 bouyer int channel, drive;
1181 1.41 bouyer struct ata_drive_datas *drvp;
1182 1.41 bouyer u_int8_t idedma_ctl;
1183 1.41 bouyer bus_size_t cmdsize, ctlsize;
1184 1.41 bouyer char *failreason;
1185 1.41 bouyer
1186 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1187 1.41 bouyer return;
1188 1.41 bouyer
1189 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1190 1.41 bouyer printf("%s: bus-master DMA support present",
1191 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1192 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1193 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1194 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1195 1.41 bouyer printf(", but unused (no driver support)");
1196 1.41 bouyer sc->sc_dma_ok = 0;
1197 1.41 bouyer } else {
1198 1.41 bouyer pciide_mapreg_dma(sc, pa);
1199 1.41 bouyer if (sc->sc_dma_ok != 0)
1200 1.41 bouyer printf(", used without full driver "
1201 1.41 bouyer "support");
1202 1.41 bouyer }
1203 1.41 bouyer } else {
1204 1.41 bouyer printf("%s: hardware does not support DMA",
1205 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1206 1.41 bouyer sc->sc_dma_ok = 0;
1207 1.41 bouyer }
1208 1.41 bouyer printf("\n");
1209 1.67 bouyer if (sc->sc_dma_ok) {
1210 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1211 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1212 1.67 bouyer }
1213 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1214 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1215 1.18 drochner
1216 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1217 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1218 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1219 1.41 bouyer
1220 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1221 1.41 bouyer cp = &sc->pciide_channels[channel];
1222 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1223 1.41 bouyer continue;
1224 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1225 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1226 1.41 bouyer &ctlsize, pciide_pci_intr);
1227 1.41 bouyer } else {
1228 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1229 1.41 bouyer channel, &cmdsize, &ctlsize);
1230 1.41 bouyer }
1231 1.41 bouyer if (cp->hw_ok == 0)
1232 1.41 bouyer continue;
1233 1.41 bouyer /*
1234 1.41 bouyer * Check to see if something appears to be there.
1235 1.41 bouyer */
1236 1.41 bouyer failreason = NULL;
1237 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1238 1.41 bouyer failreason = "not responding; disabled or no drives?";
1239 1.41 bouyer goto next;
1240 1.41 bouyer }
1241 1.41 bouyer /*
1242 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1243 1.41 bouyer * channel by trying to access the channel again while the
1244 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1245 1.41 bouyer * channel no longer appears to be there, it belongs to
1246 1.41 bouyer * this controller.) YUCK!
1247 1.41 bouyer */
1248 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1249 1.41 bouyer PCI_COMMAND_STATUS_REG);
1250 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1251 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1252 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1253 1.41 bouyer failreason = "other hardware responding at addresses";
1254 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1255 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1256 1.41 bouyer next:
1257 1.41 bouyer if (failreason) {
1258 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1259 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1260 1.41 bouyer failreason);
1261 1.41 bouyer cp->hw_ok = 0;
1262 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1263 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1264 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1265 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1266 1.41 bouyer } else {
1267 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1268 1.41 bouyer }
1269 1.41 bouyer if (cp->hw_ok) {
1270 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1271 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1272 1.41 bouyer wdcattach(&cp->wdc_channel);
1273 1.41 bouyer }
1274 1.41 bouyer }
1275 1.18 drochner
1276 1.18 drochner if (sc->sc_dma_ok == 0)
1277 1.41 bouyer return;
1278 1.18 drochner
1279 1.18 drochner /* Allocate DMA maps */
1280 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1281 1.18 drochner idedma_ctl = 0;
1282 1.41 bouyer cp = &sc->pciide_channels[channel];
1283 1.18 drochner for (drive = 0; drive < 2; drive++) {
1284 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1285 1.18 drochner /* If no drive, skip */
1286 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1287 1.18 drochner continue;
1288 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1289 1.18 drochner continue;
1290 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1291 1.18 drochner /* Abort DMA setup */
1292 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1293 1.18 drochner "using PIO transfers\n",
1294 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1295 1.18 drochner channel, drive);
1296 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1297 1.18 drochner }
1298 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1299 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1300 1.18 drochner channel, drive);
1301 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1302 1.18 drochner }
1303 1.18 drochner if (idedma_ctl != 0) {
1304 1.18 drochner /* Add software bits in status register */
1305 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1306 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1307 1.18 drochner idedma_ctl);
1308 1.18 drochner }
1309 1.18 drochner }
1310 1.18 drochner }
1311 1.18 drochner
1312 1.18 drochner void
1313 1.41 bouyer piix_chip_map(sc, pa)
1314 1.41 bouyer struct pciide_softc *sc;
1315 1.18 drochner struct pci_attach_args *pa;
1316 1.41 bouyer {
1317 1.18 drochner struct pciide_channel *cp;
1318 1.41 bouyer int channel;
1319 1.42 bouyer u_int32_t idetim;
1320 1.42 bouyer bus_size_t cmdsize, ctlsize;
1321 1.18 drochner
1322 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1323 1.18 drochner return;
1324 1.6 cgd
1325 1.41 bouyer printf("%s: bus-master DMA support present",
1326 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1327 1.41 bouyer pciide_mapreg_dma(sc, pa);
1328 1.41 bouyer printf("\n");
1329 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1330 1.67 bouyer WDC_CAPABILITY_MODE;
1331 1.41 bouyer if (sc->sc_dma_ok) {
1332 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1333 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1334 1.42 bouyer switch(sc->sc_pp->ide_product) {
1335 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1336 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1337 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1338 1.68.2.15 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1339 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1340 1.41 bouyer }
1341 1.18 drochner }
1342 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1343 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1344 1.68.2.15 he switch(sc->sc_pp->ide_product) {
1345 1.68.2.15 he case PCI_PRODUCT_INTEL_82801AA_IDE:
1346 1.68.2.15 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1347 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 4;
1348 1.68.2.15 he break;
1349 1.68.2.15 he default:
1350 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 2;
1351 1.68.2.15 he }
1352 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1353 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1354 1.41 bouyer else
1355 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1356 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1357 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1358 1.9 bouyer
1359 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1360 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1361 1.41 bouyer DEBUG_PROBE);
1362 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1363 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1364 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1365 1.41 bouyer DEBUG_PROBE);
1366 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1367 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1368 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1369 1.41 bouyer DEBUG_PROBE);
1370 1.41 bouyer }
1371 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1372 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1373 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1374 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1375 1.42 bouyer DEBUG_PROBE);
1376 1.42 bouyer }
1377 1.42 bouyer
1378 1.41 bouyer }
1379 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1380 1.9 bouyer
1381 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1382 1.41 bouyer cp = &sc->pciide_channels[channel];
1383 1.41 bouyer /* PIIX is compat-only */
1384 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1385 1.41 bouyer continue;
1386 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1387 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1388 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1389 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1390 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1391 1.46 mycroft continue;
1392 1.42 bouyer }
1393 1.42 bouyer /* PIIX are compat-only pciide devices */
1394 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1395 1.42 bouyer if (cp->hw_ok == 0)
1396 1.42 bouyer continue;
1397 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1398 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1399 1.42 bouyer channel);
1400 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1401 1.42 bouyer idetim);
1402 1.42 bouyer }
1403 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1404 1.41 bouyer if (cp->hw_ok == 0)
1405 1.41 bouyer continue;
1406 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1407 1.41 bouyer }
1408 1.9 bouyer
1409 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1410 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1411 1.41 bouyer DEBUG_PROBE);
1412 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1413 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1414 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1415 1.41 bouyer DEBUG_PROBE);
1416 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1417 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1418 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1419 1.41 bouyer DEBUG_PROBE);
1420 1.41 bouyer }
1421 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1422 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1423 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1424 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1425 1.42 bouyer DEBUG_PROBE);
1426 1.42 bouyer }
1427 1.28 bouyer }
1428 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1429 1.28 bouyer }
1430 1.28 bouyer
1431 1.28 bouyer void
1432 1.28 bouyer piix_setup_channel(chp)
1433 1.28 bouyer struct channel_softc *chp;
1434 1.28 bouyer {
1435 1.28 bouyer u_int8_t mode[2], drive;
1436 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1437 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1438 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1439 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1440 1.28 bouyer
1441 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1442 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1443 1.28 bouyer idedma_ctl = 0;
1444 1.28 bouyer
1445 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1446 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1447 1.28 bouyer chp->channel);
1448 1.9 bouyer
1449 1.28 bouyer /* setup DMA */
1450 1.28 bouyer pciide_channel_dma_setup(cp);
1451 1.9 bouyer
1452 1.28 bouyer /*
1453 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1454 1.28 bouyer * different timings for master and slave drives.
1455 1.28 bouyer * We need to find the best combination.
1456 1.28 bouyer */
1457 1.9 bouyer
1458 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1459 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1460 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1461 1.28 bouyer mode[0] = mode[1] =
1462 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1463 1.28 bouyer drvp[0].DMA_mode = mode[0];
1464 1.38 bouyer drvp[1].DMA_mode = mode[1];
1465 1.28 bouyer goto ok;
1466 1.28 bouyer }
1467 1.28 bouyer /*
1468 1.28 bouyer * If only one drive supports DMA, use its mode, and
1469 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1470 1.28 bouyer */
1471 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1472 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1473 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1474 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1475 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1476 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1477 1.28 bouyer goto ok;
1478 1.28 bouyer }
1479 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1480 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1481 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1482 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1483 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1484 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1485 1.28 bouyer goto ok;
1486 1.28 bouyer }
1487 1.28 bouyer /*
1488 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1489 1.28 bouyer * one of them is PIO mode < 2
1490 1.28 bouyer */
1491 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1492 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1493 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1494 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1495 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1496 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1497 1.28 bouyer } else {
1498 1.28 bouyer mode[0] = mode[1] =
1499 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1500 1.38 bouyer drvp[0].PIO_mode = mode[0];
1501 1.38 bouyer drvp[1].PIO_mode = mode[1];
1502 1.28 bouyer }
1503 1.28 bouyer ok: /* The modes are setup */
1504 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1505 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1506 1.9 bouyer idetim |= piix_setup_idetim_timings(
1507 1.28 bouyer mode[drive], 1, chp->channel);
1508 1.28 bouyer goto end;
1509 1.38 bouyer }
1510 1.28 bouyer }
1511 1.28 bouyer /* If we are there, none of the drives are DMA */
1512 1.28 bouyer if (mode[0] >= 2)
1513 1.28 bouyer idetim |= piix_setup_idetim_timings(
1514 1.28 bouyer mode[0], 0, chp->channel);
1515 1.28 bouyer else
1516 1.28 bouyer idetim |= piix_setup_idetim_timings(
1517 1.28 bouyer mode[1], 0, chp->channel);
1518 1.28 bouyer end: /*
1519 1.28 bouyer * timing mode is now set up in the controller. Enable
1520 1.28 bouyer * it per-drive
1521 1.28 bouyer */
1522 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1523 1.28 bouyer /* If no drive, skip */
1524 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1525 1.28 bouyer continue;
1526 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1527 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1528 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1529 1.28 bouyer }
1530 1.28 bouyer if (idedma_ctl != 0) {
1531 1.28 bouyer /* Add software bits in status register */
1532 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1533 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1534 1.28 bouyer idedma_ctl);
1535 1.9 bouyer }
1536 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1537 1.28 bouyer pciide_print_modes(cp);
1538 1.9 bouyer }
1539 1.9 bouyer
1540 1.9 bouyer void
1541 1.41 bouyer piix3_4_setup_channel(chp)
1542 1.41 bouyer struct channel_softc *chp;
1543 1.28 bouyer {
1544 1.28 bouyer struct ata_drive_datas *drvp;
1545 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1546 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1547 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1548 1.28 bouyer int drive;
1549 1.42 bouyer int channel = chp->channel;
1550 1.28 bouyer
1551 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1552 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1553 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1554 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1555 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1556 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1557 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1558 1.28 bouyer
1559 1.28 bouyer idedma_ctl = 0;
1560 1.28 bouyer /* If channel disabled, no need to go further */
1561 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1562 1.28 bouyer return;
1563 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1564 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1565 1.28 bouyer
1566 1.28 bouyer /* setup DMA if needed */
1567 1.28 bouyer pciide_channel_dma_setup(cp);
1568 1.28 bouyer
1569 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1570 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1571 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1572 1.28 bouyer drvp = &chp->ch_drive[drive];
1573 1.28 bouyer /* If no drive, skip */
1574 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1575 1.9 bouyer continue;
1576 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1577 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1578 1.28 bouyer goto pio;
1579 1.28 bouyer
1580 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1581 1.42 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1582 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1583 1.42 bouyer }
1584 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1585 1.42 bouyer /* setup Ultra/66 */
1586 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1587 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1588 1.42 bouyer drvp->UDMA_mode = 2;
1589 1.42 bouyer if (drvp->UDMA_mode > 2)
1590 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1591 1.42 bouyer else
1592 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1593 1.42 bouyer }
1594 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1595 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1596 1.28 bouyer /* use Ultra/DMA */
1597 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1598 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1599 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1600 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1601 1.28 bouyer } else {
1602 1.28 bouyer /* use Multiword DMA */
1603 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1604 1.9 bouyer if (drive == 0) {
1605 1.9 bouyer idetim |= piix_setup_idetim_timings(
1606 1.42 bouyer drvp->DMA_mode, 1, channel);
1607 1.9 bouyer } else {
1608 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1609 1.42 bouyer drvp->DMA_mode, 1, channel);
1610 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1611 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1612 1.9 bouyer }
1613 1.9 bouyer }
1614 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1615 1.28 bouyer
1616 1.28 bouyer pio: /* use PIO mode */
1617 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1618 1.28 bouyer if (drive == 0) {
1619 1.28 bouyer idetim |= piix_setup_idetim_timings(
1620 1.42 bouyer drvp->PIO_mode, 0, channel);
1621 1.28 bouyer } else {
1622 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1623 1.42 bouyer drvp->PIO_mode, 0, channel);
1624 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1625 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1626 1.9 bouyer }
1627 1.9 bouyer }
1628 1.28 bouyer if (idedma_ctl != 0) {
1629 1.28 bouyer /* Add software bits in status register */
1630 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1631 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1632 1.28 bouyer idedma_ctl);
1633 1.9 bouyer }
1634 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1635 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1636 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1637 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1638 1.28 bouyer pciide_print_modes(cp);
1639 1.9 bouyer }
1640 1.8 drochner
1641 1.28 bouyer
1642 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1643 1.9 bouyer static u_int32_t
1644 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1645 1.9 bouyer u_int8_t mode;
1646 1.9 bouyer u_int8_t dma;
1647 1.9 bouyer u_int8_t channel;
1648 1.9 bouyer {
1649 1.9 bouyer
1650 1.9 bouyer if (dma)
1651 1.9 bouyer return PIIX_IDETIM_SET(0,
1652 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1653 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1654 1.9 bouyer channel);
1655 1.9 bouyer else
1656 1.9 bouyer return PIIX_IDETIM_SET(0,
1657 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1658 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1659 1.9 bouyer channel);
1660 1.8 drochner }
1661 1.8 drochner
1662 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1663 1.9 bouyer static u_int32_t
1664 1.9 bouyer piix_setup_idetim_drvs(drvp)
1665 1.9 bouyer struct ata_drive_datas *drvp;
1666 1.6 cgd {
1667 1.9 bouyer u_int32_t ret = 0;
1668 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1669 1.9 bouyer u_int8_t channel = chp->channel;
1670 1.9 bouyer u_int8_t drive = drvp->drive;
1671 1.9 bouyer
1672 1.9 bouyer /*
1673 1.9 bouyer * If drive is using UDMA, timings setups are independant
1674 1.9 bouyer * So just check DMA and PIO here.
1675 1.9 bouyer */
1676 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1677 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1678 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1679 1.9 bouyer drvp->DMA_mode == 0) {
1680 1.9 bouyer drvp->PIO_mode = 0;
1681 1.9 bouyer return ret;
1682 1.9 bouyer }
1683 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1684 1.9 bouyer /*
1685 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1686 1.9 bouyer * too, else use compat timings.
1687 1.9 bouyer */
1688 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1689 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1690 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1691 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1692 1.9 bouyer drvp->PIO_mode = 0;
1693 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1694 1.9 bouyer if (drvp->PIO_mode <= 2) {
1695 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1696 1.9 bouyer channel);
1697 1.9 bouyer return ret;
1698 1.9 bouyer }
1699 1.9 bouyer }
1700 1.6 cgd
1701 1.6 cgd /*
1702 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1703 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1704 1.9 bouyer * if PIO mode >= 3.
1705 1.6 cgd */
1706 1.6 cgd
1707 1.9 bouyer if (drvp->PIO_mode < 2)
1708 1.9 bouyer return ret;
1709 1.9 bouyer
1710 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1711 1.9 bouyer if (drvp->PIO_mode >= 3) {
1712 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1713 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1714 1.9 bouyer }
1715 1.9 bouyer return ret;
1716 1.9 bouyer }
1717 1.9 bouyer
1718 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1719 1.9 bouyer static u_int32_t
1720 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1721 1.9 bouyer u_int8_t mode;
1722 1.9 bouyer u_int8_t dma;
1723 1.9 bouyer u_int8_t channel;
1724 1.9 bouyer {
1725 1.9 bouyer if (dma)
1726 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1727 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1728 1.9 bouyer else
1729 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1730 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1731 1.53 bouyer }
1732 1.53 bouyer
1733 1.53 bouyer void
1734 1.53 bouyer amd756_chip_map(sc, pa)
1735 1.53 bouyer struct pciide_softc *sc;
1736 1.53 bouyer struct pci_attach_args *pa;
1737 1.53 bouyer {
1738 1.53 bouyer struct pciide_channel *cp;
1739 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1740 1.53 bouyer int channel;
1741 1.53 bouyer pcireg_t chanenable;
1742 1.53 bouyer bus_size_t cmdsize, ctlsize;
1743 1.53 bouyer
1744 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1745 1.53 bouyer return;
1746 1.53 bouyer printf("%s: bus-master DMA support present",
1747 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1748 1.53 bouyer pciide_mapreg_dma(sc, pa);
1749 1.53 bouyer printf("\n");
1750 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1751 1.67 bouyer WDC_CAPABILITY_MODE;
1752 1.67 bouyer if (sc->sc_dma_ok) {
1753 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1754 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1755 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1756 1.67 bouyer }
1757 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1758 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1759 1.53 bouyer sc->sc_wdcdev.UDMA_cap = 4;
1760 1.53 bouyer sc->sc_wdcdev.set_modes = amd756_setup_channel;
1761 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1762 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1763 1.53 bouyer chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1764 1.53 bouyer
1765 1.53 bouyer WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1766 1.53 bouyer DEBUG_PROBE);
1767 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1768 1.53 bouyer cp = &sc->pciide_channels[channel];
1769 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1770 1.53 bouyer continue;
1771 1.53 bouyer
1772 1.53 bouyer if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1773 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1774 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1775 1.53 bouyer continue;
1776 1.53 bouyer }
1777 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1778 1.53 bouyer pciide_pci_intr);
1779 1.53 bouyer
1780 1.60 gmcgarry if (pciide_chan_candisable(cp))
1781 1.53 bouyer chanenable &= ~AMD756_CHAN_EN(channel);
1782 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1783 1.53 bouyer if (cp->hw_ok == 0)
1784 1.53 bouyer continue;
1785 1.53 bouyer
1786 1.53 bouyer amd756_setup_channel(&cp->wdc_channel);
1787 1.53 bouyer }
1788 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1789 1.53 bouyer chanenable);
1790 1.53 bouyer return;
1791 1.53 bouyer }
1792 1.53 bouyer
1793 1.53 bouyer void
1794 1.53 bouyer amd756_setup_channel(chp)
1795 1.53 bouyer struct channel_softc *chp;
1796 1.53 bouyer {
1797 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1798 1.53 bouyer u_int8_t idedma_ctl;
1799 1.53 bouyer int mode, drive;
1800 1.53 bouyer struct ata_drive_datas *drvp;
1801 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1802 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1803 1.68.2.8 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1804 1.68.2.6 bouyer int rev = PCI_REVISION(
1805 1.68.2.6 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1806 1.68.2.8 bouyer #endif
1807 1.53 bouyer
1808 1.53 bouyer idedma_ctl = 0;
1809 1.53 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1810 1.53 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1811 1.53 bouyer datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1812 1.53 bouyer udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1813 1.53 bouyer
1814 1.53 bouyer /* setup DMA if needed */
1815 1.53 bouyer pciide_channel_dma_setup(cp);
1816 1.53 bouyer
1817 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1818 1.53 bouyer drvp = &chp->ch_drive[drive];
1819 1.53 bouyer /* If no drive, skip */
1820 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1821 1.53 bouyer continue;
1822 1.53 bouyer /* add timing values, setup DMA if needed */
1823 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1824 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1825 1.53 bouyer mode = drvp->PIO_mode;
1826 1.53 bouyer goto pio;
1827 1.53 bouyer }
1828 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1829 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1830 1.53 bouyer /* use Ultra/DMA */
1831 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1832 1.53 bouyer udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1833 1.53 bouyer AMD756_UDMA_EN_MTH(chp->channel, drive) |
1834 1.53 bouyer AMD756_UDMA_TIME(chp->channel, drive,
1835 1.53 bouyer amd756_udma_tim[drvp->UDMA_mode]);
1836 1.53 bouyer /* can use PIO timings, MW DMA unused */
1837 1.53 bouyer mode = drvp->PIO_mode;
1838 1.53 bouyer } else {
1839 1.68.2.6 bouyer /* use Multiword DMA, but only if revision is OK */
1840 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1841 1.68.2.6 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1842 1.68.2.6 bouyer /*
1843 1.68.2.6 bouyer * The workaround doesn't seem to be necessary
1844 1.68.2.6 bouyer * with all drives, so it can be disabled by
1845 1.68.2.6 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1846 1.68.2.6 bouyer * triggered.
1847 1.68.2.6 bouyer */
1848 1.68.2.6 bouyer if (AMD756_CHIPREV_DISABLEDMA(rev)) {
1849 1.68.2.6 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
1850 1.68.2.6 bouyer "to chip revision\n",
1851 1.68.2.6 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1852 1.68.2.6 bouyer chp->channel, drive);
1853 1.68.2.6 bouyer mode = drvp->PIO_mode;
1854 1.68.2.6 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1855 1.68.2.6 bouyer goto pio;
1856 1.68.2.6 bouyer }
1857 1.68.2.6 bouyer #endif
1858 1.53 bouyer /* mode = min(pio, dma+2) */
1859 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1860 1.53 bouyer mode = drvp->PIO_mode;
1861 1.53 bouyer else
1862 1.53 bouyer mode = drvp->DMA_mode + 2;
1863 1.53 bouyer }
1864 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1865 1.53 bouyer
1866 1.53 bouyer pio: /* setup PIO mode */
1867 1.53 bouyer if (mode <= 2) {
1868 1.53 bouyer drvp->DMA_mode = 0;
1869 1.53 bouyer drvp->PIO_mode = 0;
1870 1.53 bouyer mode = 0;
1871 1.53 bouyer } else {
1872 1.53 bouyer drvp->PIO_mode = mode;
1873 1.53 bouyer drvp->DMA_mode = mode - 2;
1874 1.53 bouyer }
1875 1.53 bouyer datatim_reg |=
1876 1.53 bouyer AMD756_DATATIM_PULSE(chp->channel, drive,
1877 1.53 bouyer amd756_pio_set[mode]) |
1878 1.53 bouyer AMD756_DATATIM_RECOV(chp->channel, drive,
1879 1.53 bouyer amd756_pio_rec[mode]);
1880 1.53 bouyer }
1881 1.53 bouyer if (idedma_ctl != 0) {
1882 1.53 bouyer /* Add software bits in status register */
1883 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1884 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1885 1.53 bouyer idedma_ctl);
1886 1.53 bouyer }
1887 1.53 bouyer pciide_print_modes(cp);
1888 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1889 1.53 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1890 1.9 bouyer }
1891 1.9 bouyer
1892 1.9 bouyer void
1893 1.41 bouyer apollo_chip_map(sc, pa)
1894 1.9 bouyer struct pciide_softc *sc;
1895 1.41 bouyer struct pci_attach_args *pa;
1896 1.9 bouyer {
1897 1.41 bouyer struct pciide_channel *cp;
1898 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1899 1.68.2.14 bouyer int rev = PCI_REVISION(pa->pa_class);
1900 1.41 bouyer int channel;
1901 1.41 bouyer u_int32_t ideconf;
1902 1.41 bouyer bus_size_t cmdsize, ctlsize;
1903 1.41 bouyer
1904 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1905 1.41 bouyer return;
1906 1.41 bouyer printf("%s: bus-master DMA support present",
1907 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1908 1.41 bouyer pciide_mapreg_dma(sc, pa);
1909 1.41 bouyer printf("\n");
1910 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1911 1.67 bouyer WDC_CAPABILITY_MODE;
1912 1.41 bouyer if (sc->sc_dma_ok) {
1913 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1914 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1915 1.68.2.14 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE
1916 1.68.2.14 bouyer && rev >= 6)
1917 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1918 1.41 bouyer }
1919 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1920 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1921 1.27 bouyer sc->sc_wdcdev.UDMA_cap = 2;
1922 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
1923 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1924 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1925 1.9 bouyer
1926 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1927 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1928 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1929 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1930 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1931 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1932 1.9 bouyer DEBUG_PROBE);
1933 1.9 bouyer
1934 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1935 1.41 bouyer cp = &sc->pciide_channels[channel];
1936 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1937 1.41 bouyer continue;
1938 1.41 bouyer
1939 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1940 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1941 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
1942 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1943 1.46 mycroft continue;
1944 1.41 bouyer }
1945 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1946 1.41 bouyer pciide_pci_intr);
1947 1.41 bouyer if (cp->hw_ok == 0)
1948 1.41 bouyer continue;
1949 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1950 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
1951 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1952 1.41 bouyer ideconf);
1953 1.41 bouyer }
1954 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1955 1.41 bouyer
1956 1.41 bouyer if (cp->hw_ok == 0)
1957 1.41 bouyer continue;
1958 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1959 1.28 bouyer }
1960 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1961 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1962 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1963 1.28 bouyer }
1964 1.28 bouyer
1965 1.28 bouyer void
1966 1.28 bouyer apollo_setup_channel(chp)
1967 1.28 bouyer struct channel_softc *chp;
1968 1.28 bouyer {
1969 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
1970 1.28 bouyer u_int8_t idedma_ctl;
1971 1.28 bouyer int mode, drive;
1972 1.28 bouyer struct ata_drive_datas *drvp;
1973 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1974 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1975 1.28 bouyer
1976 1.28 bouyer idedma_ctl = 0;
1977 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1978 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1979 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1980 1.28 bouyer udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1981 1.28 bouyer
1982 1.28 bouyer /* setup DMA if needed */
1983 1.28 bouyer pciide_channel_dma_setup(cp);
1984 1.9 bouyer
1985 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1986 1.28 bouyer drvp = &chp->ch_drive[drive];
1987 1.28 bouyer /* If no drive, skip */
1988 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1989 1.28 bouyer continue;
1990 1.28 bouyer /* add timing values, setup DMA if needed */
1991 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1992 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1993 1.28 bouyer mode = drvp->PIO_mode;
1994 1.28 bouyer goto pio;
1995 1.8 drochner }
1996 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1997 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1998 1.28 bouyer /* use Ultra/DMA */
1999 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2000 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2001 1.28 bouyer APO_UDMA_EN_MTH(chp->channel, drive) |
2002 1.28 bouyer APO_UDMA_TIME(chp->channel, drive,
2003 1.28 bouyer apollo_udma_tim[drvp->UDMA_mode]);
2004 1.28 bouyer /* can use PIO timings, MW DMA unused */
2005 1.28 bouyer mode = drvp->PIO_mode;
2006 1.28 bouyer } else {
2007 1.28 bouyer /* use Multiword DMA */
2008 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2009 1.28 bouyer /* mode = min(pio, dma+2) */
2010 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2011 1.28 bouyer mode = drvp->PIO_mode;
2012 1.28 bouyer else
2013 1.37 bouyer mode = drvp->DMA_mode + 2;
2014 1.8 drochner }
2015 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2016 1.28 bouyer
2017 1.28 bouyer pio: /* setup PIO mode */
2018 1.37 bouyer if (mode <= 2) {
2019 1.37 bouyer drvp->DMA_mode = 0;
2020 1.37 bouyer drvp->PIO_mode = 0;
2021 1.37 bouyer mode = 0;
2022 1.37 bouyer } else {
2023 1.37 bouyer drvp->PIO_mode = mode;
2024 1.37 bouyer drvp->DMA_mode = mode - 2;
2025 1.37 bouyer }
2026 1.28 bouyer datatim_reg |=
2027 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2028 1.28 bouyer apollo_pio_set[mode]) |
2029 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2030 1.28 bouyer apollo_pio_rec[mode]);
2031 1.28 bouyer }
2032 1.28 bouyer if (idedma_ctl != 0) {
2033 1.28 bouyer /* Add software bits in status register */
2034 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2035 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2036 1.28 bouyer idedma_ctl);
2037 1.9 bouyer }
2038 1.28 bouyer pciide_print_modes(cp);
2039 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2040 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2041 1.9 bouyer }
2042 1.6 cgd
2043 1.18 drochner void
2044 1.41 bouyer cmd_channel_map(pa, sc, channel)
2045 1.9 bouyer struct pci_attach_args *pa;
2046 1.41 bouyer struct pciide_softc *sc;
2047 1.41 bouyer int channel;
2048 1.9 bouyer {
2049 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2050 1.18 drochner bus_size_t cmdsize, ctlsize;
2051 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2052 1.68.2.2 bouyer int interface;
2053 1.68.2.2 bouyer
2054 1.68.2.2 bouyer /*
2055 1.68.2.2 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2056 1.68.2.2 bouyer * In this case, we have to fake interface
2057 1.68.2.2 bouyer */
2058 1.68.2.2 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2059 1.68.2.2 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2060 1.68.2.2 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2061 1.68.2.2 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2062 1.68.2.2 bouyer CMD_CONF_DSA1)
2063 1.68.2.2 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2064 1.68.2.2 bouyer PCIIDE_INTERFACE_PCI(1);
2065 1.68.2.2 bouyer } else {
2066 1.68.2.2 bouyer interface = PCI_INTERFACE(pa->pa_class);
2067 1.68.2.2 bouyer }
2068 1.6 cgd
2069 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2070 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2071 1.41 bouyer cp->wdc_channel.channel = channel;
2072 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2073 1.41 bouyer
2074 1.41 bouyer if (channel > 0) {
2075 1.41 bouyer cp->wdc_channel.ch_queue =
2076 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2077 1.41 bouyer } else {
2078 1.41 bouyer cp->wdc_channel.ch_queue =
2079 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2080 1.41 bouyer }
2081 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2082 1.41 bouyer printf("%s %s channel: "
2083 1.41 bouyer "can't allocate memory for command queue",
2084 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2085 1.41 bouyer return;
2086 1.18 drochner }
2087 1.18 drochner
2088 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2089 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2090 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2091 1.41 bouyer "configured" : "wired",
2092 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2093 1.41 bouyer "native-PCI" : "compatibility");
2094 1.5 cgd
2095 1.9 bouyer /*
2096 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2097 1.9 bouyer * there's no way to disable the first channel without disabling
2098 1.9 bouyer * the whole device
2099 1.9 bouyer */
2100 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2101 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2102 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2103 1.18 drochner return;
2104 1.18 drochner }
2105 1.18 drochner
2106 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2107 1.18 drochner if (cp->hw_ok == 0)
2108 1.18 drochner return;
2109 1.41 bouyer if (channel == 1) {
2110 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2111 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2112 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2113 1.24 bouyer CMD_CTRL, ctrl);
2114 1.18 drochner }
2115 1.18 drochner }
2116 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2117 1.41 bouyer }
2118 1.41 bouyer
2119 1.41 bouyer int
2120 1.41 bouyer cmd_pci_intr(arg)
2121 1.41 bouyer void *arg;
2122 1.41 bouyer {
2123 1.41 bouyer struct pciide_softc *sc = arg;
2124 1.41 bouyer struct pciide_channel *cp;
2125 1.41 bouyer struct channel_softc *wdc_cp;
2126 1.41 bouyer int i, rv, crv;
2127 1.41 bouyer u_int32_t priirq, secirq;
2128 1.41 bouyer
2129 1.41 bouyer rv = 0;
2130 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2131 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2132 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2133 1.41 bouyer cp = &sc->pciide_channels[i];
2134 1.41 bouyer wdc_cp = &cp->wdc_channel;
2135 1.41 bouyer /* If a compat channel skip. */
2136 1.41 bouyer if (cp->compat)
2137 1.41 bouyer continue;
2138 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2139 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2140 1.41 bouyer crv = wdcintr(wdc_cp);
2141 1.41 bouyer if (crv == 0)
2142 1.41 bouyer printf("%s:%d: bogus intr\n",
2143 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2144 1.41 bouyer else
2145 1.41 bouyer rv = 1;
2146 1.41 bouyer }
2147 1.41 bouyer }
2148 1.41 bouyer return rv;
2149 1.14 bouyer }
2150 1.14 bouyer
2151 1.14 bouyer void
2152 1.41 bouyer cmd_chip_map(sc, pa)
2153 1.14 bouyer struct pciide_softc *sc;
2154 1.41 bouyer struct pci_attach_args *pa;
2155 1.14 bouyer {
2156 1.41 bouyer int channel;
2157 1.39 mrg
2158 1.41 bouyer /*
2159 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2160 1.41 bouyer * and base adresses registers can be disabled at
2161 1.41 bouyer * hardware level. In this case, the device is wired
2162 1.41 bouyer * in compat mode and its first channel is always enabled,
2163 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2164 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2165 1.41 bouyer * can't be disabled.
2166 1.41 bouyer */
2167 1.41 bouyer
2168 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2169 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2170 1.41 bouyer return;
2171 1.41 bouyer #endif
2172 1.41 bouyer
2173 1.45 bouyer printf("%s: hardware does not support DMA\n",
2174 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2175 1.41 bouyer sc->sc_dma_ok = 0;
2176 1.41 bouyer
2177 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2178 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2179 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2180 1.41 bouyer
2181 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2182 1.41 bouyer cmd_channel_map(pa, sc, channel);
2183 1.41 bouyer }
2184 1.14 bouyer }
2185 1.14 bouyer
2186 1.14 bouyer void
2187 1.68.2.2 bouyer cmd0643_9_chip_map(sc, pa)
2188 1.14 bouyer struct pciide_softc *sc;
2189 1.41 bouyer struct pci_attach_args *pa;
2190 1.41 bouyer {
2191 1.41 bouyer struct pciide_channel *cp;
2192 1.28 bouyer int channel;
2193 1.68.2.10 bouyer int rev = PCI_REVISION(
2194 1.68.2.10 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2195 1.28 bouyer
2196 1.41 bouyer /*
2197 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2198 1.41 bouyer * and base adresses registers can be disabled at
2199 1.41 bouyer * hardware level. In this case, the device is wired
2200 1.41 bouyer * in compat mode and its first channel is always enabled,
2201 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2202 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2203 1.41 bouyer * can't be disabled.
2204 1.41 bouyer */
2205 1.41 bouyer
2206 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2207 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2208 1.41 bouyer return;
2209 1.41 bouyer #endif
2210 1.41 bouyer printf("%s: bus-master DMA support present",
2211 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2212 1.41 bouyer pciide_mapreg_dma(sc, pa);
2213 1.41 bouyer printf("\n");
2214 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2215 1.67 bouyer WDC_CAPABILITY_MODE;
2216 1.67 bouyer if (sc->sc_dma_ok) {
2217 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2218 1.68.2.2 bouyer switch (sc->sc_pp->ide_product) {
2219 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_649:
2220 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_648:
2221 1.68.2.2 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2222 1.68.2.2 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2223 1.68.2.10 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2224 1.68.2.10 bouyer break;
2225 1.68.2.7 bouyer case PCI_PRODUCT_CMDTECH_646:
2226 1.68.2.10 bouyer if (rev >= CMD0646U2_REV) {
2227 1.68.2.10 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2228 1.68.2.10 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2229 1.68.2.11 bouyer } else if (rev >= CMD0646U_REV) {
2230 1.68.2.11 bouyer /*
2231 1.68.2.11 bouyer * Linux's driver claims that the 646U is broken
2232 1.68.2.11 bouyer * with UDMA. Only enable it if we know what we're
2233 1.68.2.11 bouyer * doing
2234 1.68.2.11 bouyer */
2235 1.68.2.11 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2236 1.68.2.11 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2237 1.68.2.11 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2238 1.68.2.11 bouyer #endif
2239 1.68.2.11 bouyer /* explicitely disable UDMA */
2240 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2241 1.68.2.11 bouyer CMD_UDMATIM(0), 0);
2242 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2243 1.68.2.11 bouyer CMD_UDMATIM(1), 0);
2244 1.68.2.10 bouyer }
2245 1.68.2.7 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2246 1.68.2.3 tron break;
2247 1.68.2.3 tron default:
2248 1.68.2.3 tron sc->sc_wdcdev.irqack = pciide_irqack;
2249 1.68.2.2 bouyer }
2250 1.67 bouyer }
2251 1.41 bouyer
2252 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2253 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2254 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2255 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2256 1.68.2.2 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2257 1.41 bouyer
2258 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2259 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2260 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2261 1.28 bouyer DEBUG_PROBE);
2262 1.41 bouyer
2263 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2264 1.41 bouyer cp = &sc->pciide_channels[channel];
2265 1.41 bouyer cmd_channel_map(pa, sc, channel);
2266 1.41 bouyer if (cp->hw_ok == 0)
2267 1.41 bouyer continue;
2268 1.68.2.2 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2269 1.28 bouyer }
2270 1.68.2.11 bouyer /*
2271 1.68.2.11 bouyer * note - this also makes sure we clear the irq disable and reset
2272 1.68.2.11 bouyer * bits
2273 1.68.2.11 bouyer */
2274 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2275 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2276 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2277 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2278 1.28 bouyer DEBUG_PROBE);
2279 1.28 bouyer }
2280 1.28 bouyer
2281 1.28 bouyer void
2282 1.68.2.2 bouyer cmd0643_9_setup_channel(chp)
2283 1.14 bouyer struct channel_softc *chp;
2284 1.28 bouyer {
2285 1.14 bouyer struct ata_drive_datas *drvp;
2286 1.14 bouyer u_int8_t tim;
2287 1.68.2.2 bouyer u_int32_t idedma_ctl, udma_reg;
2288 1.28 bouyer int drive;
2289 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2290 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2291 1.28 bouyer
2292 1.28 bouyer idedma_ctl = 0;
2293 1.28 bouyer /* setup DMA if needed */
2294 1.28 bouyer pciide_channel_dma_setup(cp);
2295 1.14 bouyer
2296 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2297 1.28 bouyer drvp = &chp->ch_drive[drive];
2298 1.28 bouyer /* If no drive, skip */
2299 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2300 1.28 bouyer continue;
2301 1.28 bouyer /* add timing values, setup DMA if needed */
2302 1.68.2.2 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2303 1.68.2.2 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2304 1.68.2.2 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2305 1.68.2.10 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2306 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2307 1.68.2.2 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2308 1.68.2.2 bouyer if (drvp->UDMA_mode > 2 &&
2309 1.68.2.2 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2310 1.68.2.2 bouyer CMD_BICSR) &
2311 1.68.2.2 bouyer CMD_BICSR_80(chp->channel)) == 0)
2312 1.68.2.2 bouyer drvp->UDMA_mode = 2;
2313 1.68.2.2 bouyer if (drvp->UDMA_mode > 2)
2314 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2315 1.68.2.10 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2316 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2317 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2318 1.68.2.2 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2319 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2320 1.68.2.2 bouyer udma_reg |=
2321 1.68.2.10 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2322 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2323 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2324 1.68.2.2 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2325 1.68.2.2 bouyer } else {
2326 1.68.2.2 bouyer /*
2327 1.68.2.2 bouyer * use Multiword DMA.
2328 1.68.2.2 bouyer * Timings will be used for both PIO and DMA,
2329 1.68.2.2 bouyer * so adjust DMA mode if needed
2330 1.68.2.10 bouyer * if we have a 0646U2/8/9, turn off UDMA
2331 1.68.2.2 bouyer */
2332 1.68.2.2 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2333 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2334 1.68.2.2 bouyer sc->sc_tag,
2335 1.68.2.2 bouyer CMD_UDMATIM(chp->channel));
2336 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2337 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2338 1.68.2.2 bouyer CMD_UDMATIM(chp->channel),
2339 1.68.2.2 bouyer udma_reg);
2340 1.68.2.2 bouyer }
2341 1.68.2.2 bouyer if (drvp->PIO_mode >= 3 &&
2342 1.68.2.2 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2343 1.68.2.2 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2344 1.68.2.2 bouyer }
2345 1.68.2.2 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2346 1.14 bouyer }
2347 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2348 1.14 bouyer }
2349 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2350 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2351 1.28 bouyer }
2352 1.28 bouyer if (idedma_ctl != 0) {
2353 1.28 bouyer /* Add software bits in status register */
2354 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2355 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2356 1.28 bouyer idedma_ctl);
2357 1.14 bouyer }
2358 1.28 bouyer pciide_print_modes(cp);
2359 1.68.2.3 tron }
2360 1.68.2.3 tron
2361 1.68.2.3 tron void
2362 1.68.2.7 bouyer cmd646_9_irqack(chp)
2363 1.68.2.3 tron struct channel_softc *chp;
2364 1.68.2.3 tron {
2365 1.68.2.3 tron u_int32_t priirq, secirq;
2366 1.68.2.3 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2367 1.68.2.3 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2368 1.68.2.3 tron
2369 1.68.2.3 tron if (chp->channel == 0) {
2370 1.68.2.3 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2371 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2372 1.68.2.3 tron } else {
2373 1.68.2.3 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2374 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2375 1.68.2.3 tron }
2376 1.68.2.3 tron pciide_irqack(chp);
2377 1.1 cgd }
2378 1.1 cgd
2379 1.18 drochner void
2380 1.41 bouyer cy693_chip_map(sc, pa)
2381 1.18 drochner struct pciide_softc *sc;
2382 1.41 bouyer struct pci_attach_args *pa;
2383 1.41 bouyer {
2384 1.41 bouyer struct pciide_channel *cp;
2385 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2386 1.41 bouyer bus_size_t cmdsize, ctlsize;
2387 1.41 bouyer
2388 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2389 1.41 bouyer return;
2390 1.41 bouyer /*
2391 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2392 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2393 1.41 bouyer * the real channel
2394 1.41 bouyer */
2395 1.41 bouyer if (pa->pa_function == 1) {
2396 1.61 thorpej sc->sc_cy_compatchan = 0;
2397 1.41 bouyer } else if (pa->pa_function == 2) {
2398 1.61 thorpej sc->sc_cy_compatchan = 1;
2399 1.41 bouyer } else {
2400 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2401 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2402 1.41 bouyer return;
2403 1.41 bouyer }
2404 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2405 1.41 bouyer printf("%s: bus-master DMA support present",
2406 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2407 1.41 bouyer pciide_mapreg_dma(sc, pa);
2408 1.41 bouyer } else {
2409 1.41 bouyer printf("%s: hardware does not support DMA",
2410 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2411 1.41 bouyer sc->sc_dma_ok = 0;
2412 1.41 bouyer }
2413 1.41 bouyer printf("\n");
2414 1.39 mrg
2415 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2416 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2417 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2418 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2419 1.61 thorpej sc->sc_dma_ok = 0;
2420 1.61 thorpej }
2421 1.61 thorpej
2422 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2423 1.41 bouyer WDC_CAPABILITY_MODE;
2424 1.67 bouyer if (sc->sc_dma_ok) {
2425 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2426 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2427 1.67 bouyer }
2428 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2429 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2430 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2431 1.18 drochner
2432 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2433 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2434 1.39 mrg
2435 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2436 1.41 bouyer cp = &sc->pciide_channels[0];
2437 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2438 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2439 1.41 bouyer cp->wdc_channel.channel = 0;
2440 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2441 1.41 bouyer cp->wdc_channel.ch_queue =
2442 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2443 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2444 1.41 bouyer printf("%s primary channel: "
2445 1.41 bouyer "can't allocate memory for command queue",
2446 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2447 1.41 bouyer return;
2448 1.41 bouyer }
2449 1.41 bouyer printf("%s: primary channel %s to ",
2450 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2451 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2452 1.41 bouyer "configured" : "wired");
2453 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2454 1.41 bouyer printf("native-PCI");
2455 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2456 1.41 bouyer pciide_pci_intr);
2457 1.41 bouyer } else {
2458 1.41 bouyer printf("compatibility");
2459 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2460 1.41 bouyer &cmdsize, &ctlsize);
2461 1.41 bouyer }
2462 1.41 bouyer printf(" mode\n");
2463 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2464 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2465 1.41 bouyer wdcattach(&cp->wdc_channel);
2466 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2467 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2468 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2469 1.41 bouyer }
2470 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2471 1.41 bouyer if (cp->hw_ok == 0)
2472 1.41 bouyer return;
2473 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2474 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2475 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2476 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2477 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2478 1.28 bouyer }
2479 1.28 bouyer
2480 1.28 bouyer void
2481 1.28 bouyer cy693_setup_channel(chp)
2482 1.18 drochner struct channel_softc *chp;
2483 1.28 bouyer {
2484 1.18 drochner struct ata_drive_datas *drvp;
2485 1.18 drochner int drive;
2486 1.18 drochner u_int32_t cy_cmd_ctrl;
2487 1.18 drochner u_int32_t idedma_ctl;
2488 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2489 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2490 1.41 bouyer int dma_mode = -1;
2491 1.9 bouyer
2492 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2493 1.28 bouyer
2494 1.28 bouyer /* setup DMA if needed */
2495 1.28 bouyer pciide_channel_dma_setup(cp);
2496 1.28 bouyer
2497 1.18 drochner for (drive = 0; drive < 2; drive++) {
2498 1.18 drochner drvp = &chp->ch_drive[drive];
2499 1.18 drochner /* If no drive, skip */
2500 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2501 1.18 drochner continue;
2502 1.18 drochner /* add timing values, setup DMA if needed */
2503 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2504 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2505 1.41 bouyer /* use Multiword DMA */
2506 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2507 1.41 bouyer dma_mode = drvp->DMA_mode;
2508 1.18 drochner }
2509 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2510 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2511 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2512 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2513 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2514 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2515 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2516 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2517 1.18 drochner }
2518 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2519 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2520 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2521 1.61 thorpej
2522 1.61 thorpej if (dma_mode == -1)
2523 1.61 thorpej dma_mode = 0;
2524 1.61 thorpej
2525 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2526 1.61 thorpej /* Note: `multiple' is implied. */
2527 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2528 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2529 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2530 1.61 thorpej }
2531 1.61 thorpej
2532 1.28 bouyer pciide_print_modes(cp);
2533 1.61 thorpej
2534 1.18 drochner if (idedma_ctl != 0) {
2535 1.18 drochner /* Add software bits in status register */
2536 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2537 1.18 drochner IDEDMA_CTL, idedma_ctl);
2538 1.9 bouyer }
2539 1.1 cgd }
2540 1.1 cgd
2541 1.18 drochner void
2542 1.41 bouyer sis_chip_map(sc, pa)
2543 1.41 bouyer struct pciide_softc *sc;
2544 1.18 drochner struct pci_attach_args *pa;
2545 1.41 bouyer {
2546 1.18 drochner struct pciide_channel *cp;
2547 1.41 bouyer int channel;
2548 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2549 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2550 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2551 1.18 drochner bus_size_t cmdsize, ctlsize;
2552 1.9 bouyer
2553 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2554 1.18 drochner return;
2555 1.41 bouyer printf("%s: bus-master DMA support present",
2556 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2557 1.41 bouyer pciide_mapreg_dma(sc, pa);
2558 1.41 bouyer printf("\n");
2559 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2560 1.67 bouyer WDC_CAPABILITY_MODE;
2561 1.51 bouyer if (sc->sc_dma_ok) {
2562 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2563 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2564 1.51 bouyer if (rev >= 0xd0)
2565 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2566 1.51 bouyer }
2567 1.9 bouyer
2568 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2569 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2570 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2571 1.51 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2572 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2573 1.15 bouyer
2574 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2575 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2576 1.28 bouyer
2577 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2578 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2579 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2580 1.41 bouyer
2581 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2582 1.41 bouyer cp = &sc->pciide_channels[channel];
2583 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2584 1.41 bouyer continue;
2585 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2586 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2587 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2588 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2589 1.46 mycroft continue;
2590 1.41 bouyer }
2591 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2592 1.41 bouyer pciide_pci_intr);
2593 1.41 bouyer if (cp->hw_ok == 0)
2594 1.41 bouyer continue;
2595 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2596 1.41 bouyer if (channel == 0)
2597 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2598 1.41 bouyer else
2599 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2600 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2601 1.41 bouyer sis_ctr0);
2602 1.41 bouyer }
2603 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2604 1.41 bouyer if (cp->hw_ok == 0)
2605 1.41 bouyer continue;
2606 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2607 1.41 bouyer }
2608 1.28 bouyer }
2609 1.28 bouyer
2610 1.28 bouyer void
2611 1.28 bouyer sis_setup_channel(chp)
2612 1.15 bouyer struct channel_softc *chp;
2613 1.28 bouyer {
2614 1.15 bouyer struct ata_drive_datas *drvp;
2615 1.28 bouyer int drive;
2616 1.18 drochner u_int32_t sis_tim;
2617 1.18 drochner u_int32_t idedma_ctl;
2618 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2619 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2620 1.15 bouyer
2621 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2622 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2623 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2624 1.28 bouyer DEBUG_PROBE);
2625 1.28 bouyer sis_tim = 0;
2626 1.18 drochner idedma_ctl = 0;
2627 1.28 bouyer /* setup DMA if needed */
2628 1.28 bouyer pciide_channel_dma_setup(cp);
2629 1.28 bouyer
2630 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2631 1.28 bouyer drvp = &chp->ch_drive[drive];
2632 1.28 bouyer /* If no drive, skip */
2633 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2634 1.28 bouyer continue;
2635 1.28 bouyer /* add timing values, setup DMA if needed */
2636 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2637 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2638 1.28 bouyer goto pio;
2639 1.28 bouyer
2640 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2641 1.28 bouyer /* use Ultra/DMA */
2642 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2643 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2644 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2645 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2646 1.28 bouyer } else {
2647 1.28 bouyer /*
2648 1.28 bouyer * use Multiword DMA
2649 1.28 bouyer * Timings will be used for both PIO and DMA,
2650 1.28 bouyer * so adjust DMA mode if needed
2651 1.28 bouyer */
2652 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2653 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2654 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2655 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2656 1.32 bouyer drvp->PIO_mode - 2 : 0;
2657 1.28 bouyer if (drvp->DMA_mode == 0)
2658 1.28 bouyer drvp->PIO_mode = 0;
2659 1.28 bouyer }
2660 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2661 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2662 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2663 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2664 1.28 bouyer SIS_TIM_REC_OFF(drive);
2665 1.28 bouyer }
2666 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2667 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2668 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2669 1.18 drochner if (idedma_ctl != 0) {
2670 1.18 drochner /* Add software bits in status register */
2671 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2672 1.18 drochner IDEDMA_CTL, idedma_ctl);
2673 1.18 drochner }
2674 1.28 bouyer pciide_print_modes(cp);
2675 1.18 drochner }
2676 1.18 drochner
2677 1.18 drochner void
2678 1.41 bouyer acer_chip_map(sc, pa)
2679 1.41 bouyer struct pciide_softc *sc;
2680 1.18 drochner struct pci_attach_args *pa;
2681 1.41 bouyer {
2682 1.18 drochner struct pciide_channel *cp;
2683 1.41 bouyer int channel;
2684 1.41 bouyer pcireg_t cr, interface;
2685 1.18 drochner bus_size_t cmdsize, ctlsize;
2686 1.18 drochner
2687 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2688 1.18 drochner return;
2689 1.41 bouyer printf("%s: bus-master DMA support present",
2690 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2691 1.41 bouyer pciide_mapreg_dma(sc, pa);
2692 1.41 bouyer printf("\n");
2693 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2694 1.67 bouyer WDC_CAPABILITY_MODE;
2695 1.67 bouyer if (sc->sc_dma_ok) {
2696 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2697 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2698 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2699 1.67 bouyer }
2700 1.41 bouyer
2701 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2702 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2703 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2704 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2705 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2706 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2707 1.30 bouyer
2708 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2709 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2710 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2711 1.30 bouyer
2712 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2713 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2714 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2715 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2716 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2717 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2718 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2719 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2720 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2721 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2722 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2723 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2724 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2725 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2726 1.41 bouyer PCI_CLASS_REG));
2727 1.41 bouyer
2728 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2729 1.41 bouyer cp = &sc->pciide_channels[channel];
2730 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2731 1.41 bouyer continue;
2732 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2733 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2734 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2735 1.41 bouyer continue;
2736 1.41 bouyer }
2737 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2738 1.41 bouyer acer_pci_intr);
2739 1.41 bouyer if (cp->hw_ok == 0)
2740 1.41 bouyer continue;
2741 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2742 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2743 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2744 1.41 bouyer PCI_CLASS_REG, cr);
2745 1.41 bouyer }
2746 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2747 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2748 1.30 bouyer }
2749 1.30 bouyer }
2750 1.30 bouyer
2751 1.30 bouyer void
2752 1.30 bouyer acer_setup_channel(chp)
2753 1.30 bouyer struct channel_softc *chp;
2754 1.30 bouyer {
2755 1.30 bouyer struct ata_drive_datas *drvp;
2756 1.30 bouyer int drive;
2757 1.30 bouyer u_int32_t acer_fifo_udma;
2758 1.30 bouyer u_int32_t idedma_ctl;
2759 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2760 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2761 1.30 bouyer
2762 1.30 bouyer idedma_ctl = 0;
2763 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2764 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2765 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2766 1.30 bouyer /* setup DMA if needed */
2767 1.30 bouyer pciide_channel_dma_setup(cp);
2768 1.30 bouyer
2769 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2770 1.30 bouyer drvp = &chp->ch_drive[drive];
2771 1.30 bouyer /* If no drive, skip */
2772 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2773 1.30 bouyer continue;
2774 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2775 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2776 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2777 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2778 1.30 bouyer /* clear FIFO/DMA mode */
2779 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2780 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2781 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2782 1.30 bouyer
2783 1.30 bouyer /* add timing values, setup DMA if needed */
2784 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2785 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2786 1.30 bouyer acer_fifo_udma |=
2787 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2788 1.30 bouyer goto pio;
2789 1.30 bouyer }
2790 1.30 bouyer
2791 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2792 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2793 1.30 bouyer /* use Ultra/DMA */
2794 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2795 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2796 1.30 bouyer acer_fifo_udma |=
2797 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2798 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2799 1.30 bouyer } else {
2800 1.30 bouyer /*
2801 1.30 bouyer * use Multiword DMA
2802 1.30 bouyer * Timings will be used for both PIO and DMA,
2803 1.30 bouyer * so adjust DMA mode if needed
2804 1.30 bouyer */
2805 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2806 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2807 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2808 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2809 1.32 bouyer drvp->PIO_mode - 2 : 0;
2810 1.30 bouyer if (drvp->DMA_mode == 0)
2811 1.30 bouyer drvp->PIO_mode = 0;
2812 1.30 bouyer }
2813 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2814 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2815 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2816 1.30 bouyer acer_pio[drvp->PIO_mode]);
2817 1.30 bouyer }
2818 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2819 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2820 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2821 1.30 bouyer if (idedma_ctl != 0) {
2822 1.30 bouyer /* Add software bits in status register */
2823 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2824 1.30 bouyer IDEDMA_CTL, idedma_ctl);
2825 1.30 bouyer }
2826 1.30 bouyer pciide_print_modes(cp);
2827 1.30 bouyer }
2828 1.30 bouyer
2829 1.41 bouyer int
2830 1.41 bouyer acer_pci_intr(arg)
2831 1.41 bouyer void *arg;
2832 1.41 bouyer {
2833 1.41 bouyer struct pciide_softc *sc = arg;
2834 1.41 bouyer struct pciide_channel *cp;
2835 1.41 bouyer struct channel_softc *wdc_cp;
2836 1.41 bouyer int i, rv, crv;
2837 1.41 bouyer u_int32_t chids;
2838 1.41 bouyer
2839 1.41 bouyer rv = 0;
2840 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2841 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2842 1.41 bouyer cp = &sc->pciide_channels[i];
2843 1.41 bouyer wdc_cp = &cp->wdc_channel;
2844 1.41 bouyer /* If a compat channel skip. */
2845 1.41 bouyer if (cp->compat)
2846 1.41 bouyer continue;
2847 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
2848 1.41 bouyer crv = wdcintr(wdc_cp);
2849 1.41 bouyer if (crv == 0)
2850 1.41 bouyer printf("%s:%d: bogus intr\n",
2851 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2852 1.41 bouyer else
2853 1.41 bouyer rv = 1;
2854 1.41 bouyer }
2855 1.41 bouyer }
2856 1.41 bouyer return rv;
2857 1.41 bouyer }
2858 1.41 bouyer
2859 1.67 bouyer void
2860 1.67 bouyer hpt_chip_map(sc, pa)
2861 1.67 bouyer struct pciide_softc *sc;
2862 1.67 bouyer struct pci_attach_args *pa;
2863 1.67 bouyer {
2864 1.67 bouyer struct pciide_channel *cp;
2865 1.67 bouyer int i, compatchan, revision;
2866 1.67 bouyer pcireg_t interface;
2867 1.67 bouyer bus_size_t cmdsize, ctlsize;
2868 1.67 bouyer
2869 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
2870 1.67 bouyer return;
2871 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
2872 1.67 bouyer
2873 1.67 bouyer /*
2874 1.67 bouyer * when the chip is in native mode it identifies itself as a
2875 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
2876 1.67 bouyer */
2877 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
2878 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
2879 1.67 bouyer } else {
2880 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2881 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
2882 1.67 bouyer if (revision == HPT370_REV)
2883 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
2884 1.67 bouyer }
2885 1.67 bouyer
2886 1.67 bouyer printf("%s: bus-master DMA support present",
2887 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2888 1.67 bouyer pciide_mapreg_dma(sc, pa);
2889 1.67 bouyer printf("\n");
2890 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2891 1.67 bouyer WDC_CAPABILITY_MODE;
2892 1.67 bouyer if (sc->sc_dma_ok) {
2893 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2894 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2895 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2896 1.67 bouyer }
2897 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
2898 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
2899 1.67 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2900 1.67 bouyer
2901 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
2902 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2903 1.67 bouyer if (revision == HPT366_REV) {
2904 1.67 bouyer /*
2905 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
2906 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
2907 1.67 bouyer * with the real channel
2908 1.67 bouyer */
2909 1.67 bouyer if (pa->pa_function == 0) {
2910 1.67 bouyer compatchan = 0;
2911 1.67 bouyer } else if (pa->pa_function == 1) {
2912 1.67 bouyer compatchan = 1;
2913 1.67 bouyer } else {
2914 1.67 bouyer printf("%s: unexpected PCI function %d\n",
2915 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2916 1.67 bouyer return;
2917 1.67 bouyer }
2918 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
2919 1.67 bouyer } else {
2920 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
2921 1.67 bouyer }
2922 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2923 1.68.2.4 bouyer cp = &sc->pciide_channels[i];
2924 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
2925 1.67 bouyer compatchan = i;
2926 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
2927 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
2928 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
2929 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2930 1.67 bouyer continue;
2931 1.67 bouyer }
2932 1.67 bouyer }
2933 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
2934 1.67 bouyer continue;
2935 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
2936 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
2937 1.67 bouyer &ctlsize, hpt_pci_intr);
2938 1.67 bouyer } else {
2939 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2940 1.67 bouyer &cmdsize, &ctlsize);
2941 1.67 bouyer }
2942 1.67 bouyer if (cp->hw_ok == 0)
2943 1.67 bouyer return;
2944 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2945 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2946 1.67 bouyer wdcattach(&cp->wdc_channel);
2947 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
2948 1.67 bouyer }
2949 1.68.2.9 bouyer if (revision == HPT370_REV) {
2950 1.68.2.9 bouyer /*
2951 1.68.2.9 bouyer * HPT370_REV has a bit to disable interrupts, make sure
2952 1.68.2.9 bouyer * to clear it
2953 1.68.2.9 bouyer */
2954 1.68.2.9 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
2955 1.68.2.9 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
2956 1.68.2.9 bouyer ~HPT_CSEL_IRQDIS);
2957 1.68.2.9 bouyer }
2958 1.67 bouyer return;
2959 1.67 bouyer }
2960 1.67 bouyer
2961 1.67 bouyer
2962 1.67 bouyer void
2963 1.67 bouyer hpt_setup_channel(chp)
2964 1.67 bouyer struct channel_softc *chp;
2965 1.67 bouyer {
2966 1.67 bouyer struct ata_drive_datas *drvp;
2967 1.67 bouyer int drive;
2968 1.67 bouyer int cable;
2969 1.67 bouyer u_int32_t before, after;
2970 1.67 bouyer u_int32_t idedma_ctl;
2971 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2972 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2973 1.67 bouyer
2974 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
2975 1.67 bouyer
2976 1.67 bouyer /* setup DMA if needed */
2977 1.67 bouyer pciide_channel_dma_setup(cp);
2978 1.67 bouyer
2979 1.67 bouyer idedma_ctl = 0;
2980 1.67 bouyer
2981 1.67 bouyer /* Per drive settings */
2982 1.67 bouyer for (drive = 0; drive < 2; drive++) {
2983 1.67 bouyer drvp = &chp->ch_drive[drive];
2984 1.67 bouyer /* If no drive, skip */
2985 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2986 1.67 bouyer continue;
2987 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
2988 1.67 bouyer HPT_IDETIM(chp->channel, drive));
2989 1.67 bouyer
2990 1.67 bouyer /* add timing values, setup DMA if needed */
2991 1.67 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2992 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
2993 1.67 bouyer drvp->UDMA_mode > 2)
2994 1.67 bouyer drvp->UDMA_mode = 2;
2995 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
2996 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
2997 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
2998 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2999 1.67 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3000 1.67 bouyer /*
3001 1.67 bouyer * use Multiword DMA.
3002 1.67 bouyer * Timings will be used for both PIO and DMA, so adjust
3003 1.67 bouyer * DMA mode if needed
3004 1.67 bouyer */
3005 1.67 bouyer if (drvp->PIO_mode >= 3 &&
3006 1.67 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3007 1.67 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
3008 1.67 bouyer }
3009 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3010 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
3011 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3012 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3013 1.67 bouyer } else {
3014 1.67 bouyer /* PIO only */
3015 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3016 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3017 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3018 1.67 bouyer }
3019 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3020 1.67 bouyer HPT_IDETIM(chp->channel, drive), after);
3021 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3022 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3023 1.67 bouyer after, before), DEBUG_PROBE);
3024 1.67 bouyer }
3025 1.67 bouyer if (idedma_ctl != 0) {
3026 1.67 bouyer /* Add software bits in status register */
3027 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3028 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3029 1.67 bouyer }
3030 1.67 bouyer pciide_print_modes(cp);
3031 1.67 bouyer }
3032 1.67 bouyer
3033 1.67 bouyer int
3034 1.67 bouyer hpt_pci_intr(arg)
3035 1.67 bouyer void *arg;
3036 1.67 bouyer {
3037 1.67 bouyer struct pciide_softc *sc = arg;
3038 1.67 bouyer struct pciide_channel *cp;
3039 1.67 bouyer struct channel_softc *wdc_cp;
3040 1.67 bouyer int rv = 0;
3041 1.67 bouyer int dmastat, i, crv;
3042 1.67 bouyer
3043 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3044 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3045 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3046 1.67 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3047 1.67 bouyer continue;
3048 1.67 bouyer cp = &sc->pciide_channels[i];
3049 1.67 bouyer wdc_cp = &cp->wdc_channel;
3050 1.67 bouyer crv = wdcintr(wdc_cp);
3051 1.67 bouyer if (crv == 0) {
3052 1.67 bouyer printf("%s:%d: bogus intr\n",
3053 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3054 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3055 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3056 1.67 bouyer } else
3057 1.67 bouyer rv = 1;
3058 1.67 bouyer }
3059 1.67 bouyer return rv;
3060 1.67 bouyer }
3061 1.67 bouyer
3062 1.67 bouyer
3063 1.48 bouyer /* A macro to test product */
3064 1.68.2.13 enami #define PDC_IS_262(sc) \
3065 1.68.2.13 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3066 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3067 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3068 1.48 bouyer
3069 1.30 bouyer void
3070 1.41 bouyer pdc202xx_chip_map(sc, pa)
3071 1.41 bouyer struct pciide_softc *sc;
3072 1.30 bouyer struct pci_attach_args *pa;
3073 1.41 bouyer {
3074 1.30 bouyer struct pciide_channel *cp;
3075 1.41 bouyer int channel;
3076 1.41 bouyer pcireg_t interface, st, mode;
3077 1.30 bouyer bus_size_t cmdsize, ctlsize;
3078 1.41 bouyer
3079 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3080 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
3081 1.41 bouyer DEBUG_PROBE);
3082 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3083 1.41 bouyer return;
3084 1.41 bouyer
3085 1.41 bouyer /* turn off RAID mode */
3086 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
3087 1.31 bouyer
3088 1.31 bouyer /*
3089 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3090 1.41 bouyer * mode. We have to fake interface
3091 1.31 bouyer */
3092 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3093 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
3094 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3095 1.41 bouyer
3096 1.41 bouyer printf("%s: bus-master DMA support present",
3097 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3098 1.41 bouyer pciide_mapreg_dma(sc, pa);
3099 1.41 bouyer printf("\n");
3100 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3101 1.41 bouyer WDC_CAPABILITY_MODE;
3102 1.67 bouyer if (sc->sc_dma_ok) {
3103 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3104 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3105 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3106 1.67 bouyer }
3107 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3108 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3109 1.48 bouyer if (PDC_IS_262(sc))
3110 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3111 1.41 bouyer else
3112 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3113 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3114 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3115 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3116 1.41 bouyer
3117 1.41 bouyer /* setup failsafe defaults */
3118 1.41 bouyer mode = 0;
3119 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3120 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3121 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3122 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3123 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3124 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3125 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3126 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3127 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3128 1.41 bouyer DEBUG_PROBE);
3129 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3130 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
3131 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3132 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3133 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3134 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3135 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3136 1.41 bouyer mode);
3137 1.41 bouyer }
3138 1.41 bouyer
3139 1.41 bouyer mode = PDC2xx_SCR_DMA;
3140 1.48 bouyer if (PDC_IS_262(sc)) {
3141 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3142 1.48 bouyer } else {
3143 1.48 bouyer /* the BIOS set it up this way */
3144 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3145 1.48 bouyer }
3146 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3147 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3148 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3149 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3150 1.41 bouyer DEBUG_PROBE);
3151 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3152 1.41 bouyer
3153 1.41 bouyer /* controller initial state register is OK even without BIOS */
3154 1.48 bouyer /* Set DMA mode to IDE DMA compatibility */
3155 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3156 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3157 1.41 bouyer DEBUG_PROBE);
3158 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3159 1.41 bouyer mode | 0x1);
3160 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3161 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3162 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3163 1.41 bouyer mode | 0x1);
3164 1.41 bouyer
3165 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3166 1.41 bouyer cp = &sc->pciide_channels[channel];
3167 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3168 1.41 bouyer continue;
3169 1.48 bouyer if ((st & (PDC_IS_262(sc) ?
3170 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3171 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3172 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3173 1.41 bouyer continue;
3174 1.41 bouyer }
3175 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3176 1.41 bouyer pdc202xx_pci_intr);
3177 1.41 bouyer if (cp->hw_ok == 0)
3178 1.41 bouyer continue;
3179 1.60 gmcgarry if (pciide_chan_candisable(cp))
3180 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3181 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3182 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3183 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3184 1.41 bouyer }
3185 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3186 1.41 bouyer DEBUG_PROBE);
3187 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3188 1.41 bouyer return;
3189 1.41 bouyer }
3190 1.41 bouyer
3191 1.41 bouyer void
3192 1.41 bouyer pdc202xx_setup_channel(chp)
3193 1.41 bouyer struct channel_softc *chp;
3194 1.41 bouyer {
3195 1.41 bouyer struct ata_drive_datas *drvp;
3196 1.41 bouyer int drive;
3197 1.48 bouyer pcireg_t mode, st;
3198 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3199 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3200 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3201 1.48 bouyer int channel = chp->channel;
3202 1.41 bouyer
3203 1.41 bouyer /* setup DMA if needed */
3204 1.41 bouyer pciide_channel_dma_setup(cp);
3205 1.30 bouyer
3206 1.41 bouyer idedma_ctl = 0;
3207 1.48 bouyer
3208 1.48 bouyer /* Per channel settings */
3209 1.48 bouyer if (PDC_IS_262(sc)) {
3210 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3211 1.48 bouyer PDC262_U66);
3212 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3213 1.48 bouyer /* Trimm UDMA mode */
3214 1.68.2.1 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3215 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3216 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3217 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3218 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3219 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3220 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3221 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3222 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3223 1.48 bouyer }
3224 1.48 bouyer /* Set U66 if needed */
3225 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3226 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3227 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3228 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3229 1.48 bouyer scr |= PDC262_U66_EN(channel);
3230 1.48 bouyer else
3231 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3232 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3233 1.48 bouyer PDC262_U66, scr);
3234 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3235 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3236 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3237 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3238 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3239 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3240 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3241 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3242 1.48 bouyer atapi = 0;
3243 1.48 bouyer else
3244 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3245 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3246 1.48 bouyer PDC262_ATAPI(channel), atapi);
3247 1.48 bouyer }
3248 1.48 bouyer }
3249 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3250 1.41 bouyer drvp = &chp->ch_drive[drive];
3251 1.41 bouyer /* If no drive, skip */
3252 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3253 1.41 bouyer continue;
3254 1.48 bouyer mode = 0;
3255 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3256 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3257 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3258 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3259 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3260 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3261 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3262 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3263 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3264 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3265 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3266 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3267 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3268 1.41 bouyer } else {
3269 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3270 1.41 bouyer pdc2xx_dma_mb[0]);
3271 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3272 1.41 bouyer pdc2xx_dma_mc[0]);
3273 1.41 bouyer }
3274 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3275 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3276 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3277 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3278 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3279 1.48 bouyer if (drvp->PIO_mode >= 3) {
3280 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3281 1.48 bouyer if (drive == 0)
3282 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3283 1.48 bouyer }
3284 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3285 1.41 bouyer "timings 0x%x\n",
3286 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3287 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3288 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3289 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3290 1.41 bouyer }
3291 1.41 bouyer if (idedma_ctl != 0) {
3292 1.41 bouyer /* Add software bits in status register */
3293 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3294 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3295 1.30 bouyer }
3296 1.41 bouyer pciide_print_modes(cp);
3297 1.41 bouyer }
3298 1.41 bouyer
3299 1.41 bouyer int
3300 1.41 bouyer pdc202xx_pci_intr(arg)
3301 1.41 bouyer void *arg;
3302 1.41 bouyer {
3303 1.41 bouyer struct pciide_softc *sc = arg;
3304 1.41 bouyer struct pciide_channel *cp;
3305 1.41 bouyer struct channel_softc *wdc_cp;
3306 1.41 bouyer int i, rv, crv;
3307 1.41 bouyer u_int32_t scr;
3308 1.30 bouyer
3309 1.41 bouyer rv = 0;
3310 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3311 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3312 1.41 bouyer cp = &sc->pciide_channels[i];
3313 1.41 bouyer wdc_cp = &cp->wdc_channel;
3314 1.41 bouyer /* If a compat channel skip. */
3315 1.41 bouyer if (cp->compat)
3316 1.41 bouyer continue;
3317 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3318 1.41 bouyer crv = wdcintr(wdc_cp);
3319 1.41 bouyer if (crv == 0)
3320 1.41 bouyer printf("%s:%d: bogus intr\n",
3321 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3322 1.41 bouyer else
3323 1.41 bouyer rv = 1;
3324 1.41 bouyer }
3325 1.15 bouyer }
3326 1.41 bouyer return rv;
3327 1.59 scw }
3328 1.59 scw
3329 1.59 scw void
3330 1.59 scw opti_chip_map(sc, pa)
3331 1.59 scw struct pciide_softc *sc;
3332 1.59 scw struct pci_attach_args *pa;
3333 1.59 scw {
3334 1.59 scw struct pciide_channel *cp;
3335 1.59 scw bus_size_t cmdsize, ctlsize;
3336 1.59 scw pcireg_t interface;
3337 1.59 scw u_int8_t init_ctrl;
3338 1.59 scw int channel;
3339 1.59 scw
3340 1.59 scw if (pciide_chipen(sc, pa) == 0)
3341 1.59 scw return;
3342 1.59 scw printf("%s: bus-master DMA support present",
3343 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3344 1.59 scw pciide_mapreg_dma(sc, pa);
3345 1.59 scw printf("\n");
3346 1.59 scw
3347 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3348 1.66 scw WDC_CAPABILITY_MODE;
3349 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3350 1.59 scw if (sc->sc_dma_ok) {
3351 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3352 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3353 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3354 1.59 scw }
3355 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3356 1.59 scw
3357 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3358 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3359 1.59 scw
3360 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3361 1.59 scw OPTI_REG_INIT_CONTROL);
3362 1.59 scw
3363 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3364 1.59 scw
3365 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3366 1.59 scw cp = &sc->pciide_channels[channel];
3367 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3368 1.59 scw continue;
3369 1.59 scw if (channel == 1 &&
3370 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3371 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3372 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3373 1.59 scw continue;
3374 1.59 scw }
3375 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3376 1.59 scw pciide_pci_intr);
3377 1.59 scw if (cp->hw_ok == 0)
3378 1.59 scw continue;
3379 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3380 1.59 scw if (cp->hw_ok == 0)
3381 1.59 scw continue;
3382 1.59 scw opti_setup_channel(&cp->wdc_channel);
3383 1.59 scw }
3384 1.59 scw }
3385 1.59 scw
3386 1.59 scw void
3387 1.59 scw opti_setup_channel(chp)
3388 1.59 scw struct channel_softc *chp;
3389 1.59 scw {
3390 1.59 scw struct ata_drive_datas *drvp;
3391 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3392 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3393 1.66 scw int drive, spd;
3394 1.59 scw int mode[2];
3395 1.59 scw u_int8_t rv, mr;
3396 1.59 scw
3397 1.59 scw /*
3398 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3399 1.59 scw * Miscellaneous Register are always zero initially.
3400 1.59 scw */
3401 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3402 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3403 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3404 1.59 scw OPTI_MISC_INDEX_MASK);
3405 1.59 scw
3406 1.59 scw /* Prime the control register before setting timing values */
3407 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3408 1.59 scw
3409 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3410 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3411 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3412 1.66 scw
3413 1.59 scw /* setup DMA if needed */
3414 1.59 scw pciide_channel_dma_setup(cp);
3415 1.59 scw
3416 1.59 scw for (drive = 0; drive < 2; drive++) {
3417 1.59 scw drvp = &chp->ch_drive[drive];
3418 1.59 scw /* If no drive, skip */
3419 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3420 1.59 scw mode[drive] = -1;
3421 1.59 scw continue;
3422 1.59 scw }
3423 1.59 scw
3424 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3425 1.59 scw /*
3426 1.59 scw * Timings will be used for both PIO and DMA,
3427 1.59 scw * so adjust DMA mode if needed
3428 1.59 scw */
3429 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3430 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3431 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3432 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3433 1.59 scw drvp->PIO_mode - 2 : 0;
3434 1.59 scw if (drvp->DMA_mode == 0)
3435 1.59 scw drvp->PIO_mode = 0;
3436 1.59 scw
3437 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3438 1.59 scw } else
3439 1.59 scw mode[drive] = drvp->PIO_mode;
3440 1.59 scw
3441 1.59 scw if (drive && mode[0] >= 0 &&
3442 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3443 1.59 scw /*
3444 1.59 scw * Can't have two drives using different values
3445 1.59 scw * for `Address Setup Time'.
3446 1.59 scw * Slow down the faster drive to compensate.
3447 1.59 scw */
3448 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3449 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3450 1.59 scw
3451 1.59 scw mode[d] = mode[1-d];
3452 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3453 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3454 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3455 1.59 scw }
3456 1.59 scw }
3457 1.59 scw
3458 1.59 scw for (drive = 0; drive < 2; drive++) {
3459 1.59 scw int m;
3460 1.59 scw if ((m = mode[drive]) < 0)
3461 1.59 scw continue;
3462 1.59 scw
3463 1.59 scw /* Set the Address Setup Time and select appropriate index */
3464 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3465 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3466 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3467 1.59 scw
3468 1.59 scw /* Set the pulse width and recovery timing parameters */
3469 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3470 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3471 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3472 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3473 1.59 scw
3474 1.59 scw /* Set the Enhanced Mode register appropriately */
3475 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3476 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3477 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3478 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3479 1.59 scw }
3480 1.59 scw
3481 1.59 scw /* Finally, enable the timings */
3482 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3483 1.59 scw
3484 1.59 scw pciide_print_modes(cp);
3485 1.1 cgd }
3486