Home | History | Annotate | Line # | Download | only in pci
pciide.c revision 1.68.2.3
      1  1.68.2.3      tron /*	$NetBSD: pciide.c,v 1.68.2.3 2000/06/27 17:08:42 tron Exp $	*/
      2      1.41    bouyer 
      3      1.41    bouyer 
      4      1.41    bouyer /*
      5      1.41    bouyer  * Copyright (c) 1999 Manuel Bouyer.
      6      1.41    bouyer  *
      7      1.41    bouyer  * Redistribution and use in source and binary forms, with or without
      8      1.41    bouyer  * modification, are permitted provided that the following conditions
      9      1.41    bouyer  * are met:
     10      1.41    bouyer  * 1. Redistributions of source code must retain the above copyright
     11      1.41    bouyer  *    notice, this list of conditions and the following disclaimer.
     12      1.41    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.41    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14      1.41    bouyer  *    documentation and/or other materials provided with the distribution.
     15      1.41    bouyer  * 3. All advertising materials mentioning features or use of this software
     16      1.41    bouyer  *    must display the following acknowledgement:
     17      1.41    bouyer  *	This product includes software developed by the University of
     18      1.41    bouyer  *	California, Berkeley and its contributors.
     19      1.41    bouyer  * 4. Neither the name of the University nor the names of its contributors
     20      1.41    bouyer  *    may be used to endorse or promote products derived from this software
     21      1.41    bouyer  *    without specific prior written permission.
     22      1.41    bouyer  *
     23      1.58    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24      1.58    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25      1.58    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26      1.58    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27      1.58    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28      1.58    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29      1.58    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30      1.58    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31      1.58    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32      1.58    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33      1.41    bouyer  *
     34      1.41    bouyer  */
     35      1.41    bouyer 
     36       1.1       cgd 
     37       1.1       cgd /*
     38       1.1       cgd  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     39       1.1       cgd  *
     40       1.1       cgd  * Redistribution and use in source and binary forms, with or without
     41       1.1       cgd  * modification, are permitted provided that the following conditions
     42       1.1       cgd  * are met:
     43       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     44       1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     45       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     46       1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     47       1.1       cgd  *    documentation and/or other materials provided with the distribution.
     48       1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     49       1.1       cgd  *    must display the following acknowledgement:
     50       1.1       cgd  *      This product includes software developed by Christopher G. Demetriou
     51       1.1       cgd  *	for the NetBSD Project.
     52       1.1       cgd  * 4. The name of the author may not be used to endorse or promote products
     53       1.1       cgd  *    derived from this software without specific prior written permission
     54       1.1       cgd  *
     55       1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     56       1.1       cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     57       1.1       cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     58       1.1       cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     59       1.1       cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     60       1.1       cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     61       1.1       cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     62       1.1       cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     63       1.1       cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     64       1.1       cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     65       1.1       cgd  */
     66       1.1       cgd 
     67       1.1       cgd /*
     68       1.1       cgd  * PCI IDE controller driver.
     69       1.1       cgd  *
     70       1.1       cgd  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     71       1.1       cgd  * sys/dev/pci/ppb.c, revision 1.16).
     72       1.1       cgd  *
     73       1.2       cgd  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     74       1.2       cgd  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     75       1.2       cgd  * 5/16/94" from the PCI SIG.
     76       1.1       cgd  *
     77       1.1       cgd  */
     78       1.1       cgd 
     79      1.36      ross #ifndef WDCDEBUG
     80      1.26    bouyer #define WDCDEBUG
     81      1.36      ross #endif
     82      1.26    bouyer 
     83       1.9    bouyer #define DEBUG_DMA   0x01
     84       1.9    bouyer #define DEBUG_XFERS  0x02
     85       1.9    bouyer #define DEBUG_FUNCS  0x08
     86       1.9    bouyer #define DEBUG_PROBE  0x10
     87       1.9    bouyer #ifdef WDCDEBUG
     88      1.26    bouyer int wdcdebug_pciide_mask = 0;
     89       1.9    bouyer #define WDCDEBUG_PRINT(args, level) \
     90       1.9    bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     91       1.9    bouyer #else
     92       1.9    bouyer #define WDCDEBUG_PRINT(args, level)
     93       1.9    bouyer #endif
     94       1.1       cgd #include <sys/param.h>
     95       1.1       cgd #include <sys/systm.h>
     96       1.1       cgd #include <sys/device.h>
     97       1.9    bouyer #include <sys/malloc.h>
     98       1.9    bouyer 
     99      1.49   thorpej #include <machine/endian.h>
    100      1.49   thorpej 
    101       1.9    bouyer #include <vm/vm.h>
    102       1.9    bouyer #include <vm/vm_param.h>
    103       1.9    bouyer #include <vm/vm_kern.h>
    104       1.1       cgd 
    105       1.1       cgd #include <dev/pci/pcireg.h>
    106       1.1       cgd #include <dev/pci/pcivar.h>
    107       1.9    bouyer #include <dev/pci/pcidevs.h>
    108       1.1       cgd #include <dev/pci/pciidereg.h>
    109       1.1       cgd #include <dev/pci/pciidevar.h>
    110       1.9    bouyer #include <dev/pci/pciide_piix_reg.h>
    111      1.53    bouyer #include <dev/pci/pciide_amd_reg.h>
    112       1.9    bouyer #include <dev/pci/pciide_apollo_reg.h>
    113       1.9    bouyer #include <dev/pci/pciide_cmd_reg.h>
    114      1.18  drochner #include <dev/pci/pciide_cy693_reg.h>
    115      1.18  drochner #include <dev/pci/pciide_sis_reg.h>
    116      1.30    bouyer #include <dev/pci/pciide_acer_reg.h>
    117      1.41    bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
    118      1.59       scw #include <dev/pci/pciide_opti_reg.h>
    119      1.67    bouyer #include <dev/pci/pciide_hpt_reg.h>
    120      1.61   thorpej #include <dev/pci/cy82c693var.h>
    121      1.61   thorpej 
    122      1.14    bouyer /* inlines for reading/writing 8-bit PCI registers */
    123      1.14    bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    124      1.39       mrg 					      int));
    125      1.39       mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    126      1.39       mrg 					   int, u_int8_t));
    127      1.39       mrg 
    128      1.14    bouyer static __inline u_int8_t
    129      1.14    bouyer pciide_pci_read(pc, pa, reg)
    130      1.14    bouyer 	pci_chipset_tag_t pc;
    131      1.14    bouyer 	pcitag_t pa;
    132      1.14    bouyer 	int reg;
    133      1.14    bouyer {
    134      1.39       mrg 
    135      1.39       mrg 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    136      1.39       mrg 	    ((reg & 0x03) * 8) & 0xff);
    137      1.14    bouyer }
    138      1.14    bouyer 
    139      1.14    bouyer static __inline void
    140      1.14    bouyer pciide_pci_write(pc, pa, reg, val)
    141      1.14    bouyer 	pci_chipset_tag_t pc;
    142      1.14    bouyer 	pcitag_t pa;
    143      1.14    bouyer 	int reg;
    144      1.14    bouyer 	u_int8_t val;
    145      1.14    bouyer {
    146      1.14    bouyer 	pcireg_t pcival;
    147      1.14    bouyer 
    148      1.14    bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    149      1.21    bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    150      1.21    bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    151      1.14    bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    152      1.14    bouyer }
    153       1.9    bouyer 
    154      1.41    bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    155       1.9    bouyer 
    156      1.41    bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    157      1.28    bouyer void piix_setup_channel __P((struct channel_softc*));
    158      1.28    bouyer void piix3_4_setup_channel __P((struct channel_softc*));
    159       1.9    bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    160       1.9    bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
    161       1.9    bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
    162       1.9    bouyer 
    163      1.53    bouyer void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    164      1.53    bouyer void amd756_setup_channel __P((struct channel_softc*));
    165      1.53    bouyer 
    166      1.41    bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    167      1.28    bouyer void apollo_setup_channel __P((struct channel_softc*));
    168       1.9    bouyer 
    169      1.41    bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    170  1.68.2.2    bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    171  1.68.2.2    bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
    172      1.41    bouyer void cmd_channel_map __P((struct pci_attach_args *,
    173      1.41    bouyer 			struct pciide_softc *, int));
    174      1.41    bouyer int  cmd_pci_intr __P((void *));
    175  1.68.2.3      tron void cmd648_9_irqack __P((struct channel_softc *));
    176      1.18  drochner 
    177      1.41    bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    178      1.28    bouyer void cy693_setup_channel __P((struct channel_softc*));
    179      1.18  drochner 
    180      1.41    bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    181      1.28    bouyer void sis_setup_channel __P((struct channel_softc*));
    182       1.9    bouyer 
    183      1.41    bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    184      1.30    bouyer void acer_setup_channel __P((struct channel_softc*));
    185      1.41    bouyer int  acer_pci_intr __P((void *));
    186      1.41    bouyer 
    187      1.41    bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    188      1.41    bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
    189      1.41    bouyer int  pdc202xx_pci_intr __P((void *));
    190      1.30    bouyer 
    191      1.59       scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    192      1.59       scw void opti_setup_channel __P((struct channel_softc*));
    193      1.59       scw 
    194      1.67    bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    195      1.67    bouyer void hpt_setup_channel __P((struct channel_softc*));
    196      1.67    bouyer int  hpt_pci_intr __P((void *));
    197      1.67    bouyer 
    198      1.28    bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    199       1.9    bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    200       1.9    bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    201      1.56    bouyer void pciide_dma_start __P((void*, int, int));
    202       1.9    bouyer int  pciide_dma_finish __P((void*, int, int, int));
    203      1.67    bouyer void pciide_irqack __P((struct channel_softc *));
    204      1.28    bouyer void pciide_print_modes __P((struct pciide_channel *));
    205       1.9    bouyer 
    206       1.9    bouyer struct pciide_product_desc {
    207      1.39       mrg 	u_int32_t ide_product;
    208      1.39       mrg 	int ide_flags;
    209      1.39       mrg 	const char *ide_name;
    210      1.41    bouyer 	/* map and setup chip, probe drives */
    211      1.41    bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    212       1.9    bouyer };
    213       1.9    bouyer 
    214       1.9    bouyer /* Flags for ide_flags */
    215      1.41    bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
    216       1.9    bouyer 
    217       1.9    bouyer /* Default product description for devices not known from this controller */
    218       1.9    bouyer const struct pciide_product_desc default_product_desc = {
    219      1.39       mrg 	0,
    220      1.39       mrg 	0,
    221      1.39       mrg 	"Generic PCI IDE controller",
    222      1.41    bouyer 	default_chip_map,
    223       1.9    bouyer };
    224       1.1       cgd 
    225       1.9    bouyer const struct pciide_product_desc pciide_intel_products[] =  {
    226      1.39       mrg 	{ PCI_PRODUCT_INTEL_82092AA,
    227      1.39       mrg 	  0,
    228      1.39       mrg 	  "Intel 82092AA IDE controller",
    229      1.41    bouyer 	  default_chip_map,
    230      1.39       mrg 	},
    231      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
    232      1.39       mrg 	  0,
    233      1.39       mrg 	  "Intel 82371FB IDE controller (PIIX)",
    234      1.41    bouyer 	  piix_chip_map,
    235      1.39       mrg 	},
    236      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
    237      1.39       mrg 	  0,
    238      1.39       mrg 	  "Intel 82371SB IDE Interface (PIIX3)",
    239      1.41    bouyer 	  piix_chip_map,
    240      1.39       mrg 	},
    241      1.39       mrg 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
    242      1.39       mrg 	  0,
    243      1.39       mrg 	  "Intel 82371AB IDE controller (PIIX4)",
    244      1.41    bouyer 	  piix_chip_map,
    245      1.39       mrg 	},
    246      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
    247      1.42    bouyer 	  0,
    248      1.42    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
    249      1.42    bouyer 	  piix_chip_map,
    250      1.42    bouyer 	},
    251      1.42    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
    252      1.42    bouyer 	  0,
    253      1.42    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
    254      1.42    bouyer 	  piix_chip_map,
    255      1.42    bouyer 	},
    256      1.39       mrg 	{ 0,
    257      1.39       mrg 	  0,
    258      1.39       mrg 	  NULL,
    259      1.39       mrg 	}
    260       1.9    bouyer };
    261      1.39       mrg 
    262      1.53    bouyer const struct pciide_product_desc pciide_amd_products[] =  {
    263      1.53    bouyer 	{ PCI_PRODUCT_AMD_PBC756_IDE,
    264      1.53    bouyer 	  0,
    265      1.53    bouyer 	  "Advanced Micro Devices AMD756 IDE Controller",
    266      1.53    bouyer 	  amd756_chip_map
    267      1.53    bouyer 	},
    268      1.53    bouyer 	{ 0,
    269      1.53    bouyer 	  0,
    270      1.53    bouyer 	  NULL,
    271      1.53    bouyer 	}
    272      1.53    bouyer };
    273      1.53    bouyer 
    274       1.9    bouyer const struct pciide_product_desc pciide_cmd_products[] =  {
    275      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_640,
    276      1.41    bouyer 	  0,
    277      1.39       mrg 	  "CMD Technology PCI0640",
    278      1.41    bouyer 	  cmd_chip_map
    279      1.39       mrg 	},
    280      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_643,
    281      1.41    bouyer 	  0,
    282      1.39       mrg 	  "CMD Technology PCI0643",
    283  1.68.2.2    bouyer 	  cmd0643_9_chip_map,
    284      1.39       mrg 	},
    285      1.39       mrg 	{ PCI_PRODUCT_CMDTECH_646,
    286      1.41    bouyer 	  0,
    287      1.39       mrg 	  "CMD Technology PCI0646",
    288  1.68.2.2    bouyer 	  cmd0643_9_chip_map,
    289  1.68.2.2    bouyer 	},
    290  1.68.2.2    bouyer 	{ PCI_PRODUCT_CMDTECH_648,
    291  1.68.2.2    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    292  1.68.2.2    bouyer 	  "CMD Technology PCI0648",
    293  1.68.2.2    bouyer 	  cmd0643_9_chip_map,
    294  1.68.2.2    bouyer 	},
    295  1.68.2.2    bouyer 	{ PCI_PRODUCT_CMDTECH_649,
    296  1.68.2.2    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    297  1.68.2.2    bouyer 	  "CMD Technology PCI0649",
    298  1.68.2.2    bouyer 	  cmd0643_9_chip_map,
    299      1.39       mrg 	},
    300      1.39       mrg 	{ 0,
    301      1.39       mrg 	  0,
    302      1.39       mrg 	  NULL,
    303      1.39       mrg 	}
    304       1.9    bouyer };
    305       1.9    bouyer 
    306       1.9    bouyer const struct pciide_product_desc pciide_via_products[] =  {
    307      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586_IDE,
    308      1.39       mrg 	  0,
    309      1.62     soren 	  "VIA Tech VT82C586 IDE Controller",
    310      1.41    bouyer 	  apollo_chip_map,
    311      1.39       mrg 	 },
    312      1.39       mrg 	{ PCI_PRODUCT_VIATECH_VT82C586A_IDE,
    313      1.39       mrg 	  0,
    314      1.62     soren 	  "VIA Tech VT82C586A IDE Controller",
    315      1.41    bouyer 	  apollo_chip_map,
    316      1.39       mrg 	},
    317      1.39       mrg 	{ 0,
    318      1.39       mrg 	  0,
    319      1.39       mrg 	  NULL,
    320      1.39       mrg 	}
    321      1.18  drochner };
    322      1.18  drochner 
    323      1.18  drochner const struct pciide_product_desc pciide_cypress_products[] =  {
    324      1.39       mrg 	{ PCI_PRODUCT_CONTAQ_82C693,
    325      1.39       mrg 	  0,
    326      1.64   thorpej 	  "Cypress 82C693 IDE Controller",
    327      1.41    bouyer 	  cy693_chip_map,
    328      1.39       mrg 	},
    329      1.39       mrg 	{ 0,
    330      1.39       mrg 	  0,
    331      1.39       mrg 	  NULL,
    332      1.39       mrg 	}
    333      1.18  drochner };
    334      1.18  drochner 
    335      1.18  drochner const struct pciide_product_desc pciide_sis_products[] =  {
    336      1.39       mrg 	{ PCI_PRODUCT_SIS_5597_IDE,
    337      1.39       mrg 	  0,
    338      1.39       mrg 	  "Silicon Integrated System 5597/5598 IDE controller",
    339      1.41    bouyer 	  sis_chip_map,
    340      1.39       mrg 	},
    341      1.39       mrg 	{ 0,
    342      1.39       mrg 	  0,
    343      1.39       mrg 	  NULL,
    344      1.39       mrg 	}
    345       1.9    bouyer };
    346       1.9    bouyer 
    347      1.30    bouyer const struct pciide_product_desc pciide_acer_products[] =  {
    348      1.39       mrg 	{ PCI_PRODUCT_ALI_M5229,
    349      1.39       mrg 	  0,
    350      1.39       mrg 	  "Acer Labs M5229 UDMA IDE Controller",
    351      1.41    bouyer 	  acer_chip_map,
    352      1.39       mrg 	},
    353      1.39       mrg 	{ 0,
    354      1.39       mrg 	  0,
    355      1.41    bouyer 	  NULL,
    356      1.41    bouyer 	}
    357      1.41    bouyer };
    358      1.41    bouyer 
    359      1.41    bouyer const struct pciide_product_desc pciide_promise_products[] =  {
    360      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA33,
    361      1.41    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    362      1.41    bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
    363      1.41    bouyer 	  pdc202xx_chip_map,
    364      1.41    bouyer 	},
    365      1.41    bouyer 	{ PCI_PRODUCT_PROMISE_ULTRA66,
    366      1.41    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    367      1.41    bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
    368      1.41    bouyer 	  pdc202xx_chip_map,
    369      1.41    bouyer 	},
    370      1.41    bouyer 	{ 0,
    371      1.39       mrg 	  0,
    372      1.39       mrg 	  NULL,
    373      1.39       mrg 	}
    374      1.30    bouyer };
    375      1.30    bouyer 
    376      1.59       scw const struct pciide_product_desc pciide_opti_products[] =  {
    377      1.59       scw 	{ PCI_PRODUCT_OPTI_82C621,
    378      1.59       scw 	  0,
    379      1.59       scw 	  "OPTi 82c621 PCI IDE controller",
    380      1.59       scw 	  opti_chip_map,
    381      1.59       scw 	},
    382      1.59       scw 	{ PCI_PRODUCT_OPTI_82C568,
    383      1.59       scw 	  0,
    384      1.59       scw 	  "OPTi 82c568 (82c621 compatible) PCI IDE controller",
    385      1.59       scw 	  opti_chip_map,
    386      1.59       scw 	},
    387      1.59       scw 	{ PCI_PRODUCT_OPTI_82D568,
    388      1.59       scw 	  0,
    389      1.59       scw 	  "OPTi 82d568 (82c621 compatible) PCI IDE controller",
    390      1.59       scw 	  opti_chip_map,
    391      1.59       scw 	},
    392      1.59       scw 	{ 0,
    393      1.59       scw 	  0,
    394      1.59       scw 	  NULL,
    395      1.59       scw 	}
    396      1.59       scw };
    397      1.59       scw 
    398      1.67    bouyer const struct pciide_product_desc pciide_triones_products[] =  {
    399      1.67    bouyer 	{ PCI_PRODUCT_TRIONES_HPT366,
    400      1.67    bouyer 	  IDE_PCI_CLASS_OVERRIDE,
    401      1.68    bouyer 	  "Triones/Highpoint HPT366/370 IDE Controller",
    402      1.67    bouyer 	  hpt_chip_map,
    403      1.67    bouyer 	},
    404      1.67    bouyer 	{ 0,
    405      1.67    bouyer 	  0,
    406      1.67    bouyer 	  NULL,
    407      1.67    bouyer 	}
    408      1.67    bouyer };
    409      1.67    bouyer 
    410       1.9    bouyer struct pciide_vendor_desc {
    411      1.39       mrg 	u_int32_t ide_vendor;
    412      1.39       mrg 	const struct pciide_product_desc *ide_products;
    413       1.9    bouyer };
    414       1.9    bouyer 
    415       1.9    bouyer const struct pciide_vendor_desc pciide_vendors[] = {
    416      1.39       mrg 	{ PCI_VENDOR_INTEL, pciide_intel_products },
    417      1.39       mrg 	{ PCI_VENDOR_CMDTECH, pciide_cmd_products },
    418      1.39       mrg 	{ PCI_VENDOR_VIATECH, pciide_via_products },
    419      1.39       mrg 	{ PCI_VENDOR_CONTAQ, pciide_cypress_products },
    420      1.39       mrg 	{ PCI_VENDOR_SIS, pciide_sis_products },
    421      1.39       mrg 	{ PCI_VENDOR_ALI, pciide_acer_products },
    422      1.41    bouyer 	{ PCI_VENDOR_PROMISE, pciide_promise_products },
    423      1.53    bouyer 	{ PCI_VENDOR_AMD, pciide_amd_products },
    424      1.59       scw 	{ PCI_VENDOR_OPTI, pciide_opti_products },
    425      1.67    bouyer 	{ PCI_VENDOR_TRIONES, pciide_triones_products },
    426      1.39       mrg 	{ 0, NULL }
    427       1.1       cgd };
    428       1.1       cgd 
    429      1.13    bouyer /* options passed via the 'flags' config keyword */
    430      1.13    bouyer #define PCIIDE_OPTIONS_DMA	0x01
    431      1.13    bouyer 
    432       1.1       cgd int	pciide_match __P((struct device *, struct cfdata *, void *));
    433       1.1       cgd void	pciide_attach __P((struct device *, struct device *, void *));
    434       1.1       cgd 
    435       1.1       cgd struct cfattach pciide_ca = {
    436       1.1       cgd 	sizeof(struct pciide_softc), pciide_match, pciide_attach
    437       1.1       cgd };
    438      1.41    bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    439      1.28    bouyer int	pciide_mapregs_compat __P(( struct pci_attach_args *,
    440      1.28    bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    441      1.28    bouyer int	pciide_mapregs_native __P((struct pci_attach_args *,
    442      1.41    bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    443      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    444      1.41    bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    445      1.41    bouyer 	    struct pci_attach_args *));
    446      1.41    bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    447      1.28    bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    448      1.41    bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    449      1.41    bouyer 	    int (*pci_intr) __P((void *))));
    450      1.60  gmcgarry int	pciide_chan_candisable __P((struct pciide_channel *));
    451      1.28    bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    452      1.28    bouyer 	    struct pciide_channel *, int, int));
    453       1.5       cgd int	pciide_print __P((void *, const char *pnp));
    454       1.1       cgd int	pciide_compat_intr __P((void *));
    455       1.1       cgd int	pciide_pci_intr __P((void *));
    456       1.9    bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
    457       1.1       cgd 
    458      1.39       mrg const struct pciide_product_desc *
    459       1.9    bouyer pciide_lookup_product(id)
    460      1.39       mrg 	u_int32_t id;
    461       1.9    bouyer {
    462      1.39       mrg 	const struct pciide_product_desc *pp;
    463      1.39       mrg 	const struct pciide_vendor_desc *vp;
    464       1.9    bouyer 
    465      1.39       mrg 	for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
    466      1.39       mrg 		if (PCI_VENDOR(id) == vp->ide_vendor)
    467      1.39       mrg 			break;
    468       1.9    bouyer 
    469      1.39       mrg 	if ((pp = vp->ide_products) == NULL)
    470      1.39       mrg 		return NULL;
    471       1.9    bouyer 
    472      1.39       mrg 	for (; pp->ide_name != NULL; pp++)
    473      1.39       mrg 		if (PCI_PRODUCT(id) == pp->ide_product)
    474      1.39       mrg 			break;
    475       1.9    bouyer 
    476      1.39       mrg 	if (pp->ide_name == NULL)
    477      1.39       mrg 		return NULL;
    478      1.39       mrg 	return pp;
    479       1.9    bouyer }
    480       1.6       cgd 
    481       1.1       cgd int
    482       1.1       cgd pciide_match(parent, match, aux)
    483       1.1       cgd 	struct device *parent;
    484       1.1       cgd 	struct cfdata *match;
    485       1.1       cgd 	void *aux;
    486       1.1       cgd {
    487       1.1       cgd 	struct pci_attach_args *pa = aux;
    488      1.41    bouyer 	const struct pciide_product_desc *pp;
    489       1.1       cgd 
    490       1.1       cgd 	/*
    491       1.1       cgd 	 * Check the ID register to see that it's a PCI IDE controller.
    492       1.1       cgd 	 * If it is, we assume that we can deal with it; it _should_
    493       1.1       cgd 	 * work in a standardized way...
    494       1.1       cgd 	 */
    495       1.1       cgd 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    496       1.1       cgd 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
    497       1.1       cgd 		return (1);
    498       1.1       cgd 	}
    499       1.1       cgd 
    500      1.41    bouyer 	/*
    501      1.41    bouyer 	 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
    502      1.41    bouyer 	 * controllers. Let see if we can deal with it anyway.
    503      1.41    bouyer 	 */
    504      1.41    bouyer 	pp = pciide_lookup_product(pa->pa_id);
    505      1.41    bouyer 	if (pp  && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
    506      1.41    bouyer 		return (1);
    507      1.41    bouyer 	}
    508      1.41    bouyer 
    509       1.1       cgd 	return (0);
    510       1.1       cgd }
    511       1.1       cgd 
    512       1.1       cgd void
    513       1.1       cgd pciide_attach(parent, self, aux)
    514       1.1       cgd 	struct device *parent, *self;
    515       1.1       cgd 	void *aux;
    516       1.1       cgd {
    517       1.1       cgd 	struct pci_attach_args *pa = aux;
    518       1.1       cgd 	pci_chipset_tag_t pc = pa->pa_pc;
    519       1.9    bouyer 	pcitag_t tag = pa->pa_tag;
    520       1.1       cgd 	struct pciide_softc *sc = (struct pciide_softc *)self;
    521      1.41    bouyer 	pcireg_t csr;
    522       1.1       cgd 	char devinfo[256];
    523      1.57   thorpej 	const char *displaydev;
    524       1.1       cgd 
    525      1.41    bouyer 	sc->sc_pp = pciide_lookup_product(pa->pa_id);
    526       1.9    bouyer 	if (sc->sc_pp == NULL) {
    527       1.9    bouyer 		sc->sc_pp = &default_product_desc;
    528       1.9    bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    529      1.57   thorpej 		displaydev = devinfo;
    530      1.57   thorpej 	} else
    531      1.57   thorpej 		displaydev = sc->sc_pp->ide_name;
    532      1.57   thorpej 
    533      1.57   thorpej 	printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
    534      1.57   thorpej 
    535      1.28    bouyer 	sc->sc_pc = pa->pa_pc;
    536      1.28    bouyer 	sc->sc_tag = pa->pa_tag;
    537      1.41    bouyer #ifdef WDCDEBUG
    538      1.41    bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    539      1.41    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    540      1.41    bouyer #endif
    541      1.41    bouyer 	sc->sc_pp->chip_map(sc, pa);
    542       1.1       cgd 
    543      1.16    bouyer 	if (sc->sc_dma_ok) {
    544      1.16    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    545      1.16    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    546      1.16    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    547      1.16    bouyer 	}
    548       1.9    bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    549       1.9    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    550       1.5       cgd }
    551       1.5       cgd 
    552      1.41    bouyer /* tell wether the chip is enabled or not */
    553      1.41    bouyer int
    554      1.41    bouyer pciide_chipen(sc, pa)
    555      1.41    bouyer 	struct pciide_softc *sc;
    556      1.41    bouyer 	struct pci_attach_args *pa;
    557      1.41    bouyer {
    558      1.41    bouyer 	pcireg_t csr;
    559      1.41    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    560      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    561      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
    562      1.41    bouyer 		printf("%s: device disabled (at %s)\n",
    563      1.41    bouyer 	 	   sc->sc_wdcdev.sc_dev.dv_xname,
    564      1.41    bouyer 	  	  (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    565      1.41    bouyer 		  "device" : "bridge");
    566      1.41    bouyer 		return 0;
    567      1.41    bouyer 	}
    568      1.41    bouyer 	return 1;
    569      1.41    bouyer }
    570      1.41    bouyer 
    571       1.5       cgd int
    572      1.28    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    573       1.5       cgd 	struct pci_attach_args *pa;
    574      1.18  drochner 	struct pciide_channel *cp;
    575      1.18  drochner 	int compatchan;
    576      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    577       1.5       cgd {
    578      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    579      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    580       1.5       cgd 
    581       1.5       cgd 	cp->compat = 1;
    582      1.18  drochner 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    583      1.18  drochner 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    584       1.5       cgd 
    585       1.9    bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    586      1.18  drochner 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    587       1.9    bouyer 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
    588       1.5       cgd 		printf("%s: couldn't map %s channel cmd regs\n",
    589      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    590      1.43    bouyer 		return (0);
    591       1.5       cgd 	}
    592       1.5       cgd 
    593       1.9    bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    594      1.18  drochner 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    595       1.9    bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    596       1.5       cgd 		printf("%s: couldn't map %s channel ctl regs\n",
    597      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    598       1.9    bouyer 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
    599       1.5       cgd 		    PCIIDE_COMPAT_CMD_SIZE);
    600      1.43    bouyer 		return (0);
    601       1.5       cgd 	}
    602       1.5       cgd 
    603      1.43    bouyer 	return (1);
    604       1.5       cgd }
    605       1.5       cgd 
    606       1.9    bouyer int
    607      1.41    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    608      1.28    bouyer 	struct pci_attach_args * pa;
    609      1.18  drochner 	struct pciide_channel *cp;
    610      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
    611      1.41    bouyer 	int (*pci_intr) __P((void *));
    612       1.9    bouyer {
    613      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    614      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
    615      1.29    bouyer 	const char *intrstr;
    616      1.29    bouyer 	pci_intr_handle_t intrhandle;
    617       1.9    bouyer 
    618       1.9    bouyer 	cp->compat = 0;
    619       1.9    bouyer 
    620      1.29    bouyer 	if (sc->sc_pci_ih == NULL) {
    621      1.29    bouyer 		if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
    622      1.29    bouyer 		    pa->pa_intrline, &intrhandle) != 0) {
    623      1.29    bouyer 			printf("%s: couldn't map native-PCI interrupt\n",
    624      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    625      1.29    bouyer 			return 0;
    626      1.29    bouyer 		}
    627      1.29    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    628      1.29    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    629      1.41    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    630      1.29    bouyer 		if (sc->sc_pci_ih != NULL) {
    631      1.29    bouyer 			printf("%s: using %s for native-PCI interrupt\n",
    632      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    633      1.29    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    634      1.29    bouyer 		} else {
    635      1.29    bouyer 			printf("%s: couldn't establish native-PCI interrupt",
    636      1.29    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    637      1.29    bouyer 			if (intrstr != NULL)
    638      1.29    bouyer 				printf(" at %s", intrstr);
    639      1.29    bouyer 			printf("\n");
    640      1.29    bouyer 			return 0;
    641      1.29    bouyer 		}
    642      1.18  drochner 	}
    643      1.29    bouyer 	cp->ih = sc->sc_pci_ih;
    644      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
    645      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    646      1.18  drochner 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
    647       1.9    bouyer 		printf("%s: couldn't map %s channel cmd regs\n",
    648      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    649      1.18  drochner 		return 0;
    650       1.9    bouyer 	}
    651       1.9    bouyer 
    652      1.18  drochner 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
    653      1.18  drochner 	    PCI_MAPREG_TYPE_IO, 0,
    654      1.18  drochner 	    &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
    655       1.9    bouyer 		printf("%s: couldn't map %s channel ctl regs\n",
    656      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    657      1.18  drochner 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
    658      1.18  drochner 		return 0;
    659       1.9    bouyer 	}
    660      1.18  drochner 	return (1);
    661       1.9    bouyer }
    662       1.9    bouyer 
    663      1.41    bouyer void
    664      1.41    bouyer pciide_mapreg_dma(sc, pa)
    665      1.41    bouyer 	struct pciide_softc *sc;
    666      1.41    bouyer 	struct pci_attach_args *pa;
    667      1.41    bouyer {
    668      1.63   thorpej 	pcireg_t maptype;
    669      1.63   thorpej 
    670      1.41    bouyer 	/*
    671      1.41    bouyer 	 * Map DMA registers
    672      1.41    bouyer 	 *
    673      1.41    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    674      1.41    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    675      1.41    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    676      1.41    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    677      1.41    bouyer 	 * non-zero if the interface supports DMA and the registers
    678      1.41    bouyer 	 * could be mapped.
    679      1.41    bouyer 	 *
    680      1.41    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    681      1.41    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    682      1.41    bouyer 	 * XXX space," some controllers (at least the United
    683      1.41    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    684      1.41    bouyer 	 */
    685      1.63   thorpej 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    686      1.63   thorpej 	    PCIIDE_REG_BUS_MASTER_DMA);
    687      1.63   thorpej 
    688      1.63   thorpej 	switch (maptype) {
    689      1.63   thorpej 	case PCI_MAPREG_TYPE_IO:
    690      1.63   thorpej 	case PCI_MAPREG_MEM_TYPE_32BIT:
    691      1.63   thorpej 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    692      1.63   thorpej 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    693      1.63   thorpej 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    694      1.63   thorpej 		sc->sc_dmat = pa->pa_dmat;
    695      1.63   thorpej 		if (sc->sc_dma_ok == 0) {
    696      1.63   thorpej 			printf(", but unused (couldn't map registers)");
    697      1.63   thorpej 		} else {
    698      1.63   thorpej 			sc->sc_wdcdev.dma_arg = sc;
    699      1.63   thorpej 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    700      1.63   thorpej 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    701      1.63   thorpej 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    702      1.63   thorpej 		}
    703      1.65   thorpej 		break;
    704      1.63   thorpej 
    705      1.63   thorpej 	default:
    706      1.63   thorpej 		sc->sc_dma_ok = 0;
    707      1.63   thorpej 		printf(", but unsupported register maptype (0x%x)", maptype);
    708      1.41    bouyer 	}
    709      1.41    bouyer }
    710      1.63   thorpej 
    711       1.9    bouyer int
    712       1.9    bouyer pciide_compat_intr(arg)
    713       1.9    bouyer 	void *arg;
    714       1.9    bouyer {
    715      1.19  drochner 	struct pciide_channel *cp = arg;
    716       1.9    bouyer 
    717       1.9    bouyer #ifdef DIAGNOSTIC
    718       1.9    bouyer 	/* should only be called for a compat channel */
    719       1.9    bouyer 	if (cp->compat == 0)
    720       1.9    bouyer 		panic("pciide compat intr called for non-compat chan %p\n", cp);
    721       1.9    bouyer #endif
    722      1.19  drochner 	return (wdcintr(&cp->wdc_channel));
    723       1.9    bouyer }
    724       1.9    bouyer 
    725       1.9    bouyer int
    726       1.9    bouyer pciide_pci_intr(arg)
    727       1.9    bouyer 	void *arg;
    728       1.9    bouyer {
    729       1.9    bouyer 	struct pciide_softc *sc = arg;
    730       1.9    bouyer 	struct pciide_channel *cp;
    731       1.9    bouyer 	struct channel_softc *wdc_cp;
    732       1.9    bouyer 	int i, rv, crv;
    733       1.9    bouyer 
    734       1.9    bouyer 	rv = 0;
    735      1.18  drochner 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    736       1.9    bouyer 		cp = &sc->pciide_channels[i];
    737      1.18  drochner 		wdc_cp = &cp->wdc_channel;
    738       1.9    bouyer 
    739       1.9    bouyer 		/* If a compat channel skip. */
    740       1.9    bouyer 		if (cp->compat)
    741       1.9    bouyer 			continue;
    742       1.9    bouyer 		/* if this channel not waiting for intr, skip */
    743       1.9    bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    744       1.9    bouyer 			continue;
    745       1.9    bouyer 
    746       1.9    bouyer 		crv = wdcintr(wdc_cp);
    747       1.9    bouyer 		if (crv == 0)
    748       1.9    bouyer 			;		/* leave rv alone */
    749       1.9    bouyer 		else if (crv == 1)
    750       1.9    bouyer 			rv = 1;		/* claim the intr */
    751       1.9    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    752       1.9    bouyer 			rv = crv;	/* if we've done no better, take it */
    753       1.9    bouyer 	}
    754       1.9    bouyer 	return (rv);
    755       1.9    bouyer }
    756       1.9    bouyer 
    757      1.28    bouyer void
    758      1.28    bouyer pciide_channel_dma_setup(cp)
    759      1.28    bouyer 	struct pciide_channel *cp;
    760      1.28    bouyer {
    761      1.28    bouyer 	int drive;
    762      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
    763      1.28    bouyer 	struct ata_drive_datas *drvp;
    764      1.28    bouyer 
    765      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
    766      1.28    bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    767      1.28    bouyer 		/* If no drive, skip */
    768      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    769      1.28    bouyer 			continue;
    770      1.28    bouyer 		/* setup DMA if needed */
    771      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    772      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    773      1.28    bouyer 		    sc->sc_dma_ok == 0) {
    774      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    775      1.28    bouyer 			continue;
    776      1.28    bouyer 		}
    777      1.28    bouyer 		if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
    778      1.28    bouyer 		    != 0) {
    779      1.28    bouyer 			/* Abort DMA setup */
    780      1.28    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    781      1.28    bouyer 			continue;
    782      1.28    bouyer 		}
    783      1.28    bouyer 	}
    784      1.28    bouyer }
    785      1.28    bouyer 
    786      1.18  drochner int
    787      1.18  drochner pciide_dma_table_setup(sc, channel, drive)
    788       1.9    bouyer 	struct pciide_softc *sc;
    789      1.18  drochner 	int channel, drive;
    790       1.9    bouyer {
    791      1.18  drochner 	bus_dma_segment_t seg;
    792      1.18  drochner 	int error, rseg;
    793      1.18  drochner 	const bus_size_t dma_table_size =
    794      1.18  drochner 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    795      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    796      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    797      1.18  drochner 
    798      1.28    bouyer 	/* If table was already allocated, just return */
    799      1.28    bouyer 	if (dma_maps->dma_table)
    800      1.28    bouyer 		return 0;
    801      1.28    bouyer 
    802      1.18  drochner 	/* Allocate memory for the DMA tables and map it */
    803      1.18  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    804      1.18  drochner 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    805      1.18  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    806      1.18  drochner 		printf("%s:%d: unable to allocate table DMA for "
    807      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    808      1.18  drochner 		    channel, drive, error);
    809      1.18  drochner 		return error;
    810      1.18  drochner 	}
    811      1.18  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    812      1.18  drochner 	    dma_table_size,
    813      1.18  drochner 	    (caddr_t *)&dma_maps->dma_table,
    814      1.18  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    815      1.18  drochner 		printf("%s:%d: unable to map table DMA for"
    816      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    817      1.18  drochner 		    channel, drive, error);
    818      1.18  drochner 		return error;
    819      1.18  drochner 	}
    820      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
    821      1.18  drochner 	    "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
    822      1.18  drochner 	    seg.ds_addr), DEBUG_PROBE);
    823      1.18  drochner 
    824      1.18  drochner 	/* Create and load table DMA map for this disk */
    825      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    826      1.18  drochner 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    827      1.18  drochner 	    &dma_maps->dmamap_table)) != 0) {
    828      1.18  drochner 		printf("%s:%d: unable to create table DMA map for "
    829      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    830      1.18  drochner 		    channel, drive, error);
    831      1.18  drochner 		return error;
    832      1.18  drochner 	}
    833      1.18  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat,
    834      1.18  drochner 	    dma_maps->dmamap_table,
    835      1.18  drochner 	    dma_maps->dma_table,
    836      1.18  drochner 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    837      1.18  drochner 		printf("%s:%d: unable to load table DMA map for "
    838      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    839      1.18  drochner 		    channel, drive, error);
    840      1.18  drochner 		return error;
    841      1.18  drochner 	}
    842      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    843      1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
    844      1.18  drochner 	/* Create a xfer DMA map for this drive */
    845      1.18  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    846      1.18  drochner 	    NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
    847      1.18  drochner 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    848      1.18  drochner 	    &dma_maps->dmamap_xfer)) != 0) {
    849      1.18  drochner 		printf("%s:%d: unable to create xfer DMA map for "
    850      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    851      1.18  drochner 		    channel, drive, error);
    852      1.18  drochner 		return error;
    853      1.18  drochner 	}
    854      1.18  drochner 	return 0;
    855       1.9    bouyer }
    856       1.9    bouyer 
    857      1.18  drochner int
    858      1.18  drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    859      1.18  drochner 	void *v;
    860      1.18  drochner 	int channel, drive;
    861      1.18  drochner 	void *databuf;
    862      1.18  drochner 	size_t datalen;
    863      1.18  drochner 	int flags;
    864       1.9    bouyer {
    865      1.18  drochner 	struct pciide_softc *sc = v;
    866      1.18  drochner 	int error, seg;
    867      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    868      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    869      1.18  drochner 
    870      1.18  drochner 	error = bus_dmamap_load(sc->sc_dmat,
    871      1.18  drochner 	    dma_maps->dmamap_xfer,
    872      1.18  drochner 	    databuf, datalen, NULL, BUS_DMA_NOWAIT);
    873      1.18  drochner 	if (error) {
    874      1.18  drochner 		printf("%s:%d: unable to load xfer DMA map for"
    875      1.18  drochner 		    "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
    876      1.18  drochner 		    channel, drive, error);
    877      1.18  drochner 		return error;
    878      1.18  drochner 	}
    879       1.9    bouyer 
    880      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    881      1.18  drochner 	    dma_maps->dmamap_xfer->dm_mapsize,
    882      1.18  drochner 	    (flags & WDC_DMA_READ) ?
    883      1.18  drochner 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    884       1.9    bouyer 
    885      1.18  drochner 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    886      1.18  drochner #ifdef DIAGNOSTIC
    887      1.18  drochner 		/* A segment must not cross a 64k boundary */
    888      1.18  drochner 		{
    889      1.18  drochner 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    890      1.18  drochner 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    891      1.18  drochner 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    892      1.18  drochner 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    893      1.18  drochner 			printf("pciide_dma: segment %d physical addr 0x%lx"
    894      1.18  drochner 			    " len 0x%lx not properly aligned\n",
    895      1.18  drochner 			    seg, phys, len);
    896      1.18  drochner 			panic("pciide_dma: buf align");
    897       1.9    bouyer 		}
    898       1.9    bouyer 		}
    899      1.18  drochner #endif
    900      1.18  drochner 		dma_maps->dma_table[seg].base_addr =
    901      1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    902      1.18  drochner 		dma_maps->dma_table[seg].byte_count =
    903      1.49   thorpej 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    904      1.35   thorpej 		    IDEDMA_BYTE_COUNT_MASK);
    905      1.18  drochner 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    906      1.49   thorpej 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    907      1.49   thorpej 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    908      1.18  drochner 
    909       1.9    bouyer 	}
    910      1.18  drochner 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    911      1.49   thorpej 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    912       1.9    bouyer 
    913      1.18  drochner 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    914      1.18  drochner 	    dma_maps->dmamap_table->dm_mapsize,
    915      1.18  drochner 	    BUS_DMASYNC_PREWRITE);
    916       1.9    bouyer 
    917      1.18  drochner 	/* Maps are ready. Start DMA function */
    918      1.18  drochner #ifdef DIAGNOSTIC
    919      1.18  drochner 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    920      1.18  drochner 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    921      1.18  drochner 		    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    922      1.18  drochner 		panic("pciide_dma_init: table align");
    923      1.18  drochner 	}
    924      1.18  drochner #endif
    925      1.18  drochner 
    926      1.18  drochner 	/* Clear status bits */
    927      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    928      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
    929      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    930      1.18  drochner 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
    931      1.18  drochner 	/* Write table addr */
    932      1.18  drochner 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    933      1.18  drochner 	    IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
    934      1.18  drochner 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    935      1.18  drochner 	/* set read/write */
    936      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    937      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    938      1.18  drochner 	    (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
    939      1.56    bouyer 	/* remember flags */
    940      1.56    bouyer 	dma_maps->dma_flags = flags;
    941      1.18  drochner 	return 0;
    942      1.18  drochner }
    943      1.18  drochner 
    944      1.18  drochner void
    945      1.56    bouyer pciide_dma_start(v, channel, drive)
    946      1.18  drochner 	void *v;
    947      1.56    bouyer 	int channel, drive;
    948      1.18  drochner {
    949      1.18  drochner 	struct pciide_softc *sc = v;
    950      1.18  drochner 
    951      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    952      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    953      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    954      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    955      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
    956      1.18  drochner }
    957      1.18  drochner 
    958      1.18  drochner int
    959      1.56    bouyer pciide_dma_finish(v, channel, drive, force)
    960      1.18  drochner 	void *v;
    961      1.18  drochner 	int channel, drive;
    962      1.56    bouyer 	int force;
    963      1.18  drochner {
    964      1.18  drochner 	struct pciide_softc *sc = v;
    965      1.18  drochner 	u_int8_t status;
    966      1.56    bouyer 	int error = 0;
    967      1.18  drochner 	struct pciide_dma_maps *dma_maps =
    968      1.18  drochner 	    &sc->pciide_channels[channel].dma_maps[drive];
    969      1.18  drochner 
    970      1.18  drochner 	status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    971      1.18  drochner 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
    972      1.18  drochner 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    973      1.18  drochner 	    DEBUG_XFERS);
    974      1.18  drochner 
    975      1.56    bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
    976      1.56    bouyer 		return WDC_DMAST_NOIRQ;
    977      1.56    bouyer 
    978      1.18  drochner 	/* stop DMA channel */
    979      1.18  drochner 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    980      1.18  drochner 	    IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
    981      1.18  drochner 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    982      1.18  drochner 		IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
    983      1.18  drochner 
    984      1.56    bouyer 	/* Unload the map of the data buffer */
    985      1.56    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    986      1.56    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    987      1.56    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    988      1.56    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    989      1.56    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    990      1.56    bouyer 
    991      1.18  drochner 	if ((status & IDEDMA_CTL_ERR) != 0) {
    992      1.50     soren 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    993      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    994      1.56    bouyer 		error |= WDC_DMAST_ERR;
    995      1.18  drochner 	}
    996      1.18  drochner 
    997      1.56    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
    998      1.50     soren 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
    999      1.18  drochner 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
   1000      1.18  drochner 		    drive, status);
   1001      1.56    bouyer 		error |= WDC_DMAST_NOIRQ;
   1002      1.18  drochner 	}
   1003      1.18  drochner 
   1004      1.18  drochner 	if ((status & IDEDMA_CTL_ACT) != 0) {
   1005      1.18  drochner 		/* data underrun, may be a valid condition for ATAPI */
   1006      1.56    bouyer 		error |= WDC_DMAST_UNDER;
   1007      1.18  drochner 	}
   1008      1.56    bouyer 	return error;
   1009      1.18  drochner }
   1010      1.18  drochner 
   1011      1.67    bouyer void
   1012      1.67    bouyer pciide_irqack(chp)
   1013      1.67    bouyer 	struct channel_softc *chp;
   1014      1.67    bouyer {
   1015      1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1016      1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1017      1.67    bouyer 
   1018      1.67    bouyer 	/* clear status bits in IDE DMA registers */
   1019      1.67    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1020      1.67    bouyer 	    IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
   1021      1.67    bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1022      1.67    bouyer 		IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
   1023      1.67    bouyer }
   1024      1.67    bouyer 
   1025      1.41    bouyer /* some common code used by several chip_map */
   1026      1.41    bouyer int
   1027      1.41    bouyer pciide_chansetup(sc, channel, interface)
   1028      1.41    bouyer 	struct pciide_softc *sc;
   1029      1.41    bouyer 	int channel;
   1030      1.41    bouyer 	pcireg_t interface;
   1031      1.41    bouyer {
   1032      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   1033      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   1034      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   1035      1.41    bouyer 	cp->wdc_channel.channel = channel;
   1036      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   1037      1.41    bouyer 	cp->wdc_channel.ch_queue =
   1038      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   1039      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   1040      1.41    bouyer 		printf("%s %s channel: "
   1041      1.41    bouyer 		    "can't allocate memory for command queue",
   1042      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1043      1.41    bouyer 		return 0;
   1044      1.41    bouyer 	}
   1045      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   1046      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1047      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   1048      1.41    bouyer 	    "configured" : "wired",
   1049      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   1050      1.41    bouyer 	    "native-PCI" : "compatibility");
   1051      1.41    bouyer 	return 1;
   1052      1.41    bouyer }
   1053      1.41    bouyer 
   1054      1.18  drochner /* some common code used by several chip channel_map */
   1055      1.18  drochner void
   1056      1.41    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
   1057      1.18  drochner 	struct pci_attach_args *pa;
   1058      1.18  drochner 	struct pciide_channel *cp;
   1059      1.41    bouyer 	pcireg_t interface;
   1060      1.18  drochner 	bus_size_t *cmdsizep, *ctlsizep;
   1061      1.41    bouyer 	int (*pci_intr) __P((void *));
   1062      1.18  drochner {
   1063      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1064      1.18  drochner 
   1065      1.18  drochner 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
   1066      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
   1067      1.41    bouyer 		    pci_intr);
   1068      1.41    bouyer 	else
   1069      1.28    bouyer 		cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1070      1.28    bouyer 		    wdc_cp->channel, cmdsizep, ctlsizep);
   1071      1.41    bouyer 
   1072      1.18  drochner 	if (cp->hw_ok == 0)
   1073      1.18  drochner 		return;
   1074      1.18  drochner 	wdc_cp->data32iot = wdc_cp->cmd_iot;
   1075      1.18  drochner 	wdc_cp->data32ioh = wdc_cp->cmd_ioh;
   1076      1.18  drochner 	wdcattach(wdc_cp);
   1077      1.18  drochner }
   1078      1.18  drochner 
   1079      1.18  drochner /*
   1080      1.18  drochner  * Generic code to call to know if a channel can be disabled. Return 1
   1081      1.18  drochner  * if channel can be disabled, 0 if not
   1082      1.18  drochner  */
   1083      1.18  drochner int
   1084      1.60  gmcgarry pciide_chan_candisable(cp)
   1085      1.18  drochner 	struct pciide_channel *cp;
   1086      1.18  drochner {
   1087      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1088      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1089      1.18  drochner 
   1090      1.18  drochner 	if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
   1091      1.18  drochner 	    (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
   1092      1.18  drochner 		printf("%s: disabling %s channel (no drives)\n",
   1093      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1094      1.18  drochner 		cp->hw_ok = 0;
   1095      1.18  drochner 		return 1;
   1096      1.18  drochner 	}
   1097      1.18  drochner 	return 0;
   1098      1.18  drochner }
   1099      1.18  drochner 
   1100      1.18  drochner /*
   1101      1.18  drochner  * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
   1102      1.18  drochner  * Set hw_ok=0 on failure
   1103      1.18  drochner  */
   1104      1.18  drochner void
   1105      1.28    bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
   1106       1.5       cgd 	struct pci_attach_args *pa;
   1107      1.18  drochner 	struct pciide_channel *cp;
   1108      1.18  drochner 	int compatchan, interface;
   1109      1.18  drochner {
   1110      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1111      1.18  drochner 	struct channel_softc *wdc_cp = &cp->wdc_channel;
   1112      1.18  drochner 
   1113      1.18  drochner 	if (cp->hw_ok == 0)
   1114      1.18  drochner 		return;
   1115      1.18  drochner 	if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
   1116      1.18  drochner 		return;
   1117      1.18  drochner 
   1118      1.18  drochner 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
   1119      1.19  drochner 	    pa, compatchan, pciide_compat_intr, cp);
   1120      1.18  drochner 	if (cp->ih == NULL) {
   1121      1.18  drochner 		printf("%s: no compatibility interrupt for use by %s "
   1122      1.18  drochner 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1123      1.18  drochner 		cp->hw_ok = 0;
   1124      1.18  drochner 	}
   1125      1.18  drochner }
   1126      1.18  drochner 
   1127      1.18  drochner void
   1128      1.28    bouyer pciide_print_modes(cp)
   1129      1.28    bouyer 	struct pciide_channel *cp;
   1130      1.18  drochner {
   1131      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1132      1.28    bouyer 	int drive;
   1133      1.18  drochner 	struct channel_softc *chp;
   1134      1.18  drochner 	struct ata_drive_datas *drvp;
   1135      1.18  drochner 
   1136      1.28    bouyer 	chp = &cp->wdc_channel;
   1137      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1138      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1139      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1140      1.28    bouyer 			continue;
   1141      1.28    bouyer 		printf("%s(%s:%d:%d): using PIO mode %d",
   1142      1.28    bouyer 		    drvp->drv_softc->dv_xname,
   1143      1.28    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   1144      1.28    bouyer 		    chp->channel, drive, drvp->PIO_mode);
   1145      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA)
   1146      1.28    bouyer 			printf(", DMA mode %d", drvp->DMA_mode);
   1147      1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
   1148      1.28    bouyer 			printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1149      1.28    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1150      1.28    bouyer 			printf(" (using DMA data transfers)");
   1151      1.28    bouyer 		printf("\n");
   1152      1.18  drochner 	}
   1153      1.18  drochner }
   1154      1.18  drochner 
   1155      1.18  drochner void
   1156      1.41    bouyer default_chip_map(sc, pa)
   1157      1.18  drochner 	struct pciide_softc *sc;
   1158      1.41    bouyer 	struct pci_attach_args *pa;
   1159      1.18  drochner {
   1160      1.41    bouyer 	struct pciide_channel *cp;
   1161      1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1162      1.41    bouyer 	pcireg_t csr;
   1163      1.41    bouyer 	int channel, drive;
   1164      1.41    bouyer 	struct ata_drive_datas *drvp;
   1165      1.41    bouyer 	u_int8_t idedma_ctl;
   1166      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1167      1.41    bouyer 	char *failreason;
   1168      1.41    bouyer 
   1169      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1170      1.41    bouyer 		return;
   1171      1.41    bouyer 
   1172      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   1173      1.41    bouyer 		printf("%s: bus-master DMA support present",
   1174      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1175      1.41    bouyer 		if (sc->sc_pp == &default_product_desc &&
   1176      1.41    bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
   1177      1.41    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
   1178      1.41    bouyer 			printf(", but unused (no driver support)");
   1179      1.41    bouyer 			sc->sc_dma_ok = 0;
   1180      1.41    bouyer 		} else {
   1181      1.41    bouyer 			pciide_mapreg_dma(sc, pa);
   1182      1.41    bouyer 		if (sc->sc_dma_ok != 0)
   1183      1.41    bouyer 			printf(", used without full driver "
   1184      1.41    bouyer 			    "support");
   1185      1.41    bouyer 		}
   1186      1.41    bouyer 	} else {
   1187      1.41    bouyer 		printf("%s: hardware does not support DMA",
   1188      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   1189      1.41    bouyer 		sc->sc_dma_ok = 0;
   1190      1.41    bouyer 	}
   1191      1.41    bouyer 	printf("\n");
   1192      1.67    bouyer 	if (sc->sc_dma_ok) {
   1193      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1194      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1195      1.67    bouyer 	}
   1196      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 0;
   1197      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 0;
   1198      1.18  drochner 
   1199      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1200      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1201      1.41    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
   1202      1.41    bouyer 
   1203      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1204      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1205      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1206      1.41    bouyer 			continue;
   1207      1.41    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1208      1.41    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   1209      1.41    bouyer 			    &ctlsize, pciide_pci_intr);
   1210      1.41    bouyer 		} else {
   1211      1.41    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp,
   1212      1.41    bouyer 			    channel, &cmdsize, &ctlsize);
   1213      1.41    bouyer 		}
   1214      1.41    bouyer 		if (cp->hw_ok == 0)
   1215      1.41    bouyer 			continue;
   1216      1.41    bouyer 		/*
   1217      1.41    bouyer 		 * Check to see if something appears to be there.
   1218      1.41    bouyer 		 */
   1219      1.41    bouyer 		failreason = NULL;
   1220      1.41    bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
   1221      1.41    bouyer 			failreason = "not responding; disabled or no drives?";
   1222      1.41    bouyer 			goto next;
   1223      1.41    bouyer 		}
   1224      1.41    bouyer 		/*
   1225      1.41    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1226      1.41    bouyer 		 * channel by trying to access the channel again while the
   1227      1.41    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1228      1.41    bouyer 		 * channel no longer appears to be there, it belongs to
   1229      1.41    bouyer 		 * this controller.)  YUCK!
   1230      1.41    bouyer 		 */
   1231      1.41    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1232      1.41    bouyer 		    PCI_COMMAND_STATUS_REG);
   1233      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1234      1.41    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1235      1.41    bouyer 		if (wdcprobe(&cp->wdc_channel))
   1236      1.41    bouyer 			failreason = "other hardware responding at addresses";
   1237      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1238      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1239      1.41    bouyer next:
   1240      1.41    bouyer 		if (failreason) {
   1241      1.41    bouyer 			printf("%s: %s channel ignored (%s)\n",
   1242      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   1243      1.41    bouyer 			    failreason);
   1244      1.41    bouyer 			cp->hw_ok = 0;
   1245      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
   1246      1.41    bouyer 			    cp->wdc_channel.cmd_ioh, cmdsize);
   1247      1.41    bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
   1248      1.41    bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
   1249      1.41    bouyer 		} else {
   1250      1.41    bouyer 			pciide_map_compat_intr(pa, cp, channel, interface);
   1251      1.41    bouyer 		}
   1252      1.41    bouyer 		if (cp->hw_ok) {
   1253      1.41    bouyer 			cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   1254      1.41    bouyer 			cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   1255      1.41    bouyer 			wdcattach(&cp->wdc_channel);
   1256      1.41    bouyer 		}
   1257      1.41    bouyer 	}
   1258      1.18  drochner 
   1259      1.18  drochner 	if (sc->sc_dma_ok == 0)
   1260      1.41    bouyer 		return;
   1261      1.18  drochner 
   1262      1.18  drochner 	/* Allocate DMA maps */
   1263      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1264      1.18  drochner 		idedma_ctl = 0;
   1265      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1266      1.18  drochner 		for (drive = 0; drive < 2; drive++) {
   1267      1.41    bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
   1268      1.18  drochner 			/* If no drive, skip */
   1269      1.18  drochner 			if ((drvp->drive_flags & DRIVE) == 0)
   1270      1.18  drochner 				continue;
   1271      1.18  drochner 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
   1272      1.18  drochner 				continue;
   1273      1.18  drochner 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1274      1.18  drochner 				/* Abort DMA setup */
   1275      1.18  drochner 				printf("%s:%d:%d: can't allocate DMA maps, "
   1276      1.18  drochner 				    "using PIO transfers\n",
   1277      1.18  drochner 				    sc->sc_wdcdev.sc_dev.dv_xname,
   1278      1.18  drochner 				    channel, drive);
   1279      1.18  drochner 				drvp->drive_flags &= ~DRIVE_DMA;
   1280      1.18  drochner 			}
   1281      1.40    bouyer 			printf("%s:%d:%d: using DMA data transfers\n",
   1282      1.18  drochner 			    sc->sc_wdcdev.sc_dev.dv_xname,
   1283      1.18  drochner 			    channel, drive);
   1284      1.18  drochner 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1285      1.18  drochner 		}
   1286      1.18  drochner 		if (idedma_ctl != 0) {
   1287      1.18  drochner 			/* Add software bits in status register */
   1288      1.18  drochner 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1289      1.18  drochner 			    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1290      1.18  drochner 			    idedma_ctl);
   1291      1.18  drochner 		}
   1292      1.18  drochner 	}
   1293      1.18  drochner }
   1294      1.18  drochner 
   1295      1.18  drochner void
   1296      1.41    bouyer piix_chip_map(sc, pa)
   1297      1.41    bouyer 	struct pciide_softc *sc;
   1298      1.18  drochner 	struct pci_attach_args *pa;
   1299      1.41    bouyer {
   1300      1.18  drochner 	struct pciide_channel *cp;
   1301      1.41    bouyer 	int channel;
   1302      1.42    bouyer 	u_int32_t idetim;
   1303      1.42    bouyer 	bus_size_t cmdsize, ctlsize;
   1304      1.18  drochner 
   1305      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1306      1.18  drochner 		return;
   1307       1.6       cgd 
   1308      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1309      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1310      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1311      1.41    bouyer 	printf("\n");
   1312      1.67    bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1313      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1314      1.41    bouyer 	if (sc->sc_dma_ok) {
   1315      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1316      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1317      1.42    bouyer 		switch(sc->sc_pp->ide_product) {
   1318      1.42    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
   1319      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
   1320      1.42    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
   1321      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1322      1.41    bouyer 		}
   1323      1.18  drochner 	}
   1324      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1325      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1326      1.42    bouyer 	sc->sc_wdcdev.UDMA_cap =
   1327      1.42    bouyer 	    (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
   1328      1.41    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
   1329      1.41    bouyer 		sc->sc_wdcdev.set_modes = piix_setup_channel;
   1330      1.41    bouyer 	else
   1331      1.28    bouyer 		sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
   1332      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1333      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1334       1.9    bouyer 
   1335      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
   1336      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1337      1.41    bouyer 	    DEBUG_PROBE);
   1338      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1339      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1340      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1341      1.41    bouyer 		    DEBUG_PROBE);
   1342      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1343      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1344      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1345      1.41    bouyer 			    DEBUG_PROBE);
   1346      1.41    bouyer 		}
   1347      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1348      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1349      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1350      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1351      1.42    bouyer 			    DEBUG_PROBE);
   1352      1.42    bouyer 		}
   1353      1.42    bouyer 
   1354      1.41    bouyer 	}
   1355      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1356       1.9    bouyer 
   1357      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1358      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1359      1.41    bouyer 		/* PIIX is compat-only */
   1360      1.41    bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
   1361      1.41    bouyer 			continue;
   1362      1.42    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1363      1.42    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
   1364      1.42    bouyer 		    PIIX_IDETIM_IDE) == 0) {
   1365      1.42    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1366      1.42    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1367      1.46   mycroft 			continue;
   1368      1.42    bouyer 		}
   1369      1.42    bouyer 		/* PIIX are compat-only pciide devices */
   1370      1.42    bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
   1371      1.42    bouyer 		if (cp->hw_ok == 0)
   1372      1.42    bouyer 			continue;
   1373      1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1374      1.42    bouyer 			idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
   1375      1.42    bouyer 			    channel);
   1376      1.42    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
   1377      1.42    bouyer 			    idetim);
   1378      1.42    bouyer 		}
   1379      1.42    bouyer 		pciide_map_compat_intr(pa, cp, channel, 0);
   1380      1.41    bouyer 		if (cp->hw_ok == 0)
   1381      1.41    bouyer 			continue;
   1382      1.41    bouyer 		sc->sc_wdcdev.set_modes(&cp->wdc_channel);
   1383      1.41    bouyer 	}
   1384       1.9    bouyer 
   1385      1.41    bouyer 	WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
   1386      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
   1387      1.41    bouyer 	    DEBUG_PROBE);
   1388      1.41    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
   1389      1.41    bouyer 		WDCDEBUG_PRINT((", sidetim=0x%x",
   1390      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
   1391      1.41    bouyer 		    DEBUG_PROBE);
   1392      1.41    bouyer 		if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   1393      1.41    bouyer 			WDCDEBUG_PRINT((", udamreg 0x%x",
   1394      1.41    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
   1395      1.41    bouyer 			    DEBUG_PROBE);
   1396      1.41    bouyer 		}
   1397      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1398      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1399      1.42    bouyer 			WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
   1400      1.42    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
   1401      1.42    bouyer 			    DEBUG_PROBE);
   1402      1.42    bouyer 		}
   1403      1.28    bouyer 	}
   1404      1.41    bouyer 	WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
   1405      1.28    bouyer }
   1406      1.28    bouyer 
   1407      1.28    bouyer void
   1408      1.28    bouyer piix_setup_channel(chp)
   1409      1.28    bouyer 	struct channel_softc *chp;
   1410      1.28    bouyer {
   1411      1.28    bouyer 	u_int8_t mode[2], drive;
   1412      1.28    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
   1413      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1414      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1415      1.28    bouyer 	struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
   1416      1.28    bouyer 
   1417      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1418      1.28    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
   1419      1.28    bouyer 	idedma_ctl = 0;
   1420      1.28    bouyer 
   1421      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1422      1.28    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
   1423      1.28    bouyer 	    chp->channel);
   1424       1.9    bouyer 
   1425      1.28    bouyer 	/* setup DMA */
   1426      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1427       1.9    bouyer 
   1428      1.28    bouyer 	/*
   1429      1.28    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
   1430      1.28    bouyer 	 * different timings for master and slave drives.
   1431      1.28    bouyer 	 * We need to find the best combination.
   1432      1.28    bouyer 	 */
   1433       1.9    bouyer 
   1434      1.28    bouyer 	/* If both drives supports DMA, take the lower mode */
   1435      1.28    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
   1436      1.28    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
   1437      1.28    bouyer 		mode[0] = mode[1] =
   1438      1.28    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
   1439      1.28    bouyer 		    drvp[0].DMA_mode = mode[0];
   1440      1.38    bouyer 		    drvp[1].DMA_mode = mode[1];
   1441      1.28    bouyer 		goto ok;
   1442      1.28    bouyer 	}
   1443      1.28    bouyer 	/*
   1444      1.28    bouyer 	 * If only one drive supports DMA, use its mode, and
   1445      1.28    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
   1446      1.28    bouyer 	 */
   1447      1.28    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
   1448      1.28    bouyer 		mode[0] = drvp[0].DMA_mode;
   1449      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1450      1.28    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
   1451      1.28    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
   1452      1.38    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
   1453      1.28    bouyer 		goto ok;
   1454      1.28    bouyer 	}
   1455      1.28    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
   1456      1.28    bouyer 		mode[1] = drvp[1].DMA_mode;
   1457      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1458      1.28    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
   1459      1.28    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
   1460      1.38    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
   1461      1.28    bouyer 		goto ok;
   1462      1.28    bouyer 	}
   1463      1.28    bouyer 	/*
   1464      1.28    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
   1465      1.28    bouyer 	 * one of them is PIO mode < 2
   1466      1.28    bouyer 	 */
   1467      1.28    bouyer 	if (drvp[0].PIO_mode < 2) {
   1468      1.38    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
   1469      1.28    bouyer 		mode[1] = drvp[1].PIO_mode;
   1470      1.28    bouyer 	} else if (drvp[1].PIO_mode < 2) {
   1471      1.38    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
   1472      1.28    bouyer 		mode[0] = drvp[0].PIO_mode;
   1473      1.28    bouyer 	} else {
   1474      1.28    bouyer 		mode[0] = mode[1] =
   1475      1.28    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
   1476      1.38    bouyer 		drvp[0].PIO_mode = mode[0];
   1477      1.38    bouyer 		drvp[1].PIO_mode = mode[1];
   1478      1.28    bouyer 	}
   1479      1.28    bouyer ok:	/* The modes are setup */
   1480      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1481      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
   1482       1.9    bouyer 			idetim |= piix_setup_idetim_timings(
   1483      1.28    bouyer 			    mode[drive], 1, chp->channel);
   1484      1.28    bouyer 			goto end;
   1485      1.38    bouyer 		}
   1486      1.28    bouyer 	}
   1487      1.28    bouyer 	/* If we are there, none of the drives are DMA */
   1488      1.28    bouyer 	if (mode[0] >= 2)
   1489      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1490      1.28    bouyer 		    mode[0], 0, chp->channel);
   1491      1.28    bouyer 	else
   1492      1.28    bouyer 		idetim |= piix_setup_idetim_timings(
   1493      1.28    bouyer 		    mode[1], 0, chp->channel);
   1494      1.28    bouyer end:	/*
   1495      1.28    bouyer 	 * timing mode is now set up in the controller. Enable
   1496      1.28    bouyer 	 * it per-drive
   1497      1.28    bouyer 	 */
   1498      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1499      1.28    bouyer 		/* If no drive, skip */
   1500      1.28    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
   1501      1.28    bouyer 			continue;
   1502      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
   1503      1.28    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
   1504      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1505      1.28    bouyer 	}
   1506      1.28    bouyer 	if (idedma_ctl != 0) {
   1507      1.28    bouyer 		/* Add software bits in status register */
   1508      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1509      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1510      1.28    bouyer 		    idedma_ctl);
   1511       1.9    bouyer 	}
   1512      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1513      1.28    bouyer 	pciide_print_modes(cp);
   1514       1.9    bouyer }
   1515       1.9    bouyer 
   1516       1.9    bouyer void
   1517      1.41    bouyer piix3_4_setup_channel(chp)
   1518      1.41    bouyer 	struct channel_softc *chp;
   1519      1.28    bouyer {
   1520      1.28    bouyer 	struct ata_drive_datas *drvp;
   1521      1.42    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
   1522      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1523      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1524      1.28    bouyer 	int drive;
   1525      1.42    bouyer 	int channel = chp->channel;
   1526      1.28    bouyer 
   1527      1.28    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
   1528      1.28    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
   1529      1.28    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
   1530      1.42    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
   1531      1.42    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
   1532      1.42    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
   1533      1.42    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
   1534      1.28    bouyer 
   1535      1.28    bouyer 	idedma_ctl = 0;
   1536      1.28    bouyer 	/* If channel disabled, no need to go further */
   1537      1.42    bouyer 	if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
   1538      1.28    bouyer 		return;
   1539      1.28    bouyer 	/* set up new idetim: Enable IDE registers decode */
   1540      1.42    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
   1541      1.28    bouyer 
   1542      1.28    bouyer 	/* setup DMA if needed */
   1543      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1544      1.28    bouyer 
   1545      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1546      1.42    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
   1547      1.42    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
   1548      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1549      1.28    bouyer 		/* If no drive, skip */
   1550      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1551       1.9    bouyer 			continue;
   1552      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1553      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
   1554      1.28    bouyer 			goto pio;
   1555      1.28    bouyer 
   1556      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
   1557      1.42    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
   1558      1.42    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
   1559      1.42    bouyer 		}
   1560      1.42    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
   1561      1.42    bouyer 			/* setup Ultra/66 */
   1562      1.42    bouyer 			if (drvp->UDMA_mode > 2 &&
   1563      1.42    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
   1564      1.42    bouyer 				drvp->UDMA_mode = 2;
   1565      1.42    bouyer 			if (drvp->UDMA_mode > 2)
   1566      1.42    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
   1567      1.42    bouyer 			else
   1568      1.42    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
   1569      1.42    bouyer 		}
   1570      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1571      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1572      1.28    bouyer 			/* use Ultra/DMA */
   1573      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1574      1.42    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
   1575      1.28    bouyer 			udmareg |= PIIX_UDMATIM_SET(
   1576      1.42    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
   1577      1.28    bouyer 		} else {
   1578      1.28    bouyer 			/* use Multiword DMA */
   1579      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1580       1.9    bouyer 			if (drive == 0) {
   1581       1.9    bouyer 				idetim |= piix_setup_idetim_timings(
   1582      1.42    bouyer 				    drvp->DMA_mode, 1, channel);
   1583       1.9    bouyer 			} else {
   1584       1.9    bouyer 				sidetim |= piix_setup_sidetim_timings(
   1585      1.42    bouyer 					drvp->DMA_mode, 1, channel);
   1586       1.9    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
   1587      1.42    bouyer 				    PIIX_IDETIM_SITRE, channel);
   1588       1.9    bouyer 			}
   1589       1.9    bouyer 		}
   1590      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1591      1.28    bouyer 
   1592      1.28    bouyer pio:		/* use PIO mode */
   1593      1.28    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
   1594      1.28    bouyer 		if (drive == 0) {
   1595      1.28    bouyer 			idetim |= piix_setup_idetim_timings(
   1596      1.42    bouyer 			    drvp->PIO_mode, 0, channel);
   1597      1.28    bouyer 		} else {
   1598      1.28    bouyer 			sidetim |= piix_setup_sidetim_timings(
   1599      1.42    bouyer 				drvp->PIO_mode, 0, channel);
   1600      1.28    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
   1601      1.42    bouyer 			    PIIX_IDETIM_SITRE, channel);
   1602       1.9    bouyer 		}
   1603       1.9    bouyer 	}
   1604      1.28    bouyer 	if (idedma_ctl != 0) {
   1605      1.28    bouyer 		/* Add software bits in status register */
   1606      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1607      1.42    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
   1608      1.28    bouyer 		    idedma_ctl);
   1609       1.9    bouyer 	}
   1610      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
   1611      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
   1612      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
   1613      1.42    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
   1614      1.28    bouyer 	pciide_print_modes(cp);
   1615       1.9    bouyer }
   1616       1.8  drochner 
   1617      1.28    bouyer 
   1618       1.9    bouyer /* setup ISP and RTC fields, based on mode */
   1619       1.9    bouyer static u_int32_t
   1620       1.9    bouyer piix_setup_idetim_timings(mode, dma, channel)
   1621       1.9    bouyer 	u_int8_t mode;
   1622       1.9    bouyer 	u_int8_t dma;
   1623       1.9    bouyer 	u_int8_t channel;
   1624       1.9    bouyer {
   1625       1.9    bouyer 
   1626       1.9    bouyer 	if (dma)
   1627       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1628       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
   1629       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
   1630       1.9    bouyer 		    channel);
   1631       1.9    bouyer 	else
   1632       1.9    bouyer 		return PIIX_IDETIM_SET(0,
   1633       1.9    bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
   1634       1.9    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
   1635       1.9    bouyer 		    channel);
   1636       1.8  drochner }
   1637       1.8  drochner 
   1638       1.9    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
   1639       1.9    bouyer static u_int32_t
   1640       1.9    bouyer piix_setup_idetim_drvs(drvp)
   1641       1.9    bouyer 	struct ata_drive_datas *drvp;
   1642       1.6       cgd {
   1643       1.9    bouyer 	u_int32_t ret = 0;
   1644       1.9    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1645       1.9    bouyer 	u_int8_t channel = chp->channel;
   1646       1.9    bouyer 	u_int8_t drive = drvp->drive;
   1647       1.9    bouyer 
   1648       1.9    bouyer 	/*
   1649       1.9    bouyer 	 * If drive is using UDMA, timings setups are independant
   1650       1.9    bouyer 	 * So just check DMA and PIO here.
   1651       1.9    bouyer 	 */
   1652       1.9    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
   1653       1.9    bouyer 		/* if mode = DMA mode 0, use compatible timings */
   1654       1.9    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
   1655       1.9    bouyer 		    drvp->DMA_mode == 0) {
   1656       1.9    bouyer 			drvp->PIO_mode = 0;
   1657       1.9    bouyer 			return ret;
   1658       1.9    bouyer 		}
   1659       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1660       1.9    bouyer 		/*
   1661       1.9    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
   1662       1.9    bouyer 		 * too, else use compat timings.
   1663       1.9    bouyer 		 */
   1664       1.9    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
   1665       1.9    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
   1666       1.9    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
   1667       1.9    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
   1668       1.9    bouyer 			drvp->PIO_mode = 0;
   1669       1.9    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
   1670       1.9    bouyer 		if (drvp->PIO_mode <= 2) {
   1671       1.9    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
   1672       1.9    bouyer 			    channel);
   1673       1.9    bouyer 			return ret;
   1674       1.9    bouyer 		}
   1675       1.9    bouyer 	}
   1676       1.6       cgd 
   1677       1.6       cgd 	/*
   1678       1.9    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
   1679       1.9    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
   1680       1.9    bouyer 	 * if PIO mode >= 3.
   1681       1.6       cgd 	 */
   1682       1.6       cgd 
   1683       1.9    bouyer 	if (drvp->PIO_mode < 2)
   1684       1.9    bouyer 		return ret;
   1685       1.9    bouyer 
   1686       1.9    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
   1687       1.9    bouyer 	if (drvp->PIO_mode >= 3) {
   1688       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
   1689       1.9    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
   1690       1.9    bouyer 	}
   1691       1.9    bouyer 	return ret;
   1692       1.9    bouyer }
   1693       1.9    bouyer 
   1694       1.9    bouyer /* setup values in SIDETIM registers, based on mode */
   1695       1.9    bouyer static u_int32_t
   1696       1.9    bouyer piix_setup_sidetim_timings(mode, dma, channel)
   1697       1.9    bouyer 	u_int8_t mode;
   1698       1.9    bouyer 	u_int8_t dma;
   1699       1.9    bouyer 	u_int8_t channel;
   1700       1.9    bouyer {
   1701       1.9    bouyer 	if (dma)
   1702       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
   1703       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
   1704       1.9    bouyer 	else
   1705       1.9    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
   1706       1.9    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
   1707      1.53    bouyer }
   1708      1.53    bouyer 
   1709      1.53    bouyer void
   1710      1.53    bouyer amd756_chip_map(sc, pa)
   1711      1.53    bouyer 	struct pciide_softc *sc;
   1712      1.53    bouyer 	struct pci_attach_args *pa;
   1713      1.53    bouyer {
   1714      1.53    bouyer 	struct pciide_channel *cp;
   1715      1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1716      1.53    bouyer 	int channel;
   1717      1.53    bouyer 	pcireg_t chanenable;
   1718      1.53    bouyer 	bus_size_t cmdsize, ctlsize;
   1719      1.53    bouyer 
   1720      1.53    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1721      1.53    bouyer 		return;
   1722      1.53    bouyer 	printf("%s: bus-master DMA support present",
   1723      1.53    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1724      1.53    bouyer 	pciide_mapreg_dma(sc, pa);
   1725      1.53    bouyer 	printf("\n");
   1726      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1727      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1728      1.67    bouyer 	if (sc->sc_dma_ok) {
   1729      1.53    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   1730      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   1731      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1732      1.67    bouyer 	}
   1733      1.53    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1734      1.53    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1735      1.53    bouyer 	sc->sc_wdcdev.UDMA_cap = 4;
   1736      1.53    bouyer 	sc->sc_wdcdev.set_modes = amd756_setup_channel;
   1737      1.53    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1738      1.53    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1739      1.53    bouyer 	chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
   1740      1.53    bouyer 
   1741      1.53    bouyer 	WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
   1742      1.53    bouyer 	    DEBUG_PROBE);
   1743      1.53    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1744      1.53    bouyer 		cp = &sc->pciide_channels[channel];
   1745      1.53    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1746      1.53    bouyer 			continue;
   1747      1.53    bouyer 
   1748      1.53    bouyer 		if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
   1749      1.53    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1750      1.53    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1751      1.53    bouyer 			continue;
   1752      1.53    bouyer 		}
   1753      1.53    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1754      1.53    bouyer 		    pciide_pci_intr);
   1755      1.53    bouyer 
   1756      1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   1757      1.53    bouyer 			chanenable &= ~AMD756_CHAN_EN(channel);
   1758      1.53    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1759      1.53    bouyer 		if (cp->hw_ok == 0)
   1760      1.53    bouyer 			continue;
   1761      1.53    bouyer 
   1762      1.53    bouyer 		amd756_setup_channel(&cp->wdc_channel);
   1763      1.53    bouyer 	}
   1764      1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
   1765      1.53    bouyer 	    chanenable);
   1766      1.53    bouyer 	return;
   1767      1.53    bouyer }
   1768      1.53    bouyer 
   1769      1.53    bouyer void
   1770      1.53    bouyer amd756_setup_channel(chp)
   1771      1.53    bouyer 	struct channel_softc *chp;
   1772      1.53    bouyer {
   1773      1.53    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1774      1.53    bouyer 	u_int8_t idedma_ctl;
   1775      1.53    bouyer 	int mode, drive;
   1776      1.53    bouyer 	struct ata_drive_datas *drvp;
   1777      1.53    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1778      1.53    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1779      1.53    bouyer 
   1780      1.53    bouyer 	idedma_ctl = 0;
   1781      1.53    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
   1782      1.53    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
   1783      1.53    bouyer 	datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
   1784      1.53    bouyer 	udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
   1785      1.53    bouyer 
   1786      1.53    bouyer 	/* setup DMA if needed */
   1787      1.53    bouyer 	pciide_channel_dma_setup(cp);
   1788      1.53    bouyer 
   1789      1.53    bouyer 	for (drive = 0; drive < 2; drive++) {
   1790      1.53    bouyer 		drvp = &chp->ch_drive[drive];
   1791      1.53    bouyer 		/* If no drive, skip */
   1792      1.53    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1793      1.53    bouyer 			continue;
   1794      1.53    bouyer 		/* add timing values, setup DMA if needed */
   1795      1.53    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1796      1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1797      1.53    bouyer 			mode = drvp->PIO_mode;
   1798      1.53    bouyer 			goto pio;
   1799      1.53    bouyer 		}
   1800      1.53    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1801      1.53    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1802      1.53    bouyer 			/* use Ultra/DMA */
   1803      1.53    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1804      1.53    bouyer 			udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
   1805      1.53    bouyer 			    AMD756_UDMA_EN_MTH(chp->channel, drive) |
   1806      1.53    bouyer 			    AMD756_UDMA_TIME(chp->channel, drive,
   1807      1.53    bouyer 				amd756_udma_tim[drvp->UDMA_mode]);
   1808      1.53    bouyer 			/* can use PIO timings, MW DMA unused */
   1809      1.53    bouyer 			mode = drvp->PIO_mode;
   1810      1.53    bouyer 		} else {
   1811      1.53    bouyer 			/* use Multiword DMA */
   1812      1.53    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1813      1.53    bouyer 			/* mode = min(pio, dma+2) */
   1814      1.53    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1815      1.53    bouyer 				mode = drvp->PIO_mode;
   1816      1.53    bouyer 			else
   1817      1.53    bouyer 				mode = drvp->DMA_mode + 2;
   1818      1.53    bouyer 		}
   1819      1.53    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1820      1.53    bouyer 
   1821      1.53    bouyer pio:		/* setup PIO mode */
   1822      1.53    bouyer 		if (mode <= 2) {
   1823      1.53    bouyer 			drvp->DMA_mode = 0;
   1824      1.53    bouyer 			drvp->PIO_mode = 0;
   1825      1.53    bouyer 			mode = 0;
   1826      1.53    bouyer 		} else {
   1827      1.53    bouyer 			drvp->PIO_mode = mode;
   1828      1.53    bouyer 			drvp->DMA_mode = mode - 2;
   1829      1.53    bouyer 		}
   1830      1.53    bouyer 		datatim_reg |=
   1831      1.53    bouyer 		    AMD756_DATATIM_PULSE(chp->channel, drive,
   1832      1.53    bouyer 			amd756_pio_set[mode]) |
   1833      1.53    bouyer 		    AMD756_DATATIM_RECOV(chp->channel, drive,
   1834      1.53    bouyer 			amd756_pio_rec[mode]);
   1835      1.53    bouyer 	}
   1836      1.53    bouyer 	if (idedma_ctl != 0) {
   1837      1.53    bouyer 		/* Add software bits in status register */
   1838      1.53    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1839      1.53    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1840      1.53    bouyer 		    idedma_ctl);
   1841      1.53    bouyer 	}
   1842      1.53    bouyer 	pciide_print_modes(cp);
   1843      1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
   1844      1.53    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
   1845       1.9    bouyer }
   1846       1.9    bouyer 
   1847       1.9    bouyer void
   1848      1.41    bouyer apollo_chip_map(sc, pa)
   1849       1.9    bouyer 	struct pciide_softc *sc;
   1850      1.41    bouyer 	struct pci_attach_args *pa;
   1851       1.9    bouyer {
   1852      1.41    bouyer 	struct pciide_channel *cp;
   1853      1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   1854      1.41    bouyer 	int channel;
   1855      1.41    bouyer 	u_int32_t ideconf;
   1856      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   1857      1.41    bouyer 
   1858      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   1859      1.41    bouyer 		return;
   1860      1.41    bouyer 	printf("%s: bus-master DMA support present",
   1861      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   1862      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   1863      1.41    bouyer 	printf("\n");
   1864      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   1865      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   1866      1.41    bouyer 	if (sc->sc_dma_ok) {
   1867      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   1868      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   1869      1.41    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
   1870      1.41    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   1871      1.41    bouyer 	}
   1872      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   1873      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   1874      1.27    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   1875      1.28    bouyer 	sc->sc_wdcdev.set_modes = apollo_setup_channel;
   1876      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   1877      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   1878       1.9    bouyer 
   1879      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
   1880       1.9    bouyer 	    "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1881      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
   1882      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
   1883      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1884      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
   1885       1.9    bouyer 	    DEBUG_PROBE);
   1886       1.9    bouyer 
   1887      1.18  drochner 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   1888      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   1889      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1890      1.41    bouyer 			continue;
   1891      1.41    bouyer 
   1892      1.41    bouyer 		ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
   1893      1.41    bouyer 		if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
   1894      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   1895      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   1896      1.46   mycroft 			continue;
   1897      1.41    bouyer 		}
   1898      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   1899      1.41    bouyer 		    pciide_pci_intr);
   1900      1.41    bouyer 		if (cp->hw_ok == 0)
   1901      1.41    bouyer 			continue;
   1902      1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   1903      1.41    bouyer 			ideconf &= ~APO_IDECONF_EN(channel);
   1904      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
   1905      1.41    bouyer 			    ideconf);
   1906      1.41    bouyer 		}
   1907      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   1908      1.41    bouyer 
   1909      1.41    bouyer 		if (cp->hw_ok == 0)
   1910      1.41    bouyer 			continue;
   1911      1.28    bouyer 		apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
   1912      1.28    bouyer 	}
   1913      1.41    bouyer 	WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
   1914      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
   1915      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
   1916      1.28    bouyer }
   1917      1.28    bouyer 
   1918      1.28    bouyer void
   1919      1.28    bouyer apollo_setup_channel(chp)
   1920      1.28    bouyer 	struct channel_softc *chp;
   1921      1.28    bouyer {
   1922      1.28    bouyer 	u_int32_t udmatim_reg, datatim_reg;
   1923      1.28    bouyer 	u_int8_t idedma_ctl;
   1924      1.28    bouyer 	int mode, drive;
   1925      1.28    bouyer 	struct ata_drive_datas *drvp;
   1926      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   1927      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   1928      1.28    bouyer 
   1929      1.28    bouyer 	idedma_ctl = 0;
   1930      1.28    bouyer 	datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
   1931      1.28    bouyer 	udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
   1932      1.28    bouyer 	datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
   1933      1.28    bouyer 	udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
   1934      1.28    bouyer 
   1935      1.28    bouyer 	/* setup DMA if needed */
   1936      1.28    bouyer 	pciide_channel_dma_setup(cp);
   1937       1.9    bouyer 
   1938      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   1939      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   1940      1.28    bouyer 		/* If no drive, skip */
   1941      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1942      1.28    bouyer 			continue;
   1943      1.28    bouyer 		/* add timing values, setup DMA if needed */
   1944      1.28    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
   1945      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)) {
   1946      1.28    bouyer 			mode = drvp->PIO_mode;
   1947      1.28    bouyer 			goto pio;
   1948       1.8  drochner 		}
   1949      1.28    bouyer 		if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
   1950      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
   1951      1.28    bouyer 			/* use Ultra/DMA */
   1952      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1953      1.28    bouyer 			udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
   1954      1.28    bouyer 			    APO_UDMA_EN_MTH(chp->channel, drive) |
   1955      1.28    bouyer 			    APO_UDMA_TIME(chp->channel, drive,
   1956      1.28    bouyer 				apollo_udma_tim[drvp->UDMA_mode]);
   1957      1.28    bouyer 			/* can use PIO timings, MW DMA unused */
   1958      1.28    bouyer 			mode = drvp->PIO_mode;
   1959      1.28    bouyer 		} else {
   1960      1.28    bouyer 			/* use Multiword DMA */
   1961      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1962      1.28    bouyer 			/* mode = min(pio, dma+2) */
   1963      1.28    bouyer 			if (drvp->PIO_mode <= (drvp->DMA_mode +2))
   1964      1.28    bouyer 				mode = drvp->PIO_mode;
   1965      1.28    bouyer 			else
   1966      1.37    bouyer 				mode = drvp->DMA_mode + 2;
   1967       1.8  drochner 		}
   1968      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1969      1.28    bouyer 
   1970      1.28    bouyer pio:		/* setup PIO mode */
   1971      1.37    bouyer 		if (mode <= 2) {
   1972      1.37    bouyer 			drvp->DMA_mode = 0;
   1973      1.37    bouyer 			drvp->PIO_mode = 0;
   1974      1.37    bouyer 			mode = 0;
   1975      1.37    bouyer 		} else {
   1976      1.37    bouyer 			drvp->PIO_mode = mode;
   1977      1.37    bouyer 			drvp->DMA_mode = mode - 2;
   1978      1.37    bouyer 		}
   1979      1.28    bouyer 		datatim_reg |=
   1980      1.28    bouyer 		    APO_DATATIM_PULSE(chp->channel, drive,
   1981      1.28    bouyer 			apollo_pio_set[mode]) |
   1982      1.28    bouyer 		    APO_DATATIM_RECOV(chp->channel, drive,
   1983      1.28    bouyer 			apollo_pio_rec[mode]);
   1984      1.28    bouyer 	}
   1985      1.28    bouyer 	if (idedma_ctl != 0) {
   1986      1.28    bouyer 		/* Add software bits in status register */
   1987      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   1988      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   1989      1.28    bouyer 		    idedma_ctl);
   1990       1.9    bouyer 	}
   1991      1.28    bouyer 	pciide_print_modes(cp);
   1992      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
   1993      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
   1994       1.9    bouyer }
   1995       1.6       cgd 
   1996      1.18  drochner void
   1997      1.41    bouyer cmd_channel_map(pa, sc, channel)
   1998       1.9    bouyer 	struct pci_attach_args *pa;
   1999      1.41    bouyer 	struct pciide_softc *sc;
   2000      1.41    bouyer 	int channel;
   2001       1.9    bouyer {
   2002      1.41    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
   2003      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2004      1.41    bouyer 	u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
   2005  1.68.2.2    bouyer 	int interface;
   2006  1.68.2.2    bouyer 
   2007  1.68.2.2    bouyer 	/*
   2008  1.68.2.2    bouyer 	 * The 0648/0649 can be told to identify as a RAID controller.
   2009  1.68.2.2    bouyer 	 * In this case, we have to fake interface
   2010  1.68.2.2    bouyer 	 */
   2011  1.68.2.2    bouyer 	if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2012  1.68.2.2    bouyer 		interface = PCIIDE_INTERFACE_SETTABLE(0) |
   2013  1.68.2.2    bouyer 		    PCIIDE_INTERFACE_SETTABLE(1);
   2014  1.68.2.2    bouyer 		if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
   2015  1.68.2.2    bouyer 		    CMD_CONF_DSA1)
   2016  1.68.2.2    bouyer 			interface |= PCIIDE_INTERFACE_PCI(0) |
   2017  1.68.2.2    bouyer 			    PCIIDE_INTERFACE_PCI(1);
   2018  1.68.2.2    bouyer 	} else {
   2019  1.68.2.2    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2020  1.68.2.2    bouyer 	}
   2021       1.6       cgd 
   2022      1.41    bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
   2023      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
   2024      1.41    bouyer 	cp->wdc_channel.channel = channel;
   2025      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2026      1.41    bouyer 
   2027      1.41    bouyer 	if (channel > 0) {
   2028      1.41    bouyer 		cp->wdc_channel.ch_queue =
   2029      1.41    bouyer 		    sc->pciide_channels[0].wdc_channel.ch_queue;
   2030      1.41    bouyer 	} else {
   2031      1.41    bouyer 		cp->wdc_channel.ch_queue =
   2032      1.41    bouyer 		    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2033      1.41    bouyer 	}
   2034      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2035      1.41    bouyer 		printf("%s %s channel: "
   2036      1.41    bouyer 		    "can't allocate memory for command queue",
   2037      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2038      1.41    bouyer 		    return;
   2039      1.18  drochner 	}
   2040      1.18  drochner 
   2041      1.41    bouyer 	printf("%s: %s channel %s to %s mode\n",
   2042      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
   2043      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
   2044      1.41    bouyer 	    "configured" : "wired",
   2045      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
   2046      1.41    bouyer 	    "native-PCI" : "compatibility");
   2047       1.5       cgd 
   2048       1.9    bouyer 	/*
   2049       1.9    bouyer 	 * with a CMD PCI64x, if we get here, the first channel is enabled:
   2050       1.9    bouyer 	 * there's no way to disable the first channel without disabling
   2051       1.9    bouyer 	 * the whole device
   2052       1.9    bouyer 	 */
   2053      1.41    bouyer 	if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
   2054      1.18  drochner 		printf("%s: %s channel ignored (disabled)\n",
   2055      1.18  drochner 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2056      1.18  drochner 		return;
   2057      1.18  drochner 	}
   2058      1.18  drochner 
   2059      1.41    bouyer 	pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
   2060      1.18  drochner 	if (cp->hw_ok == 0)
   2061      1.18  drochner 		return;
   2062      1.41    bouyer 	if (channel == 1) {
   2063      1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2064      1.18  drochner 			ctrl &= ~CMD_CTRL_2PORT;
   2065      1.18  drochner 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
   2066      1.24    bouyer 			    CMD_CTRL, ctrl);
   2067      1.18  drochner 		}
   2068      1.18  drochner 	}
   2069      1.41    bouyer 	pciide_map_compat_intr(pa, cp, channel, interface);
   2070      1.41    bouyer }
   2071      1.41    bouyer 
   2072      1.41    bouyer int
   2073      1.41    bouyer cmd_pci_intr(arg)
   2074      1.41    bouyer 	void *arg;
   2075      1.41    bouyer {
   2076      1.41    bouyer 	struct pciide_softc *sc = arg;
   2077      1.41    bouyer 	struct pciide_channel *cp;
   2078      1.41    bouyer 	struct channel_softc *wdc_cp;
   2079      1.41    bouyer 	int i, rv, crv;
   2080      1.41    bouyer 	u_int32_t priirq, secirq;
   2081      1.41    bouyer 
   2082      1.41    bouyer 	rv = 0;
   2083      1.41    bouyer 	priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2084      1.41    bouyer 	secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2085      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2086      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2087      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2088      1.41    bouyer 		/* If a compat channel skip. */
   2089      1.41    bouyer 		if (cp->compat)
   2090      1.41    bouyer 			continue;
   2091      1.41    bouyer 		if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
   2092      1.41    bouyer 		    (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
   2093      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2094      1.41    bouyer 			if (crv == 0)
   2095      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2096      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2097      1.41    bouyer 			else
   2098      1.41    bouyer 				rv = 1;
   2099      1.41    bouyer 		}
   2100      1.41    bouyer 	}
   2101      1.41    bouyer 	return rv;
   2102      1.14    bouyer }
   2103      1.14    bouyer 
   2104      1.14    bouyer void
   2105      1.41    bouyer cmd_chip_map(sc, pa)
   2106      1.14    bouyer 	struct pciide_softc *sc;
   2107      1.41    bouyer 	struct pci_attach_args *pa;
   2108      1.14    bouyer {
   2109      1.41    bouyer 	int channel;
   2110      1.39       mrg 
   2111      1.41    bouyer 	/*
   2112      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2113      1.41    bouyer 	 * and base adresses registers can be disabled at
   2114      1.41    bouyer 	 * hardware level. In this case, the device is wired
   2115      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2116      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2117      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2118      1.41    bouyer 	 * can't be disabled.
   2119      1.41    bouyer 	 */
   2120      1.41    bouyer 
   2121      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2122      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2123      1.41    bouyer 		return;
   2124      1.41    bouyer #endif
   2125      1.41    bouyer 
   2126      1.45    bouyer 	printf("%s: hardware does not support DMA\n",
   2127      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2128      1.41    bouyer 	sc->sc_dma_ok = 0;
   2129      1.41    bouyer 
   2130      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2131      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2132      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
   2133      1.41    bouyer 
   2134      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2135      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2136      1.41    bouyer 	}
   2137      1.14    bouyer }
   2138      1.14    bouyer 
   2139      1.14    bouyer void
   2140  1.68.2.2    bouyer cmd0643_9_chip_map(sc, pa)
   2141      1.14    bouyer 	struct pciide_softc *sc;
   2142      1.41    bouyer 	struct pci_attach_args *pa;
   2143      1.41    bouyer {
   2144      1.41    bouyer 	struct pciide_channel *cp;
   2145      1.28    bouyer 	int channel;
   2146      1.28    bouyer 
   2147      1.41    bouyer 	/*
   2148      1.41    bouyer 	 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
   2149      1.41    bouyer 	 * and base adresses registers can be disabled at
   2150      1.41    bouyer 	 * hardware level. In this case, the device is wired
   2151      1.41    bouyer 	 * in compat mode and its first channel is always enabled,
   2152      1.41    bouyer 	 * but we can't rely on PCI_COMMAND_IO_ENABLE.
   2153      1.41    bouyer 	 * In fact, it seems that the first channel of the CMD PCI0640
   2154      1.41    bouyer 	 * can't be disabled.
   2155      1.41    bouyer 	 */
   2156      1.41    bouyer 
   2157      1.41    bouyer #ifdef PCIIDE_CMD064x_DISABLE
   2158      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2159      1.41    bouyer 		return;
   2160      1.41    bouyer #endif
   2161      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2162      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2163      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2164      1.41    bouyer 	printf("\n");
   2165      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2166      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2167      1.67    bouyer 	if (sc->sc_dma_ok) {
   2168      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2169  1.68.2.2    bouyer 		switch (sc->sc_pp->ide_product) {
   2170  1.68.2.2    bouyer 		case PCI_PRODUCT_CMDTECH_649:
   2171  1.68.2.2    bouyer 		case PCI_PRODUCT_CMDTECH_648:
   2172  1.68.2.2    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2173  1.68.2.2    bouyer 			sc->sc_wdcdev.UDMA_cap = 4;
   2174  1.68.2.3      tron 			sc->sc_wdcdev.irqack = cmd648_9_irqack;
   2175  1.68.2.3      tron 			break;
   2176  1.68.2.3      tron 		default:
   2177  1.68.2.3      tron 			sc->sc_wdcdev.irqack = pciide_irqack;
   2178  1.68.2.2    bouyer 		}
   2179      1.67    bouyer 	}
   2180      1.41    bouyer 
   2181      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2182      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2183      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2184      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2185  1.68.2.2    bouyer 	sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
   2186      1.41    bouyer 
   2187  1.68.2.2    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
   2188      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2189      1.28    bouyer 		pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2190      1.28    bouyer 		DEBUG_PROBE);
   2191      1.41    bouyer 
   2192      1.28    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2193      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2194      1.41    bouyer 		cmd_channel_map(pa, sc, channel);
   2195      1.41    bouyer 		if (cp->hw_ok == 0)
   2196      1.41    bouyer 			continue;
   2197  1.68.2.2    bouyer 		cmd0643_9_setup_channel(&cp->wdc_channel);
   2198      1.28    bouyer 	}
   2199      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
   2200  1.68.2.2    bouyer 	WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
   2201      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
   2202      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
   2203      1.28    bouyer 	    DEBUG_PROBE);
   2204      1.28    bouyer }
   2205      1.28    bouyer 
   2206      1.28    bouyer void
   2207  1.68.2.2    bouyer cmd0643_9_setup_channel(chp)
   2208      1.14    bouyer 	struct channel_softc *chp;
   2209      1.28    bouyer {
   2210      1.14    bouyer 	struct ata_drive_datas *drvp;
   2211      1.14    bouyer 	u_int8_t tim;
   2212  1.68.2.2    bouyer 	u_int32_t idedma_ctl, udma_reg;
   2213      1.28    bouyer 	int drive;
   2214      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2215      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2216      1.28    bouyer 
   2217      1.28    bouyer 	idedma_ctl = 0;
   2218      1.28    bouyer 	/* setup DMA if needed */
   2219      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2220      1.14    bouyer 
   2221      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2222      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2223      1.28    bouyer 		/* If no drive, skip */
   2224      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2225      1.28    bouyer 			continue;
   2226      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2227  1.68.2.2    bouyer 		tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
   2228  1.68.2.2    bouyer 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   2229  1.68.2.2    bouyer 			if (drvp->drive_flags & DRIVE_UDMA) {
   2230  1.68.2.2    bouyer 				/* UltraDMA on a 0648 or 0649 */
   2231  1.68.2.2    bouyer 				udma_reg = pciide_pci_read(sc->sc_pc,
   2232  1.68.2.2    bouyer 				    sc->sc_tag, CMD_UDMATIM(chp->channel));
   2233  1.68.2.2    bouyer 				if (drvp->UDMA_mode > 2 &&
   2234  1.68.2.2    bouyer 				    (pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2235  1.68.2.2    bouyer 				    CMD_BICSR) &
   2236  1.68.2.2    bouyer 				    CMD_BICSR_80(chp->channel)) == 0)
   2237  1.68.2.2    bouyer 					drvp->UDMA_mode = 2;
   2238  1.68.2.2    bouyer 				if (drvp->UDMA_mode > 2)
   2239  1.68.2.2    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
   2240  1.68.2.2    bouyer 				else
   2241  1.68.2.2    bouyer 					udma_reg |= CMD_UDMATIM_UDMA33(drive);
   2242  1.68.2.2    bouyer 				udma_reg |= CMD_UDMATIM_UDMA(drive);
   2243  1.68.2.2    bouyer 				udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
   2244  1.68.2.2    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2245  1.68.2.2    bouyer 				udma_reg |=
   2246  1.68.2.2    bouyer 				    (cmd0648_9_tim_udma[drvp->UDMA_mode] <<
   2247  1.68.2.2    bouyer 				    CMD_UDMATIM_TIM_OFF(drive));
   2248  1.68.2.2    bouyer 				pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2249  1.68.2.2    bouyer 				    CMD_UDMATIM(chp->channel), udma_reg);
   2250  1.68.2.2    bouyer 			} else {
   2251  1.68.2.2    bouyer 				/*
   2252  1.68.2.2    bouyer 				 * use Multiword DMA.
   2253  1.68.2.2    bouyer 				 * Timings will be used for both PIO and DMA,
   2254  1.68.2.2    bouyer 				 * so adjust DMA mode if needed
   2255  1.68.2.2    bouyer 				 * if we have a 0648/9, turn off UDMA
   2256  1.68.2.2    bouyer 				 */
   2257  1.68.2.2    bouyer 				if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
   2258  1.68.2.2    bouyer 					udma_reg = pciide_pci_read(sc->sc_pc,
   2259  1.68.2.2    bouyer 					    sc->sc_tag,
   2260  1.68.2.2    bouyer 					    CMD_UDMATIM(chp->channel));
   2261  1.68.2.2    bouyer 					udma_reg &= ~CMD_UDMATIM_UDMA(drive);
   2262  1.68.2.2    bouyer 					pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2263  1.68.2.2    bouyer 					    CMD_UDMATIM(chp->channel),
   2264  1.68.2.2    bouyer 					    udma_reg);
   2265  1.68.2.2    bouyer 				}
   2266  1.68.2.2    bouyer 				if (drvp->PIO_mode >= 3 &&
   2267  1.68.2.2    bouyer 				    (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2268  1.68.2.2    bouyer 					drvp->DMA_mode = drvp->PIO_mode - 2;
   2269  1.68.2.2    bouyer 				}
   2270  1.68.2.2    bouyer 				tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
   2271      1.14    bouyer 			}
   2272      1.14    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2273      1.14    bouyer 		}
   2274      1.28    bouyer 		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2275      1.28    bouyer 		    CMD_DATA_TIM(chp->channel, drive), tim);
   2276      1.28    bouyer 	}
   2277      1.28    bouyer 	if (idedma_ctl != 0) {
   2278      1.28    bouyer 		/* Add software bits in status register */
   2279      1.28    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2280      1.28    bouyer 		    IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
   2281      1.28    bouyer 		    idedma_ctl);
   2282      1.14    bouyer 	}
   2283      1.28    bouyer 	pciide_print_modes(cp);
   2284  1.68.2.3      tron }
   2285  1.68.2.3      tron 
   2286  1.68.2.3      tron void
   2287  1.68.2.3      tron cmd648_9_irqack(chp)
   2288  1.68.2.3      tron 	struct channel_softc *chp;
   2289  1.68.2.3      tron {
   2290  1.68.2.3      tron 	u_int32_t priirq, secirq;
   2291  1.68.2.3      tron 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2292  1.68.2.3      tron 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2293  1.68.2.3      tron 
   2294  1.68.2.3      tron 	if (chp->channel == 0) {
   2295  1.68.2.3      tron 		priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
   2296  1.68.2.3      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
   2297  1.68.2.3      tron 	} else {
   2298  1.68.2.3      tron 		secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
   2299  1.68.2.3      tron 		pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
   2300  1.68.2.3      tron 	}
   2301  1.68.2.3      tron 	pciide_irqack(chp);
   2302       1.1       cgd }
   2303       1.1       cgd 
   2304      1.18  drochner void
   2305      1.41    bouyer cy693_chip_map(sc, pa)
   2306      1.18  drochner 	struct pciide_softc *sc;
   2307      1.41    bouyer 	struct pci_attach_args *pa;
   2308      1.41    bouyer {
   2309      1.41    bouyer 	struct pciide_channel *cp;
   2310      1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2311      1.41    bouyer 	bus_size_t cmdsize, ctlsize;
   2312      1.41    bouyer 
   2313      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2314      1.41    bouyer 		return;
   2315      1.41    bouyer 	/*
   2316      1.41    bouyer 	 * this chip has 2 PCI IDE functions, one for primary and one for
   2317      1.41    bouyer 	 * secondary. So we need to call pciide_mapregs_compat() with
   2318      1.41    bouyer 	 * the real channel
   2319      1.41    bouyer 	 */
   2320      1.41    bouyer 	if (pa->pa_function == 1) {
   2321      1.61   thorpej 		sc->sc_cy_compatchan = 0;
   2322      1.41    bouyer 	} else if (pa->pa_function == 2) {
   2323      1.61   thorpej 		sc->sc_cy_compatchan = 1;
   2324      1.41    bouyer 	} else {
   2325      1.41    bouyer 		printf("%s: unexpected PCI function %d\n",
   2326      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2327      1.41    bouyer 		return;
   2328      1.41    bouyer 	}
   2329      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
   2330      1.41    bouyer 		printf("%s: bus-master DMA support present",
   2331      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2332      1.41    bouyer 		pciide_mapreg_dma(sc, pa);
   2333      1.41    bouyer 	} else {
   2334      1.41    bouyer 		printf("%s: hardware does not support DMA",
   2335      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2336      1.41    bouyer 		sc->sc_dma_ok = 0;
   2337      1.41    bouyer 	}
   2338      1.41    bouyer 	printf("\n");
   2339      1.39       mrg 
   2340      1.61   thorpej 	sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
   2341      1.61   thorpej 	if (sc->sc_cy_handle == NULL) {
   2342      1.61   thorpej 		printf("%s: unable to map hyperCache control registers\n",
   2343      1.61   thorpej 		    sc->sc_wdcdev.sc_dev.dv_xname);
   2344      1.61   thorpej 		sc->sc_dma_ok = 0;
   2345      1.61   thorpej 	}
   2346      1.61   thorpej 
   2347      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2348      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   2349      1.67    bouyer 	if (sc->sc_dma_ok) {
   2350      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2351      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2352      1.67    bouyer 	}
   2353      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2354      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2355      1.28    bouyer 	sc->sc_wdcdev.set_modes = cy693_setup_channel;
   2356      1.18  drochner 
   2357      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2358      1.41    bouyer 	sc->sc_wdcdev.nchannels = 1;
   2359      1.39       mrg 
   2360      1.41    bouyer 	/* Only one channel for this chip; if we are here it's enabled */
   2361      1.41    bouyer 	cp = &sc->pciide_channels[0];
   2362      1.55    bouyer 	sc->wdc_chanarray[0] = &cp->wdc_channel;
   2363      1.41    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(0);
   2364      1.41    bouyer 	cp->wdc_channel.channel = 0;
   2365      1.41    bouyer 	cp->wdc_channel.wdc = &sc->sc_wdcdev;
   2366      1.41    bouyer 	cp->wdc_channel.ch_queue =
   2367      1.41    bouyer 	    malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
   2368      1.41    bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
   2369      1.41    bouyer 		printf("%s primary channel: "
   2370      1.41    bouyer 		    "can't allocate memory for command queue",
   2371      1.41    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2372      1.41    bouyer 		return;
   2373      1.41    bouyer 	}
   2374      1.41    bouyer 	printf("%s: primary channel %s to ",
   2375      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname,
   2376      1.41    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
   2377      1.41    bouyer 	    "configured" : "wired");
   2378      1.41    bouyer 	if (interface & PCIIDE_INTERFACE_PCI(0)) {
   2379      1.41    bouyer 		printf("native-PCI");
   2380      1.41    bouyer 		cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
   2381      1.41    bouyer 		    pciide_pci_intr);
   2382      1.41    bouyer 	} else {
   2383      1.41    bouyer 		printf("compatibility");
   2384      1.61   thorpej 		cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
   2385      1.41    bouyer 		    &cmdsize, &ctlsize);
   2386      1.41    bouyer 	}
   2387      1.41    bouyer 	printf(" mode\n");
   2388      1.41    bouyer 	cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2389      1.41    bouyer 	cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2390      1.41    bouyer 	wdcattach(&cp->wdc_channel);
   2391      1.60  gmcgarry 	if (pciide_chan_candisable(cp)) {
   2392      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2393      1.41    bouyer 		    PCI_COMMAND_STATUS_REG, 0);
   2394      1.41    bouyer 	}
   2395      1.61   thorpej 	pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
   2396      1.41    bouyer 	if (cp->hw_ok == 0)
   2397      1.41    bouyer 		return;
   2398      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
   2399      1.41    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
   2400      1.41    bouyer 	cy693_setup_channel(&cp->wdc_channel);
   2401      1.41    bouyer 	WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
   2402      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
   2403      1.28    bouyer }
   2404      1.28    bouyer 
   2405      1.28    bouyer void
   2406      1.28    bouyer cy693_setup_channel(chp)
   2407      1.18  drochner 	struct channel_softc *chp;
   2408      1.28    bouyer {
   2409      1.18  drochner 	struct ata_drive_datas *drvp;
   2410      1.18  drochner 	int drive;
   2411      1.18  drochner 	u_int32_t cy_cmd_ctrl;
   2412      1.18  drochner 	u_int32_t idedma_ctl;
   2413      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2414      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2415      1.41    bouyer 	int dma_mode = -1;
   2416       1.9    bouyer 
   2417      1.18  drochner 	cy_cmd_ctrl = idedma_ctl = 0;
   2418      1.28    bouyer 
   2419      1.28    bouyer 	/* setup DMA if needed */
   2420      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2421      1.28    bouyer 
   2422      1.18  drochner 	for (drive = 0; drive < 2; drive++) {
   2423      1.18  drochner 		drvp = &chp->ch_drive[drive];
   2424      1.18  drochner 		/* If no drive, skip */
   2425      1.18  drochner 		if ((drvp->drive_flags & DRIVE) == 0)
   2426      1.18  drochner 			continue;
   2427      1.18  drochner 		/* add timing values, setup DMA if needed */
   2428      1.28    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
   2429      1.28    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2430      1.41    bouyer 			/* use Multiword DMA */
   2431      1.41    bouyer 			if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
   2432      1.41    bouyer 				dma_mode = drvp->DMA_mode;
   2433      1.18  drochner 		}
   2434      1.28    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2435      1.18  drochner 		    CY_CMD_CTRL_IOW_PULSE_OFF(drive));
   2436      1.18  drochner 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2437      1.18  drochner 		    CY_CMD_CTRL_IOW_REC_OFF(drive));
   2438      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
   2439      1.33    bouyer 		    CY_CMD_CTRL_IOR_PULSE_OFF(drive));
   2440      1.33    bouyer 		cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
   2441      1.33    bouyer 		    CY_CMD_CTRL_IOR_REC_OFF(drive));
   2442      1.18  drochner 	}
   2443      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
   2444      1.41    bouyer 	chp->ch_drive[0].DMA_mode = dma_mode;
   2445      1.41    bouyer 	chp->ch_drive[1].DMA_mode = dma_mode;
   2446      1.61   thorpej 
   2447      1.61   thorpej 	if (dma_mode == -1)
   2448      1.61   thorpej 		dma_mode = 0;
   2449      1.61   thorpej 
   2450      1.61   thorpej 	if (sc->sc_cy_handle != NULL) {
   2451      1.61   thorpej 		/* Note: `multiple' is implied. */
   2452      1.61   thorpej 		cy82c693_write(sc->sc_cy_handle,
   2453      1.61   thorpej 		    (sc->sc_cy_compatchan == 0) ?
   2454      1.61   thorpej 		    CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
   2455      1.61   thorpej 	}
   2456      1.61   thorpej 
   2457      1.28    bouyer 	pciide_print_modes(cp);
   2458      1.61   thorpej 
   2459      1.18  drochner 	if (idedma_ctl != 0) {
   2460      1.18  drochner 		/* Add software bits in status register */
   2461      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2462      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2463       1.9    bouyer 	}
   2464       1.1       cgd }
   2465       1.1       cgd 
   2466      1.18  drochner void
   2467      1.41    bouyer sis_chip_map(sc, pa)
   2468      1.41    bouyer 	struct pciide_softc *sc;
   2469      1.18  drochner 	struct pci_attach_args *pa;
   2470      1.41    bouyer {
   2471      1.18  drochner 	struct pciide_channel *cp;
   2472      1.41    bouyer 	int channel;
   2473      1.41    bouyer 	u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
   2474      1.67    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
   2475      1.67    bouyer 	pcireg_t rev = PCI_REVISION(pa->pa_class);
   2476      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2477       1.9    bouyer 
   2478      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2479      1.18  drochner 		return;
   2480      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2481      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2482      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2483      1.41    bouyer 	printf("\n");
   2484      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2485      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2486      1.51    bouyer 	if (sc->sc_dma_ok) {
   2487      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   2488      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2489      1.51    bouyer 		if (rev >= 0xd0)
   2490      1.51    bouyer 			sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
   2491      1.51    bouyer 	}
   2492       1.9    bouyer 
   2493      1.27    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2494      1.27    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2495      1.51    bouyer 	if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
   2496      1.51    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   2497      1.28    bouyer 	sc->sc_wdcdev.set_modes = sis_setup_channel;
   2498      1.15    bouyer 
   2499      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2500      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2501      1.28    bouyer 
   2502      1.28    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
   2503      1.28    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
   2504      1.28    bouyer 	    SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
   2505      1.41    bouyer 
   2506      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2507      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2508      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2509      1.41    bouyer 			continue;
   2510      1.41    bouyer 		if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
   2511      1.41    bouyer 		    (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
   2512      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2513      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2514      1.46   mycroft 			continue;
   2515      1.41    bouyer 		}
   2516      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2517      1.41    bouyer 		    pciide_pci_intr);
   2518      1.41    bouyer 		if (cp->hw_ok == 0)
   2519      1.41    bouyer 			continue;
   2520      1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2521      1.41    bouyer 			if (channel == 0)
   2522      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
   2523      1.41    bouyer 			else
   2524      1.41    bouyer 				sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
   2525      1.41    bouyer 			pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
   2526      1.41    bouyer 			    sis_ctr0);
   2527      1.41    bouyer 		}
   2528      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2529      1.41    bouyer 		if (cp->hw_ok == 0)
   2530      1.41    bouyer 			continue;
   2531      1.41    bouyer 		sis_setup_channel(&cp->wdc_channel);
   2532      1.41    bouyer 	}
   2533      1.28    bouyer }
   2534      1.28    bouyer 
   2535      1.28    bouyer void
   2536      1.28    bouyer sis_setup_channel(chp)
   2537      1.15    bouyer 	struct channel_softc *chp;
   2538      1.28    bouyer {
   2539      1.15    bouyer 	struct ata_drive_datas *drvp;
   2540      1.28    bouyer 	int drive;
   2541      1.18  drochner 	u_int32_t sis_tim;
   2542      1.18  drochner 	u_int32_t idedma_ctl;
   2543      1.28    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2544      1.28    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2545      1.15    bouyer 
   2546      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
   2547      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel,
   2548      1.28    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
   2549      1.28    bouyer 	    DEBUG_PROBE);
   2550      1.28    bouyer 	sis_tim = 0;
   2551      1.18  drochner 	idedma_ctl = 0;
   2552      1.28    bouyer 	/* setup DMA if needed */
   2553      1.28    bouyer 	pciide_channel_dma_setup(cp);
   2554      1.28    bouyer 
   2555      1.28    bouyer 	for (drive = 0; drive < 2; drive++) {
   2556      1.28    bouyer 		drvp = &chp->ch_drive[drive];
   2557      1.28    bouyer 		/* If no drive, skip */
   2558      1.28    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2559      1.28    bouyer 			continue;
   2560      1.28    bouyer 		/* add timing values, setup DMA if needed */
   2561      1.28    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2562      1.28    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0)
   2563      1.28    bouyer 			goto pio;
   2564      1.28    bouyer 
   2565      1.28    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2566      1.28    bouyer 			/* use Ultra/DMA */
   2567      1.28    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2568      1.28    bouyer 			sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
   2569      1.28    bouyer 			    SIS_TIM_UDMA_TIME_OFF(drive);
   2570      1.28    bouyer 			sis_tim |= SIS_TIM_UDMA_EN(drive);
   2571      1.28    bouyer 		} else {
   2572      1.28    bouyer 			/*
   2573      1.28    bouyer 			 * use Multiword DMA
   2574      1.28    bouyer 			 * Timings will be used for both PIO and DMA,
   2575      1.28    bouyer 			 * so adjust DMA mode if needed
   2576      1.28    bouyer 			 */
   2577      1.28    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2578      1.28    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2579      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2580      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2581      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2582      1.28    bouyer 			if (drvp->DMA_mode == 0)
   2583      1.28    bouyer 				drvp->PIO_mode = 0;
   2584      1.28    bouyer 		}
   2585      1.28    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2586      1.28    bouyer pio:		sis_tim |= sis_pio_act[drvp->PIO_mode] <<
   2587      1.28    bouyer 		    SIS_TIM_ACT_OFF(drive);
   2588      1.28    bouyer 		sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
   2589      1.28    bouyer 		    SIS_TIM_REC_OFF(drive);
   2590      1.28    bouyer 	}
   2591      1.41    bouyer 	WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
   2592      1.28    bouyer 	    "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
   2593      1.28    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
   2594      1.18  drochner 	if (idedma_ctl != 0) {
   2595      1.18  drochner 		/* Add software bits in status register */
   2596      1.18  drochner 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2597      1.18  drochner 		    IDEDMA_CTL, idedma_ctl);
   2598      1.18  drochner 	}
   2599      1.28    bouyer 	pciide_print_modes(cp);
   2600      1.18  drochner }
   2601      1.18  drochner 
   2602      1.18  drochner void
   2603      1.41    bouyer acer_chip_map(sc, pa)
   2604      1.41    bouyer 	struct pciide_softc *sc;
   2605      1.18  drochner 	struct pci_attach_args *pa;
   2606      1.41    bouyer {
   2607      1.18  drochner 	struct pciide_channel *cp;
   2608      1.41    bouyer 	int channel;
   2609      1.41    bouyer 	pcireg_t cr, interface;
   2610      1.18  drochner 	bus_size_t cmdsize, ctlsize;
   2611      1.18  drochner 
   2612      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2613      1.18  drochner 		return;
   2614      1.41    bouyer 	printf("%s: bus-master DMA support present",
   2615      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   2616      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   2617      1.41    bouyer 	printf("\n");
   2618      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2619      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2620      1.67    bouyer 	if (sc->sc_dma_ok) {
   2621      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2622      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2623      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2624      1.67    bouyer 	}
   2625      1.41    bouyer 
   2626      1.30    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2627      1.30    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2628      1.30    bouyer 	sc->sc_wdcdev.UDMA_cap = 2;
   2629      1.30    bouyer 	sc->sc_wdcdev.set_modes = acer_setup_channel;
   2630      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2631      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   2632      1.30    bouyer 
   2633      1.30    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
   2634      1.30    bouyer 	    (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
   2635      1.30    bouyer 		ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
   2636      1.30    bouyer 
   2637      1.41    bouyer 	/* Enable "microsoft register bits" R/W. */
   2638      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
   2639      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
   2640      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
   2641      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
   2642      1.41    bouyer 	    ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
   2643      1.41    bouyer 	pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
   2644      1.41    bouyer 	    pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
   2645      1.41    bouyer 	    ~ACER_CHANSTATUSREGS_RO);
   2646      1.41    bouyer 	cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
   2647      1.41    bouyer 	cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
   2648      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
   2649      1.41    bouyer 	/* Don't use cr, re-read the real register content instead */
   2650      1.41    bouyer 	interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
   2651      1.41    bouyer 	    PCI_CLASS_REG));
   2652      1.41    bouyer 
   2653      1.30    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   2654      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   2655      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   2656      1.41    bouyer 			continue;
   2657      1.41    bouyer 		if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
   2658      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   2659      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2660      1.41    bouyer 			continue;
   2661      1.41    bouyer 		}
   2662      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   2663      1.41    bouyer 		    acer_pci_intr);
   2664      1.41    bouyer 		if (cp->hw_ok == 0)
   2665      1.41    bouyer 			continue;
   2666      1.60  gmcgarry 		if (pciide_chan_candisable(cp)) {
   2667      1.41    bouyer 			cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
   2668      1.41    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
   2669      1.41    bouyer 			    PCI_CLASS_REG, cr);
   2670      1.41    bouyer 		}
   2671      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   2672      1.41    bouyer 		acer_setup_channel(&cp->wdc_channel);
   2673      1.30    bouyer 	}
   2674      1.30    bouyer }
   2675      1.30    bouyer 
   2676      1.30    bouyer void
   2677      1.30    bouyer acer_setup_channel(chp)
   2678      1.30    bouyer 	struct channel_softc *chp;
   2679      1.30    bouyer {
   2680      1.30    bouyer 	struct ata_drive_datas *drvp;
   2681      1.30    bouyer 	int drive;
   2682      1.30    bouyer 	u_int32_t acer_fifo_udma;
   2683      1.30    bouyer 	u_int32_t idedma_ctl;
   2684      1.30    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2685      1.30    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2686      1.30    bouyer 
   2687      1.30    bouyer 	idedma_ctl = 0;
   2688      1.30    bouyer 	acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
   2689      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
   2690      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2691      1.30    bouyer 	/* setup DMA if needed */
   2692      1.30    bouyer 	pciide_channel_dma_setup(cp);
   2693      1.30    bouyer 
   2694      1.30    bouyer 	for (drive = 0; drive < 2; drive++) {
   2695      1.30    bouyer 		drvp = &chp->ch_drive[drive];
   2696      1.30    bouyer 		/* If no drive, skip */
   2697      1.30    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2698      1.30    bouyer 			continue;
   2699      1.41    bouyer 		WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
   2700      1.30    bouyer 		    "channel %d drive %d 0x%x\n", chp->channel, drive,
   2701      1.30    bouyer 		    pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2702      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
   2703      1.30    bouyer 		/* clear FIFO/DMA mode */
   2704      1.30    bouyer 		acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
   2705      1.30    bouyer 		    ACER_UDMA_EN(chp->channel, drive) |
   2706      1.30    bouyer 		    ACER_UDMA_TIM(chp->channel, drive, 0x7));
   2707      1.30    bouyer 
   2708      1.30    bouyer 		/* add timing values, setup DMA if needed */
   2709      1.30    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
   2710      1.30    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) {
   2711      1.30    bouyer 			acer_fifo_udma |=
   2712      1.30    bouyer 			    ACER_FTH_OPL(chp->channel, drive, 0x1);
   2713      1.30    bouyer 			goto pio;
   2714      1.30    bouyer 		}
   2715      1.30    bouyer 
   2716      1.30    bouyer 		acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
   2717      1.30    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   2718      1.30    bouyer 			/* use Ultra/DMA */
   2719      1.30    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   2720      1.30    bouyer 			acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
   2721      1.30    bouyer 			acer_fifo_udma |=
   2722      1.30    bouyer 			    ACER_UDMA_TIM(chp->channel, drive,
   2723      1.30    bouyer 				acer_udma[drvp->UDMA_mode]);
   2724      1.30    bouyer 		} else {
   2725      1.30    bouyer 			/*
   2726      1.30    bouyer 			 * use Multiword DMA
   2727      1.30    bouyer 			 * Timings will be used for both PIO and DMA,
   2728      1.30    bouyer 			 * so adjust DMA mode if needed
   2729      1.30    bouyer 			 */
   2730      1.30    bouyer 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   2731      1.30    bouyer 				drvp->PIO_mode = drvp->DMA_mode + 2;
   2732      1.32    bouyer 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   2733      1.32    bouyer 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   2734      1.32    bouyer 				    drvp->PIO_mode - 2 : 0;
   2735      1.30    bouyer 			if (drvp->DMA_mode == 0)
   2736      1.30    bouyer 				drvp->PIO_mode = 0;
   2737      1.30    bouyer 		}
   2738      1.30    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2739      1.30    bouyer pio:		pciide_pci_write(sc->sc_pc, sc->sc_tag,
   2740      1.30    bouyer 		    ACER_IDETIM(chp->channel, drive),
   2741      1.30    bouyer 		    acer_pio[drvp->PIO_mode]);
   2742      1.30    bouyer 	}
   2743      1.41    bouyer 	WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
   2744      1.30    bouyer 	    acer_fifo_udma), DEBUG_PROBE);
   2745      1.30    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
   2746      1.30    bouyer 	if (idedma_ctl != 0) {
   2747      1.30    bouyer 		/* Add software bits in status register */
   2748      1.30    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2749      1.30    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2750      1.30    bouyer 	}
   2751      1.30    bouyer 	pciide_print_modes(cp);
   2752      1.30    bouyer }
   2753      1.30    bouyer 
   2754      1.41    bouyer int
   2755      1.41    bouyer acer_pci_intr(arg)
   2756      1.41    bouyer 	void *arg;
   2757      1.41    bouyer {
   2758      1.41    bouyer 	struct pciide_softc *sc = arg;
   2759      1.41    bouyer 	struct pciide_channel *cp;
   2760      1.41    bouyer 	struct channel_softc *wdc_cp;
   2761      1.41    bouyer 	int i, rv, crv;
   2762      1.41    bouyer 	u_int32_t chids;
   2763      1.41    bouyer 
   2764      1.41    bouyer 	rv = 0;
   2765      1.41    bouyer 	chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
   2766      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2767      1.41    bouyer 		cp = &sc->pciide_channels[i];
   2768      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   2769      1.41    bouyer 		/* If a compat channel skip. */
   2770      1.41    bouyer 		if (cp->compat)
   2771      1.41    bouyer 			continue;
   2772      1.41    bouyer 		if (chids & ACER_CHIDS_INT(i)) {
   2773      1.41    bouyer 			crv = wdcintr(wdc_cp);
   2774      1.41    bouyer 			if (crv == 0)
   2775      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   2776      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2777      1.41    bouyer 			else
   2778      1.41    bouyer 				rv = 1;
   2779      1.41    bouyer 		}
   2780      1.41    bouyer 	}
   2781      1.41    bouyer 	return rv;
   2782      1.41    bouyer }
   2783      1.41    bouyer 
   2784      1.67    bouyer void
   2785      1.67    bouyer hpt_chip_map(sc, pa)
   2786      1.67    bouyer         struct pciide_softc *sc;
   2787      1.67    bouyer 	struct pci_attach_args *pa;
   2788      1.67    bouyer {
   2789      1.67    bouyer 	struct pciide_channel *cp;
   2790      1.67    bouyer 	int i, compatchan, revision;
   2791      1.67    bouyer 	pcireg_t interface;
   2792      1.67    bouyer 	bus_size_t cmdsize, ctlsize;
   2793      1.67    bouyer 
   2794      1.67    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2795      1.67    bouyer 		return;
   2796      1.67    bouyer 	revision = PCI_REVISION(pa->pa_class);
   2797      1.67    bouyer 
   2798      1.67    bouyer 	/*
   2799      1.67    bouyer 	 * when the chip is in native mode it identifies itself as a
   2800      1.67    bouyer 	 * 'misc mass storage'. Fake interface in this case.
   2801      1.67    bouyer 	 */
   2802      1.67    bouyer 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
   2803      1.67    bouyer 		interface = PCI_INTERFACE(pa->pa_class);
   2804      1.67    bouyer 	} else {
   2805      1.67    bouyer 		interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
   2806      1.67    bouyer 		    PCIIDE_INTERFACE_PCI(0);
   2807      1.67    bouyer 		if (revision == HPT370_REV)
   2808      1.67    bouyer 			interface |= PCIIDE_INTERFACE_PCI(1);
   2809      1.67    bouyer 	}
   2810      1.67    bouyer 
   2811      1.67    bouyer 	printf("%s: bus-master DMA support present",
   2812      1.67    bouyer 		sc->sc_wdcdev.sc_dev.dv_xname);
   2813      1.67    bouyer 	pciide_mapreg_dma(sc, pa);
   2814      1.67    bouyer 	printf("\n");
   2815      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   2816      1.67    bouyer 	    WDC_CAPABILITY_MODE;
   2817      1.67    bouyer 	if (sc->sc_dma_ok) {
   2818      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   2819      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   2820      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   2821      1.67    bouyer 	}
   2822      1.67    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   2823      1.67    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   2824      1.67    bouyer 	sc->sc_wdcdev.UDMA_cap = 4;
   2825      1.67    bouyer 
   2826      1.67    bouyer 	sc->sc_wdcdev.set_modes = hpt_setup_channel;
   2827      1.67    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   2828      1.67    bouyer 	sc->sc_wdcdev.nchannels = (revision == HPT366_REV) ? 1 : 2;
   2829      1.67    bouyer 	if (revision == HPT366_REV) {
   2830      1.67    bouyer 		/*
   2831      1.67    bouyer 		 * The 366 has 2 PCI IDE functions, one for primary and one
   2832      1.67    bouyer 		 * for secondary. So we need to call pciide_mapregs_compat()
   2833      1.67    bouyer 		 * with the real channel
   2834      1.67    bouyer 		 */
   2835      1.67    bouyer 		if (pa->pa_function == 0) {
   2836      1.67    bouyer 			compatchan = 0;
   2837      1.67    bouyer 		} else if (pa->pa_function == 1) {
   2838      1.67    bouyer 			compatchan = 1;
   2839      1.67    bouyer 		} else {
   2840      1.67    bouyer 			printf("%s: unexpected PCI function %d\n",
   2841      1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
   2842      1.67    bouyer 			return;
   2843      1.67    bouyer 		}
   2844      1.67    bouyer 		sc->sc_wdcdev.nchannels = 1;
   2845      1.67    bouyer 	} else {
   2846      1.67    bouyer 		sc->sc_wdcdev.nchannels = 2;
   2847      1.67    bouyer 	}
   2848      1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2849      1.67    bouyer 		cp = &sc->pciide_channels[0];
   2850      1.67    bouyer 		if (sc->sc_wdcdev.nchannels > 1) {
   2851      1.67    bouyer 			compatchan = i;
   2852      1.67    bouyer 			if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
   2853      1.67    bouyer 			   HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
   2854      1.67    bouyer 				printf("%s: %s channel ignored (disabled)\n",
   2855      1.67    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   2856      1.67    bouyer 				continue;
   2857      1.67    bouyer 			}
   2858      1.67    bouyer 		}
   2859      1.67    bouyer 		if (pciide_chansetup(sc, i, interface) == 0)
   2860      1.67    bouyer 			continue;
   2861      1.67    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(i)) {
   2862      1.67    bouyer 			cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
   2863      1.67    bouyer 			    &ctlsize, hpt_pci_intr);
   2864      1.67    bouyer 		} else {
   2865      1.67    bouyer 			cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
   2866      1.67    bouyer 			    &cmdsize, &ctlsize);
   2867      1.67    bouyer 		}
   2868      1.67    bouyer 		if (cp->hw_ok == 0)
   2869      1.67    bouyer 			return;
   2870      1.67    bouyer 		cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
   2871      1.67    bouyer 		cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
   2872      1.67    bouyer 		wdcattach(&cp->wdc_channel);
   2873      1.67    bouyer 		hpt_setup_channel(&cp->wdc_channel);
   2874      1.67    bouyer 	}
   2875      1.67    bouyer 
   2876      1.67    bouyer 	return;
   2877      1.67    bouyer }
   2878      1.67    bouyer 
   2879      1.67    bouyer 
   2880      1.67    bouyer void
   2881      1.67    bouyer hpt_setup_channel(chp)
   2882      1.67    bouyer 	struct channel_softc *chp;
   2883      1.67    bouyer {
   2884      1.67    bouyer         struct ata_drive_datas *drvp;
   2885      1.67    bouyer 	int drive;
   2886      1.67    bouyer 	int cable;
   2887      1.67    bouyer 	u_int32_t before, after;
   2888      1.67    bouyer 	u_int32_t idedma_ctl;
   2889      1.67    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   2890      1.67    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   2891      1.67    bouyer 
   2892      1.67    bouyer 	cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
   2893      1.67    bouyer 
   2894      1.67    bouyer 	/* setup DMA if needed */
   2895      1.67    bouyer 	pciide_channel_dma_setup(cp);
   2896      1.67    bouyer 
   2897      1.67    bouyer 	idedma_ctl = 0;
   2898      1.67    bouyer 
   2899      1.67    bouyer 	/* Per drive settings */
   2900      1.67    bouyer 	for (drive = 0; drive < 2; drive++) {
   2901      1.67    bouyer 		drvp = &chp->ch_drive[drive];
   2902      1.67    bouyer 		/* If no drive, skip */
   2903      1.67    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   2904      1.67    bouyer 			continue;
   2905      1.67    bouyer 		before = pci_conf_read(sc->sc_pc, sc->sc_tag,
   2906      1.67    bouyer 					HPT_IDETIM(chp->channel, drive));
   2907      1.67    bouyer 
   2908      1.67    bouyer                 /* add timing values, setup DMA if needed */
   2909      1.67    bouyer                 if (drvp->drive_flags & DRIVE_UDMA) {
   2910      1.67    bouyer 			if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
   2911      1.67    bouyer 			    drvp->UDMA_mode > 2)
   2912      1.67    bouyer 				drvp->UDMA_mode = 2;
   2913      1.67    bouyer                         after = (sc->sc_wdcdev.nchannels == 2) ?
   2914      1.67    bouyer 			    hpt370_udma[drvp->UDMA_mode] :
   2915      1.67    bouyer 			    hpt366_udma[drvp->UDMA_mode];
   2916      1.67    bouyer                         idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2917      1.67    bouyer                 } else if (drvp->drive_flags & DRIVE_DMA) {
   2918      1.67    bouyer                         /*
   2919      1.67    bouyer                          * use Multiword DMA.
   2920      1.67    bouyer                          * Timings will be used for both PIO and DMA, so adjust
   2921      1.67    bouyer                          * DMA mode if needed
   2922      1.67    bouyer                          */
   2923      1.67    bouyer                         if (drvp->PIO_mode >= 3 &&
   2924      1.67    bouyer                             (drvp->DMA_mode + 2) > drvp->PIO_mode) {
   2925      1.67    bouyer                                 drvp->DMA_mode = drvp->PIO_mode - 2;
   2926      1.67    bouyer                         }
   2927      1.67    bouyer                         after = (sc->sc_wdcdev.nchannels == 2) ?
   2928      1.67    bouyer 			    hpt370_dma[drvp->DMA_mode] :
   2929      1.67    bouyer 			    hpt366_dma[drvp->DMA_mode];
   2930      1.67    bouyer                         idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   2931      1.67    bouyer                 } else {
   2932      1.67    bouyer 			/* PIO only */
   2933      1.67    bouyer                 	after = (sc->sc_wdcdev.nchannels == 2) ?
   2934      1.67    bouyer 			    hpt370_pio[drvp->PIO_mode] :
   2935      1.67    bouyer 			    hpt366_pio[drvp->PIO_mode];
   2936      1.67    bouyer 		}
   2937      1.67    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   2938      1.67    bouyer                     HPT_IDETIM(chp->channel, drive), after);
   2939      1.67    bouyer 		WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
   2940      1.67    bouyer 		    "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
   2941      1.67    bouyer 		    after, before), DEBUG_PROBE);
   2942      1.67    bouyer 	}
   2943      1.67    bouyer 	if (idedma_ctl != 0) {
   2944      1.67    bouyer 		/* Add software bits in status register */
   2945      1.67    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2946      1.67    bouyer 		    IDEDMA_CTL, idedma_ctl);
   2947      1.67    bouyer 	}
   2948      1.67    bouyer 	pciide_print_modes(cp);
   2949      1.67    bouyer }
   2950      1.67    bouyer 
   2951      1.67    bouyer int
   2952      1.67    bouyer hpt_pci_intr(arg)
   2953      1.67    bouyer 	void *arg;
   2954      1.67    bouyer {
   2955      1.67    bouyer 	struct pciide_softc *sc = arg;
   2956      1.67    bouyer 	struct pciide_channel *cp;
   2957      1.67    bouyer 	struct channel_softc *wdc_cp;
   2958      1.67    bouyer 	int rv = 0;
   2959      1.67    bouyer 	int dmastat, i, crv;
   2960      1.67    bouyer 
   2961      1.67    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   2962      1.67    bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2963      1.67    bouyer 		    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
   2964      1.67    bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
   2965      1.67    bouyer 			continue;
   2966      1.67    bouyer 		cp = &sc->pciide_channels[i];
   2967      1.67    bouyer 		wdc_cp = &cp->wdc_channel;
   2968      1.67    bouyer 		crv = wdcintr(wdc_cp);
   2969      1.67    bouyer 		if (crv == 0) {
   2970      1.67    bouyer 			printf("%s:%d: bogus intr\n",
   2971      1.67    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, i);
   2972      1.67    bouyer 			bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   2973      1.67    bouyer 			    IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
   2974      1.67    bouyer 		} else
   2975      1.67    bouyer 			rv = 1;
   2976      1.67    bouyer 	}
   2977      1.67    bouyer 	return rv;
   2978      1.67    bouyer }
   2979      1.67    bouyer 
   2980      1.67    bouyer 
   2981      1.48    bouyer /* A macro to test product */
   2982      1.48    bouyer #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
   2983      1.48    bouyer 
   2984      1.30    bouyer void
   2985      1.41    bouyer pdc202xx_chip_map(sc, pa)
   2986      1.41    bouyer         struct pciide_softc *sc;
   2987      1.30    bouyer 	struct pci_attach_args *pa;
   2988      1.41    bouyer {
   2989      1.30    bouyer 	struct pciide_channel *cp;
   2990      1.41    bouyer 	int channel;
   2991      1.41    bouyer 	pcireg_t interface, st, mode;
   2992      1.30    bouyer 	bus_size_t cmdsize, ctlsize;
   2993      1.41    bouyer 
   2994      1.41    bouyer 	st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   2995      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
   2996      1.41    bouyer 	    DEBUG_PROBE);
   2997      1.41    bouyer 	if (pciide_chipen(sc, pa) == 0)
   2998      1.41    bouyer 		return;
   2999      1.41    bouyer 
   3000      1.41    bouyer 	/* turn off  RAID mode */
   3001      1.41    bouyer 	st &= ~PDC2xx_STATE_IDERAID;
   3002      1.31    bouyer 
   3003      1.31    bouyer 	/*
   3004      1.41    bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
   3005      1.41    bouyer 	 * mode. We have to fake interface
   3006      1.31    bouyer 	 */
   3007      1.41    bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
   3008      1.41    bouyer 	if (st & PDC2xx_STATE_NATIVE)
   3009      1.41    bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
   3010      1.41    bouyer 
   3011      1.41    bouyer 	printf("%s: bus-master DMA support present",
   3012      1.41    bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3013      1.41    bouyer 	pciide_mapreg_dma(sc, pa);
   3014      1.41    bouyer 	printf("\n");
   3015      1.41    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3016      1.41    bouyer 	    WDC_CAPABILITY_MODE;
   3017      1.67    bouyer 	if (sc->sc_dma_ok) {
   3018      1.41    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
   3019      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
   3020      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3021      1.67    bouyer 	}
   3022      1.41    bouyer 	sc->sc_wdcdev.PIO_cap = 4;
   3023      1.41    bouyer 	sc->sc_wdcdev.DMA_cap = 2;
   3024      1.48    bouyer 	if (PDC_IS_262(sc))
   3025      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 4;
   3026      1.41    bouyer 	else
   3027      1.41    bouyer 		sc->sc_wdcdev.UDMA_cap = 2;
   3028      1.41    bouyer 	sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
   3029      1.41    bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3030      1.41    bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3031      1.41    bouyer 
   3032      1.41    bouyer 	/* setup failsafe defaults */
   3033      1.41    bouyer 	mode = 0;
   3034      1.41    bouyer 	mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
   3035      1.41    bouyer 	mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
   3036      1.41    bouyer 	mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
   3037      1.41    bouyer 	mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
   3038      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3039      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
   3040      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3041      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3042      1.41    bouyer 		    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
   3043      1.41    bouyer 		    DEBUG_PROBE);
   3044      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
   3045      1.41    bouyer 		    mode | PDC2xx_TIM_IORDYp);
   3046      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
   3047      1.41    bouyer 		    "initial timings  0x%x, now 0x%x\n", channel,
   3048      1.41    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag,
   3049      1.41    bouyer 		    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
   3050      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
   3051      1.41    bouyer 		    mode);
   3052      1.41    bouyer 	}
   3053      1.41    bouyer 
   3054      1.41    bouyer 	mode = PDC2xx_SCR_DMA;
   3055      1.48    bouyer 	if (PDC_IS_262(sc)) {
   3056      1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
   3057      1.48    bouyer 	} else {
   3058      1.48    bouyer 		/* the BIOS set it up this way */
   3059      1.48    bouyer 		mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
   3060      1.48    bouyer 	}
   3061      1.41    bouyer 	mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
   3062      1.41    bouyer 	mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
   3063      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, now 0x%x\n",
   3064      1.41    bouyer 	    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
   3065      1.41    bouyer 	    DEBUG_PROBE);
   3066      1.41    bouyer 	bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
   3067      1.41    bouyer 
   3068      1.41    bouyer 	/* controller initial state register is OK even without BIOS */
   3069      1.48    bouyer 	/* Set DMA mode to IDE DMA compatibility */
   3070      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
   3071      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
   3072      1.41    bouyer 	    DEBUG_PROBE);
   3073      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
   3074      1.41    bouyer 	    mode | 0x1);
   3075      1.41    bouyer 	mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
   3076      1.41    bouyer 	WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
   3077      1.41    bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
   3078      1.41    bouyer 	    mode | 0x1);
   3079      1.41    bouyer 
   3080      1.41    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3081      1.41    bouyer 		cp = &sc->pciide_channels[channel];
   3082      1.41    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   3083      1.41    bouyer 			continue;
   3084      1.48    bouyer 		if ((st & (PDC_IS_262(sc) ?
   3085      1.48    bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
   3086      1.41    bouyer 			printf("%s: %s channel ignored (disabled)\n",
   3087      1.41    bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3088      1.41    bouyer 			continue;
   3089      1.41    bouyer 		}
   3090      1.41    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3091      1.41    bouyer 		    pdc202xx_pci_intr);
   3092      1.41    bouyer 		if (cp->hw_ok == 0)
   3093      1.41    bouyer 			continue;
   3094      1.60  gmcgarry 		if (pciide_chan_candisable(cp))
   3095      1.48    bouyer 			st &= ~(PDC_IS_262(sc) ?
   3096      1.48    bouyer 			    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
   3097      1.41    bouyer 		pciide_map_compat_intr(pa, cp, channel, interface);
   3098      1.41    bouyer 		pdc202xx_setup_channel(&cp->wdc_channel);
   3099      1.41    bouyer 	}
   3100      1.41    bouyer 	WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
   3101      1.41    bouyer 	    DEBUG_PROBE);
   3102      1.41    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
   3103      1.41    bouyer 	return;
   3104      1.41    bouyer }
   3105      1.41    bouyer 
   3106      1.41    bouyer void
   3107      1.41    bouyer pdc202xx_setup_channel(chp)
   3108      1.41    bouyer 	struct channel_softc *chp;
   3109      1.41    bouyer {
   3110      1.41    bouyer         struct ata_drive_datas *drvp;
   3111      1.41    bouyer 	int drive;
   3112      1.48    bouyer 	pcireg_t mode, st;
   3113      1.48    bouyer 	u_int32_t idedma_ctl, scr, atapi;
   3114      1.41    bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3115      1.41    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3116      1.48    bouyer 	int channel = chp->channel;
   3117      1.41    bouyer 
   3118      1.41    bouyer 	/* setup DMA if needed */
   3119      1.41    bouyer 	pciide_channel_dma_setup(cp);
   3120      1.30    bouyer 
   3121      1.41    bouyer 	idedma_ctl = 0;
   3122      1.48    bouyer 
   3123      1.48    bouyer 	/* Per channel settings */
   3124      1.48    bouyer 	if (PDC_IS_262(sc)) {
   3125      1.48    bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3126      1.48    bouyer 		    PDC262_U66);
   3127      1.48    bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
   3128      1.48    bouyer 		/* Trimm UDMA mode */
   3129  1.68.2.1    bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
   3130      1.48    bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3131      1.48    bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
   3132      1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3133      1.48    bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
   3134      1.48    bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
   3135      1.48    bouyer 				chp->ch_drive[0].UDMA_mode = 2;
   3136      1.48    bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
   3137      1.48    bouyer 				chp->ch_drive[1].UDMA_mode = 2;
   3138      1.48    bouyer 		}
   3139      1.48    bouyer 		/* Set U66 if needed */
   3140      1.48    bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
   3141      1.48    bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
   3142      1.48    bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
   3143      1.48    bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
   3144      1.48    bouyer 			scr |= PDC262_U66_EN(channel);
   3145      1.48    bouyer 		else
   3146      1.48    bouyer 			scr &= ~PDC262_U66_EN(channel);
   3147      1.48    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3148      1.48    bouyer 		    PDC262_U66, scr);
   3149      1.48    bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
   3150      1.48    bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
   3151      1.48    bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3152      1.48    bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3153      1.48    bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
   3154      1.48    bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
   3155      1.48    bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
   3156      1.48    bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
   3157      1.48    bouyer 				atapi = 0;
   3158      1.48    bouyer 			else
   3159      1.48    bouyer 				atapi = PDC262_ATAPI_UDMA;
   3160      1.48    bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
   3161      1.48    bouyer 			    PDC262_ATAPI(channel), atapi);
   3162      1.48    bouyer 		}
   3163      1.48    bouyer 	}
   3164      1.41    bouyer 	for (drive = 0; drive < 2; drive++) {
   3165      1.41    bouyer 		drvp = &chp->ch_drive[drive];
   3166      1.41    bouyer 		/* If no drive, skip */
   3167      1.41    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   3168      1.41    bouyer 			continue;
   3169      1.48    bouyer 		mode = 0;
   3170      1.41    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   3171      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3172      1.41    bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
   3173      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3174      1.41    bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
   3175      1.41    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   3176      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3177      1.41    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   3178      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3179      1.41    bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
   3180      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3181      1.41    bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
   3182      1.41    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   3183      1.41    bouyer 		} else {
   3184      1.41    bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
   3185      1.41    bouyer 			    pdc2xx_dma_mb[0]);
   3186      1.41    bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
   3187      1.41    bouyer 			    pdc2xx_dma_mc[0]);
   3188      1.41    bouyer 		}
   3189      1.41    bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
   3190      1.41    bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
   3191      1.48    bouyer 		if (drvp->drive_flags & DRIVE_ATA)
   3192      1.48    bouyer 			mode |= PDC2xx_TIM_PRE;
   3193      1.48    bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
   3194      1.48    bouyer 		if (drvp->PIO_mode >= 3) {
   3195      1.48    bouyer 			mode |= PDC2xx_TIM_IORDY;
   3196      1.48    bouyer 			if (drive == 0)
   3197      1.48    bouyer 				mode |= PDC2xx_TIM_IORDYp;
   3198      1.48    bouyer 		}
   3199      1.41    bouyer 		WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
   3200      1.41    bouyer 		    "timings 0x%x\n",
   3201      1.41    bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
   3202      1.41    bouyer 		    chp->channel, drive, mode), DEBUG_PROBE);
   3203      1.41    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   3204      1.41    bouyer 		    PDC2xx_TIM(chp->channel, drive), mode);
   3205      1.41    bouyer 	}
   3206      1.41    bouyer 	if (idedma_ctl != 0) {
   3207      1.41    bouyer 		/* Add software bits in status register */
   3208      1.41    bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
   3209      1.41    bouyer 		    IDEDMA_CTL, idedma_ctl);
   3210      1.30    bouyer 	}
   3211      1.41    bouyer 	pciide_print_modes(cp);
   3212      1.41    bouyer }
   3213      1.41    bouyer 
   3214      1.41    bouyer int
   3215      1.41    bouyer pdc202xx_pci_intr(arg)
   3216      1.41    bouyer 	void *arg;
   3217      1.41    bouyer {
   3218      1.41    bouyer 	struct pciide_softc *sc = arg;
   3219      1.41    bouyer 	struct pciide_channel *cp;
   3220      1.41    bouyer 	struct channel_softc *wdc_cp;
   3221      1.41    bouyer 	int i, rv, crv;
   3222      1.41    bouyer 	u_int32_t scr;
   3223      1.30    bouyer 
   3224      1.41    bouyer 	rv = 0;
   3225      1.41    bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
   3226      1.41    bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
   3227      1.41    bouyer 		cp = &sc->pciide_channels[i];
   3228      1.41    bouyer 		wdc_cp = &cp->wdc_channel;
   3229      1.41    bouyer 		/* If a compat channel skip. */
   3230      1.41    bouyer 		if (cp->compat)
   3231      1.41    bouyer 			continue;
   3232      1.41    bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
   3233      1.41    bouyer 			crv = wdcintr(wdc_cp);
   3234      1.41    bouyer 			if (crv == 0)
   3235      1.41    bouyer 				printf("%s:%d: bogus intr\n",
   3236      1.41    bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname, i);
   3237      1.41    bouyer 			else
   3238      1.41    bouyer 				rv = 1;
   3239      1.41    bouyer 		}
   3240      1.15    bouyer 	}
   3241      1.41    bouyer 	return rv;
   3242      1.59       scw }
   3243      1.59       scw 
   3244      1.59       scw void
   3245      1.59       scw opti_chip_map(sc, pa)
   3246      1.59       scw 	struct pciide_softc *sc;
   3247      1.59       scw 	struct pci_attach_args *pa;
   3248      1.59       scw {
   3249      1.59       scw 	struct pciide_channel *cp;
   3250      1.59       scw 	bus_size_t cmdsize, ctlsize;
   3251      1.59       scw 	pcireg_t interface;
   3252      1.59       scw 	u_int8_t init_ctrl;
   3253      1.59       scw 	int channel;
   3254      1.59       scw 
   3255      1.59       scw 	if (pciide_chipen(sc, pa) == 0)
   3256      1.59       scw 		return;
   3257      1.59       scw 	printf("%s: bus-master DMA support present",
   3258      1.59       scw 	    sc->sc_wdcdev.sc_dev.dv_xname);
   3259      1.59       scw 	pciide_mapreg_dma(sc, pa);
   3260      1.59       scw 	printf("\n");
   3261      1.59       scw 
   3262      1.67    bouyer 	sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
   3263      1.66       scw 	    WDC_CAPABILITY_MODE;
   3264      1.59       scw 	sc->sc_wdcdev.PIO_cap = 4;
   3265      1.59       scw 	if (sc->sc_dma_ok) {
   3266      1.67    bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
   3267      1.67    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
   3268      1.59       scw 		sc->sc_wdcdev.DMA_cap = 2;
   3269      1.59       scw 	}
   3270      1.59       scw 	sc->sc_wdcdev.set_modes = opti_setup_channel;
   3271      1.59       scw 
   3272      1.59       scw 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
   3273      1.59       scw 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
   3274      1.59       scw 
   3275      1.59       scw 	init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
   3276      1.59       scw 	    OPTI_REG_INIT_CONTROL);
   3277      1.59       scw 
   3278      1.67    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
   3279      1.59       scw 
   3280      1.59       scw 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
   3281      1.59       scw 		cp = &sc->pciide_channels[channel];
   3282      1.59       scw 		if (pciide_chansetup(sc, channel, interface) == 0)
   3283      1.59       scw 			continue;
   3284      1.59       scw 		if (channel == 1 &&
   3285      1.59       scw 		    (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
   3286      1.59       scw 			printf("%s: %s channel ignored (disabled)\n",
   3287      1.59       scw 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
   3288      1.59       scw 			continue;
   3289      1.59       scw 		}
   3290      1.59       scw 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
   3291      1.59       scw 		    pciide_pci_intr);
   3292      1.59       scw 		if (cp->hw_ok == 0)
   3293      1.59       scw 			continue;
   3294      1.59       scw 		pciide_map_compat_intr(pa, cp, channel, interface);
   3295      1.59       scw 		if (cp->hw_ok == 0)
   3296      1.59       scw 			continue;
   3297      1.59       scw 		opti_setup_channel(&cp->wdc_channel);
   3298      1.59       scw 	}
   3299      1.59       scw }
   3300      1.59       scw 
   3301      1.59       scw void
   3302      1.59       scw opti_setup_channel(chp)
   3303      1.59       scw 	struct channel_softc *chp;
   3304      1.59       scw {
   3305      1.59       scw 	struct ata_drive_datas *drvp;
   3306      1.59       scw 	struct pciide_channel *cp = (struct pciide_channel*)chp;
   3307      1.59       scw 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
   3308      1.66       scw 	int drive, spd;
   3309      1.59       scw 	int mode[2];
   3310      1.59       scw 	u_int8_t rv, mr;
   3311      1.59       scw 
   3312      1.59       scw 	/*
   3313      1.59       scw 	 * The `Delay' and `Address Setup Time' fields of the
   3314      1.59       scw 	 * Miscellaneous Register are always zero initially.
   3315      1.59       scw 	 */
   3316      1.59       scw 	mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
   3317      1.59       scw 	mr &= ~(OPTI_MISC_DELAY_MASK |
   3318      1.59       scw 		OPTI_MISC_ADDR_SETUP_MASK |
   3319      1.59       scw 		OPTI_MISC_INDEX_MASK);
   3320      1.59       scw 
   3321      1.59       scw 	/* Prime the control register before setting timing values */
   3322      1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
   3323      1.59       scw 
   3324      1.66       scw 	/* Determine the clockrate of the PCIbus the chip is attached to */
   3325      1.66       scw 	spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
   3326      1.66       scw 	spd &= OPTI_STRAP_PCI_SPEED_MASK;
   3327      1.66       scw 
   3328      1.59       scw 	/* setup DMA if needed */
   3329      1.59       scw 	pciide_channel_dma_setup(cp);
   3330      1.59       scw 
   3331      1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3332      1.59       scw 		drvp = &chp->ch_drive[drive];
   3333      1.59       scw 		/* If no drive, skip */
   3334      1.59       scw 		if ((drvp->drive_flags & DRIVE) == 0) {
   3335      1.59       scw 			mode[drive] = -1;
   3336      1.59       scw 			continue;
   3337      1.59       scw 		}
   3338      1.59       scw 
   3339      1.59       scw 		if ((drvp->drive_flags & DRIVE_DMA)) {
   3340      1.59       scw 			/*
   3341      1.59       scw 			 * Timings will be used for both PIO and DMA,
   3342      1.59       scw 			 * so adjust DMA mode if needed
   3343      1.59       scw 			 */
   3344      1.59       scw 			if (drvp->PIO_mode > (drvp->DMA_mode + 2))
   3345      1.59       scw 				drvp->PIO_mode = drvp->DMA_mode + 2;
   3346      1.59       scw 			if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
   3347      1.59       scw 				drvp->DMA_mode = (drvp->PIO_mode > 2) ?
   3348      1.59       scw 				    drvp->PIO_mode - 2 : 0;
   3349      1.59       scw 			if (drvp->DMA_mode == 0)
   3350      1.59       scw 				drvp->PIO_mode = 0;
   3351      1.59       scw 
   3352      1.59       scw 			mode[drive] = drvp->DMA_mode + 5;
   3353      1.59       scw 		} else
   3354      1.59       scw 			mode[drive] = drvp->PIO_mode;
   3355      1.59       scw 
   3356      1.59       scw 		if (drive && mode[0] >= 0 &&
   3357      1.66       scw 		    (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
   3358      1.59       scw 			/*
   3359      1.59       scw 			 * Can't have two drives using different values
   3360      1.59       scw 			 * for `Address Setup Time'.
   3361      1.59       scw 			 * Slow down the faster drive to compensate.
   3362      1.59       scw 			 */
   3363      1.66       scw 			int d = (opti_tim_as[spd][mode[0]] >
   3364      1.66       scw 				 opti_tim_as[spd][mode[1]]) ?  0 : 1;
   3365      1.59       scw 
   3366      1.59       scw 			mode[d] = mode[1-d];
   3367      1.59       scw 			chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
   3368      1.59       scw 			chp->ch_drive[d].DMA_mode = 0;
   3369      1.59       scw 			chp->ch_drive[d].drive_flags &= DRIVE_DMA;
   3370      1.59       scw 		}
   3371      1.59       scw 	}
   3372      1.59       scw 
   3373      1.59       scw 	for (drive = 0; drive < 2; drive++) {
   3374      1.59       scw 		int m;
   3375      1.59       scw 		if ((m = mode[drive]) < 0)
   3376      1.59       scw 			continue;
   3377      1.59       scw 
   3378      1.59       scw 		/* Set the Address Setup Time and select appropriate index */
   3379      1.66       scw 		rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
   3380      1.59       scw 		rv |= OPTI_MISC_INDEX(drive);
   3381      1.59       scw 		opti_write_config(chp, OPTI_REG_MISC, mr | rv);
   3382      1.59       scw 
   3383      1.59       scw 		/* Set the pulse width and recovery timing parameters */
   3384      1.66       scw 		rv  = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
   3385      1.66       scw 		rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
   3386      1.59       scw 		opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
   3387      1.59       scw 		opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
   3388      1.59       scw 
   3389      1.59       scw 		/* Set the Enhanced Mode register appropriately */
   3390      1.59       scw 	    	rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
   3391      1.59       scw 		rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
   3392      1.59       scw 		rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
   3393      1.59       scw 		pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
   3394      1.59       scw 	}
   3395      1.59       scw 
   3396      1.59       scw 	/* Finally, enable the timings */
   3397      1.59       scw 	opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
   3398      1.59       scw 
   3399      1.59       scw 	pciide_print_modes(cp);
   3400       1.1       cgd }
   3401