pciide.c revision 1.68.2.30 1 1.68.2.30 he /* $NetBSD: pciide.c,v 1.68.2.30 2002/02/06 14:17:51 he Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.68.2.24 he * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.36 ross #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.36 ross #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.49 thorpej #include <machine/endian.h>
100 1.49 thorpej
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.68.2.30 he #include <dev/pci/pciide_acard_reg.h>
121 1.61 thorpej #include <dev/pci/cy82c693var.h>
122 1.61 thorpej
123 1.68.2.11 bouyer #include "opt_pciide.h"
124 1.68.2.11 bouyer
125 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
126 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
127 1.39 mrg int));
128 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
129 1.39 mrg int, u_int8_t));
130 1.39 mrg
131 1.14 bouyer static __inline u_int8_t
132 1.14 bouyer pciide_pci_read(pc, pa, reg)
133 1.14 bouyer pci_chipset_tag_t pc;
134 1.14 bouyer pcitag_t pa;
135 1.14 bouyer int reg;
136 1.14 bouyer {
137 1.39 mrg
138 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
139 1.39 mrg ((reg & 0x03) * 8) & 0xff);
140 1.14 bouyer }
141 1.14 bouyer
142 1.14 bouyer static __inline void
143 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
144 1.14 bouyer pci_chipset_tag_t pc;
145 1.14 bouyer pcitag_t pa;
146 1.14 bouyer int reg;
147 1.14 bouyer u_int8_t val;
148 1.14 bouyer {
149 1.14 bouyer pcireg_t pcival;
150 1.14 bouyer
151 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
152 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
153 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
154 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
155 1.14 bouyer }
156 1.9 bouyer
157 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
158 1.9 bouyer
159 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
160 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
161 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
162 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
163 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
164 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
165 1.9 bouyer
166 1.68.2.24 he void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.68.2.24 he void amd7x6_setup_channel __P((struct channel_softc*));
168 1.53 bouyer
169 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
170 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
171 1.9 bouyer
172 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
173 1.68.2.2 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.68.2.2 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
175 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
176 1.41 bouyer struct pciide_softc *, int));
177 1.41 bouyer int cmd_pci_intr __P((void *));
178 1.68.2.7 bouyer void cmd646_9_irqack __P((struct channel_softc *));
179 1.18 drochner
180 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
182 1.18 drochner
183 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
184 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
185 1.9 bouyer
186 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
187 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
188 1.41 bouyer int acer_pci_intr __P((void *));
189 1.41 bouyer
190 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
191 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
192 1.41 bouyer int pdc202xx_pci_intr __P((void *));
193 1.68.2.22 he int pdc20265_pci_intr __P((void *));
194 1.30 bouyer
195 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
196 1.59 scw void opti_setup_channel __P((struct channel_softc*));
197 1.59 scw
198 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
199 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
200 1.67 bouyer int hpt_pci_intr __P((void *));
201 1.67 bouyer
202 1.68.2.30 he void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
203 1.68.2.30 he void acard_setup_channel __P((struct channel_softc*));
204 1.68.2.30 he int acard_pci_intr __P((void *));
205 1.68.2.30 he
206 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
207 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
208 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
209 1.56 bouyer void pciide_dma_start __P((void*, int, int));
210 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
211 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
212 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
213 1.9 bouyer
214 1.9 bouyer struct pciide_product_desc {
215 1.39 mrg u_int32_t ide_product;
216 1.39 mrg int ide_flags;
217 1.39 mrg const char *ide_name;
218 1.41 bouyer /* map and setup chip, probe drives */
219 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
220 1.9 bouyer };
221 1.9 bouyer
222 1.9 bouyer /* Flags for ide_flags */
223 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
224 1.9 bouyer
225 1.9 bouyer /* Default product description for devices not known from this controller */
226 1.9 bouyer const struct pciide_product_desc default_product_desc = {
227 1.39 mrg 0,
228 1.39 mrg 0,
229 1.39 mrg "Generic PCI IDE controller",
230 1.41 bouyer default_chip_map,
231 1.9 bouyer };
232 1.1 cgd
233 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
234 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
235 1.39 mrg 0,
236 1.39 mrg "Intel 82092AA IDE controller",
237 1.41 bouyer default_chip_map,
238 1.39 mrg },
239 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
240 1.39 mrg 0,
241 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
242 1.41 bouyer piix_chip_map,
243 1.39 mrg },
244 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
245 1.39 mrg 0,
246 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
247 1.41 bouyer piix_chip_map,
248 1.39 mrg },
249 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
250 1.39 mrg 0,
251 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
252 1.41 bouyer piix_chip_map,
253 1.39 mrg },
254 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
255 1.42 bouyer 0,
256 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
257 1.42 bouyer piix_chip_map,
258 1.42 bouyer },
259 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
260 1.42 bouyer 0,
261 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
262 1.42 bouyer piix_chip_map,
263 1.42 bouyer },
264 1.68.2.15 he { PCI_PRODUCT_INTEL_82801BA_IDE,
265 1.68.2.15 he 0,
266 1.68.2.15 he "Intel 82801BA IDE Controller (ICH2)",
267 1.68.2.15 he piix_chip_map,
268 1.68.2.15 he },
269 1.68.2.20 he { PCI_PRODUCT_INTEL_82801BAM_IDE,
270 1.68.2.20 he 0,
271 1.68.2.20 he "Intel 82801BAM IDE Controller (ICH2)",
272 1.68.2.20 he piix_chip_map,
273 1.68.2.20 he },
274 1.39 mrg { 0,
275 1.39 mrg 0,
276 1.39 mrg NULL,
277 1.68.2.24 he NULL
278 1.39 mrg }
279 1.9 bouyer };
280 1.39 mrg
281 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
282 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
283 1.53 bouyer 0,
284 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
285 1.68.2.24 he amd7x6_chip_map
286 1.68.2.24 he },
287 1.68.2.24 he { PCI_PRODUCT_AMD_PBC766_IDE,
288 1.68.2.24 he 0,
289 1.68.2.24 he "Advanced Micro Devices AMD766 IDE Controller",
290 1.68.2.24 he amd7x6_chip_map
291 1.53 bouyer },
292 1.53 bouyer { 0,
293 1.53 bouyer 0,
294 1.53 bouyer NULL,
295 1.68.2.24 he NULL
296 1.53 bouyer }
297 1.53 bouyer };
298 1.53 bouyer
299 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
300 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
301 1.41 bouyer 0,
302 1.39 mrg "CMD Technology PCI0640",
303 1.41 bouyer cmd_chip_map
304 1.39 mrg },
305 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
306 1.41 bouyer 0,
307 1.39 mrg "CMD Technology PCI0643",
308 1.68.2.2 bouyer cmd0643_9_chip_map,
309 1.39 mrg },
310 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
311 1.41 bouyer 0,
312 1.39 mrg "CMD Technology PCI0646",
313 1.68.2.2 bouyer cmd0643_9_chip_map,
314 1.68.2.2 bouyer },
315 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_648,
316 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
317 1.68.2.2 bouyer "CMD Technology PCI0648",
318 1.68.2.2 bouyer cmd0643_9_chip_map,
319 1.68.2.2 bouyer },
320 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_649,
321 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
322 1.68.2.2 bouyer "CMD Technology PCI0649",
323 1.68.2.2 bouyer cmd0643_9_chip_map,
324 1.39 mrg },
325 1.39 mrg { 0,
326 1.39 mrg 0,
327 1.39 mrg NULL,
328 1.68.2.24 he NULL
329 1.39 mrg }
330 1.9 bouyer };
331 1.9 bouyer
332 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
333 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
334 1.39 mrg 0,
335 1.68.2.24 he NULL,
336 1.41 bouyer apollo_chip_map,
337 1.39 mrg },
338 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
339 1.39 mrg 0,
340 1.68.2.24 he NULL,
341 1.41 bouyer apollo_chip_map,
342 1.39 mrg },
343 1.39 mrg { 0,
344 1.39 mrg 0,
345 1.39 mrg NULL,
346 1.68.2.24 he NULL
347 1.39 mrg }
348 1.18 drochner };
349 1.18 drochner
350 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
351 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
352 1.39 mrg 0,
353 1.64 thorpej "Cypress 82C693 IDE Controller",
354 1.41 bouyer cy693_chip_map,
355 1.39 mrg },
356 1.39 mrg { 0,
357 1.39 mrg 0,
358 1.39 mrg NULL,
359 1.68.2.24 he NULL
360 1.39 mrg }
361 1.18 drochner };
362 1.18 drochner
363 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
364 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
365 1.39 mrg 0,
366 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
367 1.41 bouyer sis_chip_map,
368 1.39 mrg },
369 1.39 mrg { 0,
370 1.39 mrg 0,
371 1.39 mrg NULL,
372 1.68.2.24 he NULL
373 1.39 mrg }
374 1.9 bouyer };
375 1.9 bouyer
376 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
377 1.39 mrg { PCI_PRODUCT_ALI_M5229,
378 1.39 mrg 0,
379 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
380 1.41 bouyer acer_chip_map,
381 1.39 mrg },
382 1.39 mrg { 0,
383 1.39 mrg 0,
384 1.41 bouyer NULL,
385 1.68.2.24 he NULL
386 1.41 bouyer }
387 1.41 bouyer };
388 1.41 bouyer
389 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
390 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
391 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
392 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
393 1.41 bouyer pdc202xx_chip_map,
394 1.41 bouyer },
395 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
396 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
397 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
398 1.68.2.5 enami pdc202xx_chip_map,
399 1.68.2.5 enami },
400 1.68.2.5 enami { PCI_PRODUCT_PROMISE_ULTRA100,
401 1.68.2.12 enami IDE_PCI_CLASS_OVERRIDE,
402 1.68.2.12 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
403 1.68.2.12 enami pdc202xx_chip_map,
404 1.68.2.12 enami },
405 1.68.2.12 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
406 1.68.2.5 enami IDE_PCI_CLASS_OVERRIDE,
407 1.68.2.5 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
408 1.41 bouyer pdc202xx_chip_map,
409 1.41 bouyer },
410 1.41 bouyer { 0,
411 1.39 mrg 0,
412 1.39 mrg NULL,
413 1.68.2.24 he NULL
414 1.39 mrg }
415 1.30 bouyer };
416 1.30 bouyer
417 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
418 1.59 scw { PCI_PRODUCT_OPTI_82C621,
419 1.59 scw 0,
420 1.59 scw "OPTi 82c621 PCI IDE controller",
421 1.59 scw opti_chip_map,
422 1.59 scw },
423 1.59 scw { PCI_PRODUCT_OPTI_82C568,
424 1.59 scw 0,
425 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
426 1.59 scw opti_chip_map,
427 1.59 scw },
428 1.59 scw { PCI_PRODUCT_OPTI_82D568,
429 1.59 scw 0,
430 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
431 1.59 scw opti_chip_map,
432 1.59 scw },
433 1.59 scw { 0,
434 1.59 scw 0,
435 1.59 scw NULL,
436 1.68.2.24 he NULL
437 1.59 scw }
438 1.59 scw };
439 1.59 scw
440 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
441 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
442 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
443 1.68.2.24 he NULL,
444 1.67 bouyer hpt_chip_map,
445 1.67 bouyer },
446 1.67 bouyer { 0,
447 1.67 bouyer 0,
448 1.67 bouyer NULL,
449 1.68.2.24 he NULL
450 1.67 bouyer }
451 1.67 bouyer };
452 1.67 bouyer
453 1.68.2.30 he const struct pciide_product_desc pciide_acard_products[] = {
454 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP850U,
455 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
456 1.68.2.30 he "Acard ATP850U Ultra33 IDE Controller",
457 1.68.2.30 he acard_chip_map,
458 1.68.2.30 he },
459 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP860,
460 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
461 1.68.2.30 he "Acard ATP860 Ultra66 IDE Controller",
462 1.68.2.30 he acard_chip_map,
463 1.68.2.30 he },
464 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP860A,
465 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
466 1.68.2.30 he "Acard ATP860-A Ultra66 IDE Controller",
467 1.68.2.30 he acard_chip_map,
468 1.68.2.30 he },
469 1.68.2.30 he { 0,
470 1.68.2.30 he 0,
471 1.68.2.30 he NULL,
472 1.68.2.30 he }
473 1.68.2.30 he };
474 1.68.2.30 he
475 1.9 bouyer struct pciide_vendor_desc {
476 1.39 mrg u_int32_t ide_vendor;
477 1.39 mrg const struct pciide_product_desc *ide_products;
478 1.9 bouyer };
479 1.9 bouyer
480 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
481 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
482 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
483 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
484 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
485 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
486 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
487 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
488 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
489 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
490 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
491 1.68.2.30 he { PCI_VENDOR_ACARD, pciide_acard_products },
492 1.39 mrg { 0, NULL }
493 1.1 cgd };
494 1.1 cgd
495 1.13 bouyer /* options passed via the 'flags' config keyword */
496 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
497 1.13 bouyer
498 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
499 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
500 1.1 cgd
501 1.1 cgd struct cfattach pciide_ca = {
502 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
503 1.1 cgd };
504 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
505 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
506 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
507 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
508 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
509 1.41 bouyer int (*pci_intr) __P((void *))));
510 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
511 1.41 bouyer struct pci_attach_args *));
512 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
513 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
514 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
515 1.41 bouyer int (*pci_intr) __P((void *))));
516 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
517 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
518 1.28 bouyer struct pciide_channel *, int, int));
519 1.5 cgd int pciide_print __P((void *, const char *pnp));
520 1.1 cgd int pciide_compat_intr __P((void *));
521 1.1 cgd int pciide_pci_intr __P((void *));
522 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
523 1.1 cgd
524 1.39 mrg const struct pciide_product_desc *
525 1.9 bouyer pciide_lookup_product(id)
526 1.39 mrg u_int32_t id;
527 1.9 bouyer {
528 1.39 mrg const struct pciide_product_desc *pp;
529 1.39 mrg const struct pciide_vendor_desc *vp;
530 1.9 bouyer
531 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
532 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
533 1.39 mrg break;
534 1.9 bouyer
535 1.39 mrg if ((pp = vp->ide_products) == NULL)
536 1.39 mrg return NULL;
537 1.9 bouyer
538 1.68.2.24 he for (; pp->chip_map != NULL; pp++)
539 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
540 1.39 mrg break;
541 1.9 bouyer
542 1.68.2.24 he if (pp->chip_map == NULL)
543 1.39 mrg return NULL;
544 1.39 mrg return pp;
545 1.9 bouyer }
546 1.6 cgd
547 1.1 cgd int
548 1.1 cgd pciide_match(parent, match, aux)
549 1.1 cgd struct device *parent;
550 1.1 cgd struct cfdata *match;
551 1.1 cgd void *aux;
552 1.1 cgd {
553 1.1 cgd struct pci_attach_args *pa = aux;
554 1.41 bouyer const struct pciide_product_desc *pp;
555 1.1 cgd
556 1.1 cgd /*
557 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
558 1.1 cgd * If it is, we assume that we can deal with it; it _should_
559 1.1 cgd * work in a standardized way...
560 1.1 cgd */
561 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
562 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
563 1.1 cgd return (1);
564 1.1 cgd }
565 1.1 cgd
566 1.41 bouyer /*
567 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
568 1.41 bouyer * controllers. Let see if we can deal with it anyway.
569 1.41 bouyer */
570 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
571 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
572 1.41 bouyer return (1);
573 1.41 bouyer }
574 1.41 bouyer
575 1.1 cgd return (0);
576 1.1 cgd }
577 1.1 cgd
578 1.1 cgd void
579 1.1 cgd pciide_attach(parent, self, aux)
580 1.1 cgd struct device *parent, *self;
581 1.1 cgd void *aux;
582 1.1 cgd {
583 1.1 cgd struct pci_attach_args *pa = aux;
584 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
585 1.9 bouyer pcitag_t tag = pa->pa_tag;
586 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
587 1.41 bouyer pcireg_t csr;
588 1.1 cgd char devinfo[256];
589 1.57 thorpej const char *displaydev;
590 1.1 cgd
591 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
592 1.9 bouyer if (sc->sc_pp == NULL) {
593 1.9 bouyer sc->sc_pp = &default_product_desc;
594 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
595 1.57 thorpej displaydev = devinfo;
596 1.57 thorpej } else
597 1.57 thorpej displaydev = sc->sc_pp->ide_name;
598 1.57 thorpej
599 1.68.2.24 he /* if displaydev == NULL, printf is done in chip-specific map */
600 1.68.2.24 he if (displaydev)
601 1.68.2.24 he printf(": %s (rev. 0x%02x)\n", displaydev,
602 1.68.2.24 he PCI_REVISION(pa->pa_class));
603 1.57 thorpej
604 1.28 bouyer sc->sc_pc = pa->pa_pc;
605 1.28 bouyer sc->sc_tag = pa->pa_tag;
606 1.41 bouyer #ifdef WDCDEBUG
607 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
608 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
609 1.41 bouyer #endif
610 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
611 1.1 cgd
612 1.16 bouyer if (sc->sc_dma_ok) {
613 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
614 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
615 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
616 1.16 bouyer }
617 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
618 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
619 1.5 cgd }
620 1.5 cgd
621 1.41 bouyer /* tell wether the chip is enabled or not */
622 1.41 bouyer int
623 1.41 bouyer pciide_chipen(sc, pa)
624 1.41 bouyer struct pciide_softc *sc;
625 1.41 bouyer struct pci_attach_args *pa;
626 1.41 bouyer {
627 1.41 bouyer pcireg_t csr;
628 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
629 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
630 1.41 bouyer PCI_COMMAND_STATUS_REG);
631 1.41 bouyer printf("%s: device disabled (at %s)\n",
632 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
633 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
634 1.41 bouyer "device" : "bridge");
635 1.41 bouyer return 0;
636 1.41 bouyer }
637 1.41 bouyer return 1;
638 1.41 bouyer }
639 1.41 bouyer
640 1.5 cgd int
641 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
642 1.5 cgd struct pci_attach_args *pa;
643 1.18 drochner struct pciide_channel *cp;
644 1.18 drochner int compatchan;
645 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
646 1.5 cgd {
647 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
648 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
649 1.5 cgd
650 1.5 cgd cp->compat = 1;
651 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
652 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
653 1.5 cgd
654 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
655 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
656 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
657 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
658 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
659 1.43 bouyer return (0);
660 1.5 cgd }
661 1.5 cgd
662 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
663 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
664 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
665 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
666 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
667 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
668 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
669 1.43 bouyer return (0);
670 1.5 cgd }
671 1.5 cgd
672 1.43 bouyer return (1);
673 1.5 cgd }
674 1.5 cgd
675 1.9 bouyer int
676 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
677 1.28 bouyer struct pci_attach_args * pa;
678 1.18 drochner struct pciide_channel *cp;
679 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
680 1.41 bouyer int (*pci_intr) __P((void *));
681 1.9 bouyer {
682 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
683 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
684 1.29 bouyer const char *intrstr;
685 1.29 bouyer pci_intr_handle_t intrhandle;
686 1.9 bouyer
687 1.9 bouyer cp->compat = 0;
688 1.9 bouyer
689 1.29 bouyer if (sc->sc_pci_ih == NULL) {
690 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
691 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
692 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
693 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
694 1.29 bouyer return 0;
695 1.29 bouyer }
696 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
697 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
698 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
699 1.29 bouyer if (sc->sc_pci_ih != NULL) {
700 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
701 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
702 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
703 1.29 bouyer } else {
704 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
705 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
706 1.29 bouyer if (intrstr != NULL)
707 1.29 bouyer printf(" at %s", intrstr);
708 1.29 bouyer printf("\n");
709 1.29 bouyer return 0;
710 1.29 bouyer }
711 1.18 drochner }
712 1.29 bouyer cp->ih = sc->sc_pci_ih;
713 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
714 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
715 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
716 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
717 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
718 1.18 drochner return 0;
719 1.9 bouyer }
720 1.9 bouyer
721 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
722 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
723 1.68.2.19 he &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
724 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
725 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
726 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
727 1.68.2.19 he return 0;
728 1.68.2.19 he }
729 1.68.2.19 he /*
730 1.68.2.19 he * In native mode, 4 bytes of I/O space are mapped for the control
731 1.68.2.19 he * register, the control register is at offset 2. Pass the generic
732 1.68.2.19 he * code a handle for only one byte at the rigth offset.
733 1.68.2.19 he */
734 1.68.2.19 he if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
735 1.68.2.19 he &wdc_cp->ctl_ioh) != 0) {
736 1.68.2.19 he printf("%s: unable to subregion %s channel ctl regs\n",
737 1.68.2.19 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
738 1.68.2.19 he bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
739 1.68.2.19 he bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
740 1.18 drochner return 0;
741 1.9 bouyer }
742 1.18 drochner return (1);
743 1.9 bouyer }
744 1.9 bouyer
745 1.41 bouyer void
746 1.41 bouyer pciide_mapreg_dma(sc, pa)
747 1.41 bouyer struct pciide_softc *sc;
748 1.41 bouyer struct pci_attach_args *pa;
749 1.41 bouyer {
750 1.63 thorpej pcireg_t maptype;
751 1.63 thorpej
752 1.41 bouyer /*
753 1.41 bouyer * Map DMA registers
754 1.41 bouyer *
755 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
756 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
757 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
758 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
759 1.41 bouyer * non-zero if the interface supports DMA and the registers
760 1.41 bouyer * could be mapped.
761 1.41 bouyer *
762 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
763 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
764 1.41 bouyer * XXX space," some controllers (at least the United
765 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
766 1.41 bouyer */
767 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
768 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
769 1.63 thorpej
770 1.63 thorpej switch (maptype) {
771 1.63 thorpej case PCI_MAPREG_TYPE_IO:
772 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
773 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
774 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
775 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
776 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
777 1.63 thorpej if (sc->sc_dma_ok == 0) {
778 1.63 thorpej printf(", but unused (couldn't map registers)");
779 1.63 thorpej } else {
780 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
781 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
782 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
783 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
784 1.63 thorpej }
785 1.65 thorpej break;
786 1.63 thorpej
787 1.63 thorpej default:
788 1.63 thorpej sc->sc_dma_ok = 0;
789 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
790 1.41 bouyer }
791 1.41 bouyer }
792 1.63 thorpej
793 1.9 bouyer int
794 1.9 bouyer pciide_compat_intr(arg)
795 1.9 bouyer void *arg;
796 1.9 bouyer {
797 1.19 drochner struct pciide_channel *cp = arg;
798 1.9 bouyer
799 1.9 bouyer #ifdef DIAGNOSTIC
800 1.9 bouyer /* should only be called for a compat channel */
801 1.9 bouyer if (cp->compat == 0)
802 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
803 1.9 bouyer #endif
804 1.19 drochner return (wdcintr(&cp->wdc_channel));
805 1.9 bouyer }
806 1.9 bouyer
807 1.9 bouyer int
808 1.9 bouyer pciide_pci_intr(arg)
809 1.9 bouyer void *arg;
810 1.9 bouyer {
811 1.9 bouyer struct pciide_softc *sc = arg;
812 1.9 bouyer struct pciide_channel *cp;
813 1.9 bouyer struct channel_softc *wdc_cp;
814 1.9 bouyer int i, rv, crv;
815 1.9 bouyer
816 1.9 bouyer rv = 0;
817 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
818 1.9 bouyer cp = &sc->pciide_channels[i];
819 1.18 drochner wdc_cp = &cp->wdc_channel;
820 1.9 bouyer
821 1.9 bouyer /* If a compat channel skip. */
822 1.9 bouyer if (cp->compat)
823 1.9 bouyer continue;
824 1.9 bouyer /* if this channel not waiting for intr, skip */
825 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
826 1.9 bouyer continue;
827 1.9 bouyer
828 1.9 bouyer crv = wdcintr(wdc_cp);
829 1.9 bouyer if (crv == 0)
830 1.9 bouyer ; /* leave rv alone */
831 1.9 bouyer else if (crv == 1)
832 1.9 bouyer rv = 1; /* claim the intr */
833 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
834 1.9 bouyer rv = crv; /* if we've done no better, take it */
835 1.9 bouyer }
836 1.9 bouyer return (rv);
837 1.9 bouyer }
838 1.9 bouyer
839 1.28 bouyer void
840 1.28 bouyer pciide_channel_dma_setup(cp)
841 1.28 bouyer struct pciide_channel *cp;
842 1.28 bouyer {
843 1.28 bouyer int drive;
844 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
845 1.28 bouyer struct ata_drive_datas *drvp;
846 1.28 bouyer
847 1.28 bouyer for (drive = 0; drive < 2; drive++) {
848 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
849 1.28 bouyer /* If no drive, skip */
850 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
851 1.28 bouyer continue;
852 1.28 bouyer /* setup DMA if needed */
853 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
854 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
855 1.28 bouyer sc->sc_dma_ok == 0) {
856 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
857 1.28 bouyer continue;
858 1.28 bouyer }
859 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
860 1.28 bouyer != 0) {
861 1.28 bouyer /* Abort DMA setup */
862 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
863 1.28 bouyer continue;
864 1.28 bouyer }
865 1.28 bouyer }
866 1.28 bouyer }
867 1.28 bouyer
868 1.18 drochner int
869 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
870 1.9 bouyer struct pciide_softc *sc;
871 1.18 drochner int channel, drive;
872 1.9 bouyer {
873 1.18 drochner bus_dma_segment_t seg;
874 1.18 drochner int error, rseg;
875 1.18 drochner const bus_size_t dma_table_size =
876 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
877 1.18 drochner struct pciide_dma_maps *dma_maps =
878 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
879 1.18 drochner
880 1.28 bouyer /* If table was already allocated, just return */
881 1.28 bouyer if (dma_maps->dma_table)
882 1.28 bouyer return 0;
883 1.28 bouyer
884 1.18 drochner /* Allocate memory for the DMA tables and map it */
885 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
886 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
887 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
888 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
889 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
890 1.18 drochner channel, drive, error);
891 1.18 drochner return error;
892 1.18 drochner }
893 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
894 1.18 drochner dma_table_size,
895 1.18 drochner (caddr_t *)&dma_maps->dma_table,
896 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
897 1.18 drochner printf("%s:%d: unable to map table DMA for"
898 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
899 1.18 drochner channel, drive, error);
900 1.18 drochner return error;
901 1.18 drochner }
902 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
903 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
904 1.18 drochner seg.ds_addr), DEBUG_PROBE);
905 1.18 drochner
906 1.18 drochner /* Create and load table DMA map for this disk */
907 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
908 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
909 1.18 drochner &dma_maps->dmamap_table)) != 0) {
910 1.18 drochner printf("%s:%d: unable to create table DMA map for "
911 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
912 1.18 drochner channel, drive, error);
913 1.18 drochner return error;
914 1.18 drochner }
915 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
916 1.18 drochner dma_maps->dmamap_table,
917 1.18 drochner dma_maps->dma_table,
918 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
919 1.18 drochner printf("%s:%d: unable to load table DMA map for "
920 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
921 1.18 drochner channel, drive, error);
922 1.18 drochner return error;
923 1.18 drochner }
924 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
925 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
926 1.18 drochner /* Create a xfer DMA map for this drive */
927 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
928 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
929 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
930 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
931 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
932 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
933 1.18 drochner channel, drive, error);
934 1.18 drochner return error;
935 1.18 drochner }
936 1.18 drochner return 0;
937 1.9 bouyer }
938 1.9 bouyer
939 1.18 drochner int
940 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
941 1.18 drochner void *v;
942 1.18 drochner int channel, drive;
943 1.18 drochner void *databuf;
944 1.18 drochner size_t datalen;
945 1.18 drochner int flags;
946 1.9 bouyer {
947 1.18 drochner struct pciide_softc *sc = v;
948 1.18 drochner int error, seg;
949 1.18 drochner struct pciide_dma_maps *dma_maps =
950 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
951 1.18 drochner
952 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
953 1.18 drochner dma_maps->dmamap_xfer,
954 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
955 1.18 drochner if (error) {
956 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
957 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
958 1.18 drochner channel, drive, error);
959 1.18 drochner return error;
960 1.18 drochner }
961 1.9 bouyer
962 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
963 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
964 1.18 drochner (flags & WDC_DMA_READ) ?
965 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
966 1.9 bouyer
967 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
968 1.18 drochner #ifdef DIAGNOSTIC
969 1.18 drochner /* A segment must not cross a 64k boundary */
970 1.18 drochner {
971 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
972 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
973 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
974 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
975 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
976 1.18 drochner " len 0x%lx not properly aligned\n",
977 1.18 drochner seg, phys, len);
978 1.18 drochner panic("pciide_dma: buf align");
979 1.9 bouyer }
980 1.9 bouyer }
981 1.18 drochner #endif
982 1.18 drochner dma_maps->dma_table[seg].base_addr =
983 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
984 1.18 drochner dma_maps->dma_table[seg].byte_count =
985 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
986 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
987 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
988 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
989 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
990 1.18 drochner
991 1.9 bouyer }
992 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
993 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
994 1.9 bouyer
995 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
996 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
997 1.18 drochner BUS_DMASYNC_PREWRITE);
998 1.9 bouyer
999 1.18 drochner /* Maps are ready. Start DMA function */
1000 1.18 drochner #ifdef DIAGNOSTIC
1001 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1002 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1003 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1004 1.18 drochner panic("pciide_dma_init: table align");
1005 1.18 drochner }
1006 1.18 drochner #endif
1007 1.18 drochner
1008 1.18 drochner /* Clear status bits */
1009 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1010 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1011 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1012 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1013 1.18 drochner /* Write table addr */
1014 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1015 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1016 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1017 1.18 drochner /* set read/write */
1018 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1019 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1020 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1021 1.56 bouyer /* remember flags */
1022 1.56 bouyer dma_maps->dma_flags = flags;
1023 1.18 drochner return 0;
1024 1.18 drochner }
1025 1.18 drochner
1026 1.18 drochner void
1027 1.56 bouyer pciide_dma_start(v, channel, drive)
1028 1.18 drochner void *v;
1029 1.56 bouyer int channel, drive;
1030 1.18 drochner {
1031 1.18 drochner struct pciide_softc *sc = v;
1032 1.18 drochner
1033 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1034 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1035 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1036 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1037 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1038 1.18 drochner }
1039 1.18 drochner
1040 1.18 drochner int
1041 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1042 1.18 drochner void *v;
1043 1.18 drochner int channel, drive;
1044 1.56 bouyer int force;
1045 1.18 drochner {
1046 1.18 drochner struct pciide_softc *sc = v;
1047 1.18 drochner u_int8_t status;
1048 1.56 bouyer int error = 0;
1049 1.18 drochner struct pciide_dma_maps *dma_maps =
1050 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1051 1.18 drochner
1052 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1053 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1054 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1055 1.18 drochner DEBUG_XFERS);
1056 1.18 drochner
1057 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1058 1.56 bouyer return WDC_DMAST_NOIRQ;
1059 1.56 bouyer
1060 1.18 drochner /* stop DMA channel */
1061 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1062 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1063 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1064 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1065 1.18 drochner
1066 1.56 bouyer /* Unload the map of the data buffer */
1067 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1068 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1069 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1070 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1071 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1072 1.56 bouyer
1073 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1074 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1075 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1076 1.56 bouyer error |= WDC_DMAST_ERR;
1077 1.18 drochner }
1078 1.18 drochner
1079 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1080 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1081 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1082 1.18 drochner drive, status);
1083 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1084 1.18 drochner }
1085 1.18 drochner
1086 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1087 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1088 1.56 bouyer error |= WDC_DMAST_UNDER;
1089 1.18 drochner }
1090 1.56 bouyer return error;
1091 1.18 drochner }
1092 1.18 drochner
1093 1.67 bouyer void
1094 1.67 bouyer pciide_irqack(chp)
1095 1.67 bouyer struct channel_softc *chp;
1096 1.67 bouyer {
1097 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1098 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1099 1.67 bouyer
1100 1.67 bouyer /* clear status bits in IDE DMA registers */
1101 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1102 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1103 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1104 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1105 1.67 bouyer }
1106 1.67 bouyer
1107 1.41 bouyer /* some common code used by several chip_map */
1108 1.41 bouyer int
1109 1.41 bouyer pciide_chansetup(sc, channel, interface)
1110 1.41 bouyer struct pciide_softc *sc;
1111 1.41 bouyer int channel;
1112 1.41 bouyer pcireg_t interface;
1113 1.41 bouyer {
1114 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1115 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1116 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1117 1.41 bouyer cp->wdc_channel.channel = channel;
1118 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1119 1.41 bouyer cp->wdc_channel.ch_queue =
1120 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1121 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1122 1.41 bouyer printf("%s %s channel: "
1123 1.41 bouyer "can't allocate memory for command queue",
1124 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1125 1.41 bouyer return 0;
1126 1.41 bouyer }
1127 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1128 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1129 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1130 1.41 bouyer "configured" : "wired",
1131 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1132 1.41 bouyer "native-PCI" : "compatibility");
1133 1.41 bouyer return 1;
1134 1.41 bouyer }
1135 1.41 bouyer
1136 1.18 drochner /* some common code used by several chip channel_map */
1137 1.18 drochner void
1138 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1139 1.18 drochner struct pci_attach_args *pa;
1140 1.18 drochner struct pciide_channel *cp;
1141 1.41 bouyer pcireg_t interface;
1142 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1143 1.41 bouyer int (*pci_intr) __P((void *));
1144 1.18 drochner {
1145 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1146 1.18 drochner
1147 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1148 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1149 1.41 bouyer pci_intr);
1150 1.41 bouyer else
1151 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1152 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1153 1.41 bouyer
1154 1.18 drochner if (cp->hw_ok == 0)
1155 1.18 drochner return;
1156 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1157 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1158 1.18 drochner wdcattach(wdc_cp);
1159 1.18 drochner }
1160 1.18 drochner
1161 1.18 drochner /*
1162 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1163 1.18 drochner * if channel can be disabled, 0 if not
1164 1.18 drochner */
1165 1.18 drochner int
1166 1.60 gmcgarry pciide_chan_candisable(cp)
1167 1.18 drochner struct pciide_channel *cp;
1168 1.18 drochner {
1169 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1170 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1171 1.18 drochner
1172 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1173 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1174 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1175 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1176 1.18 drochner cp->hw_ok = 0;
1177 1.18 drochner return 1;
1178 1.18 drochner }
1179 1.18 drochner return 0;
1180 1.18 drochner }
1181 1.18 drochner
1182 1.18 drochner /*
1183 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1184 1.18 drochner * Set hw_ok=0 on failure
1185 1.18 drochner */
1186 1.18 drochner void
1187 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1188 1.5 cgd struct pci_attach_args *pa;
1189 1.18 drochner struct pciide_channel *cp;
1190 1.18 drochner int compatchan, interface;
1191 1.18 drochner {
1192 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1193 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1194 1.18 drochner
1195 1.18 drochner if (cp->hw_ok == 0)
1196 1.18 drochner return;
1197 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1198 1.18 drochner return;
1199 1.18 drochner
1200 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1201 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1202 1.18 drochner if (cp->ih == NULL) {
1203 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1204 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1205 1.18 drochner cp->hw_ok = 0;
1206 1.18 drochner }
1207 1.18 drochner }
1208 1.18 drochner
1209 1.18 drochner void
1210 1.28 bouyer pciide_print_modes(cp)
1211 1.28 bouyer struct pciide_channel *cp;
1212 1.18 drochner {
1213 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1214 1.28 bouyer int drive;
1215 1.18 drochner struct channel_softc *chp;
1216 1.18 drochner struct ata_drive_datas *drvp;
1217 1.18 drochner
1218 1.28 bouyer chp = &cp->wdc_channel;
1219 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1220 1.28 bouyer drvp = &chp->ch_drive[drive];
1221 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1222 1.28 bouyer continue;
1223 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1224 1.28 bouyer drvp->drv_softc->dv_xname,
1225 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1226 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1227 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1228 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1229 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1230 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1231 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1232 1.28 bouyer printf(" (using DMA data transfers)");
1233 1.28 bouyer printf("\n");
1234 1.18 drochner }
1235 1.18 drochner }
1236 1.18 drochner
1237 1.18 drochner void
1238 1.41 bouyer default_chip_map(sc, pa)
1239 1.18 drochner struct pciide_softc *sc;
1240 1.41 bouyer struct pci_attach_args *pa;
1241 1.18 drochner {
1242 1.41 bouyer struct pciide_channel *cp;
1243 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1244 1.41 bouyer pcireg_t csr;
1245 1.41 bouyer int channel, drive;
1246 1.41 bouyer struct ata_drive_datas *drvp;
1247 1.41 bouyer u_int8_t idedma_ctl;
1248 1.41 bouyer bus_size_t cmdsize, ctlsize;
1249 1.41 bouyer char *failreason;
1250 1.41 bouyer
1251 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1252 1.41 bouyer return;
1253 1.41 bouyer
1254 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1255 1.41 bouyer printf("%s: bus-master DMA support present",
1256 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1257 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1258 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1259 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1260 1.41 bouyer printf(", but unused (no driver support)");
1261 1.41 bouyer sc->sc_dma_ok = 0;
1262 1.41 bouyer } else {
1263 1.41 bouyer pciide_mapreg_dma(sc, pa);
1264 1.41 bouyer if (sc->sc_dma_ok != 0)
1265 1.41 bouyer printf(", used without full driver "
1266 1.41 bouyer "support");
1267 1.41 bouyer }
1268 1.41 bouyer } else {
1269 1.41 bouyer printf("%s: hardware does not support DMA",
1270 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1271 1.41 bouyer sc->sc_dma_ok = 0;
1272 1.41 bouyer }
1273 1.41 bouyer printf("\n");
1274 1.67 bouyer if (sc->sc_dma_ok) {
1275 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1276 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1277 1.67 bouyer }
1278 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1279 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1280 1.18 drochner
1281 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1282 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1283 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1284 1.41 bouyer
1285 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1286 1.41 bouyer cp = &sc->pciide_channels[channel];
1287 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1288 1.41 bouyer continue;
1289 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1290 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1291 1.41 bouyer &ctlsize, pciide_pci_intr);
1292 1.41 bouyer } else {
1293 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1294 1.41 bouyer channel, &cmdsize, &ctlsize);
1295 1.41 bouyer }
1296 1.41 bouyer if (cp->hw_ok == 0)
1297 1.41 bouyer continue;
1298 1.41 bouyer /*
1299 1.41 bouyer * Check to see if something appears to be there.
1300 1.41 bouyer */
1301 1.41 bouyer failreason = NULL;
1302 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1303 1.41 bouyer failreason = "not responding; disabled or no drives?";
1304 1.41 bouyer goto next;
1305 1.41 bouyer }
1306 1.41 bouyer /*
1307 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1308 1.41 bouyer * channel by trying to access the channel again while the
1309 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1310 1.41 bouyer * channel no longer appears to be there, it belongs to
1311 1.41 bouyer * this controller.) YUCK!
1312 1.41 bouyer */
1313 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1314 1.41 bouyer PCI_COMMAND_STATUS_REG);
1315 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1316 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1317 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1318 1.41 bouyer failreason = "other hardware responding at addresses";
1319 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1320 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1321 1.41 bouyer next:
1322 1.41 bouyer if (failreason) {
1323 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1324 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1325 1.41 bouyer failreason);
1326 1.41 bouyer cp->hw_ok = 0;
1327 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1328 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1329 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1330 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1331 1.41 bouyer } else {
1332 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1333 1.41 bouyer }
1334 1.41 bouyer if (cp->hw_ok) {
1335 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1336 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1337 1.41 bouyer wdcattach(&cp->wdc_channel);
1338 1.41 bouyer }
1339 1.41 bouyer }
1340 1.18 drochner
1341 1.18 drochner if (sc->sc_dma_ok == 0)
1342 1.41 bouyer return;
1343 1.18 drochner
1344 1.18 drochner /* Allocate DMA maps */
1345 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1346 1.18 drochner idedma_ctl = 0;
1347 1.41 bouyer cp = &sc->pciide_channels[channel];
1348 1.18 drochner for (drive = 0; drive < 2; drive++) {
1349 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1350 1.18 drochner /* If no drive, skip */
1351 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1352 1.18 drochner continue;
1353 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1354 1.18 drochner continue;
1355 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1356 1.18 drochner /* Abort DMA setup */
1357 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1358 1.18 drochner "using PIO transfers\n",
1359 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1360 1.18 drochner channel, drive);
1361 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1362 1.18 drochner }
1363 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1364 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1365 1.18 drochner channel, drive);
1366 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1367 1.18 drochner }
1368 1.18 drochner if (idedma_ctl != 0) {
1369 1.18 drochner /* Add software bits in status register */
1370 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1371 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1372 1.18 drochner idedma_ctl);
1373 1.18 drochner }
1374 1.18 drochner }
1375 1.18 drochner }
1376 1.18 drochner
1377 1.18 drochner void
1378 1.41 bouyer piix_chip_map(sc, pa)
1379 1.41 bouyer struct pciide_softc *sc;
1380 1.18 drochner struct pci_attach_args *pa;
1381 1.41 bouyer {
1382 1.18 drochner struct pciide_channel *cp;
1383 1.41 bouyer int channel;
1384 1.42 bouyer u_int32_t idetim;
1385 1.42 bouyer bus_size_t cmdsize, ctlsize;
1386 1.18 drochner
1387 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1388 1.18 drochner return;
1389 1.6 cgd
1390 1.41 bouyer printf("%s: bus-master DMA support present",
1391 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1392 1.41 bouyer pciide_mapreg_dma(sc, pa);
1393 1.41 bouyer printf("\n");
1394 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1395 1.67 bouyer WDC_CAPABILITY_MODE;
1396 1.41 bouyer if (sc->sc_dma_ok) {
1397 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1398 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1399 1.42 bouyer switch(sc->sc_pp->ide_product) {
1400 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1401 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1402 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1403 1.68.2.15 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1404 1.68.2.20 he case PCI_PRODUCT_INTEL_82801BAM_IDE:
1405 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1406 1.41 bouyer }
1407 1.18 drochner }
1408 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1409 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1410 1.68.2.15 he switch(sc->sc_pp->ide_product) {
1411 1.68.2.15 he case PCI_PRODUCT_INTEL_82801AA_IDE:
1412 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 4;
1413 1.68.2.15 he break;
1414 1.68.2.18 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1415 1.68.2.20 he case PCI_PRODUCT_INTEL_82801BAM_IDE:
1416 1.68.2.18 he sc->sc_wdcdev.UDMA_cap = 5;
1417 1.68.2.18 he break;
1418 1.68.2.15 he default:
1419 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 2;
1420 1.68.2.15 he }
1421 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1422 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1423 1.41 bouyer else
1424 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1425 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1426 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1427 1.9 bouyer
1428 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1429 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1430 1.41 bouyer DEBUG_PROBE);
1431 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1432 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1433 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1434 1.41 bouyer DEBUG_PROBE);
1435 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1436 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1437 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1438 1.41 bouyer DEBUG_PROBE);
1439 1.41 bouyer }
1440 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1441 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1442 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1443 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1444 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1445 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1446 1.42 bouyer DEBUG_PROBE);
1447 1.42 bouyer }
1448 1.42 bouyer
1449 1.41 bouyer }
1450 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1451 1.9 bouyer
1452 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1453 1.41 bouyer cp = &sc->pciide_channels[channel];
1454 1.41 bouyer /* PIIX is compat-only */
1455 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1456 1.41 bouyer continue;
1457 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1458 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1459 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1460 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1461 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1462 1.46 mycroft continue;
1463 1.42 bouyer }
1464 1.42 bouyer /* PIIX are compat-only pciide devices */
1465 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1466 1.42 bouyer if (cp->hw_ok == 0)
1467 1.42 bouyer continue;
1468 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1469 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1470 1.42 bouyer channel);
1471 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1472 1.42 bouyer idetim);
1473 1.42 bouyer }
1474 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1475 1.41 bouyer if (cp->hw_ok == 0)
1476 1.41 bouyer continue;
1477 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1478 1.41 bouyer }
1479 1.9 bouyer
1480 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1481 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1482 1.41 bouyer DEBUG_PROBE);
1483 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1484 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1485 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1486 1.41 bouyer DEBUG_PROBE);
1487 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1488 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1489 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1490 1.41 bouyer DEBUG_PROBE);
1491 1.41 bouyer }
1492 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1493 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1494 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1495 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1496 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1497 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1498 1.42 bouyer DEBUG_PROBE);
1499 1.42 bouyer }
1500 1.28 bouyer }
1501 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1502 1.28 bouyer }
1503 1.28 bouyer
1504 1.28 bouyer void
1505 1.28 bouyer piix_setup_channel(chp)
1506 1.28 bouyer struct channel_softc *chp;
1507 1.28 bouyer {
1508 1.28 bouyer u_int8_t mode[2], drive;
1509 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1510 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1511 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1512 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1513 1.28 bouyer
1514 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1515 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1516 1.28 bouyer idedma_ctl = 0;
1517 1.28 bouyer
1518 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1519 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1520 1.28 bouyer chp->channel);
1521 1.9 bouyer
1522 1.28 bouyer /* setup DMA */
1523 1.28 bouyer pciide_channel_dma_setup(cp);
1524 1.9 bouyer
1525 1.28 bouyer /*
1526 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1527 1.28 bouyer * different timings for master and slave drives.
1528 1.28 bouyer * We need to find the best combination.
1529 1.28 bouyer */
1530 1.9 bouyer
1531 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1532 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1533 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1534 1.28 bouyer mode[0] = mode[1] =
1535 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1536 1.28 bouyer drvp[0].DMA_mode = mode[0];
1537 1.38 bouyer drvp[1].DMA_mode = mode[1];
1538 1.28 bouyer goto ok;
1539 1.28 bouyer }
1540 1.28 bouyer /*
1541 1.28 bouyer * If only one drive supports DMA, use its mode, and
1542 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1543 1.28 bouyer */
1544 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1545 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1546 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1547 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1548 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1549 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1550 1.28 bouyer goto ok;
1551 1.28 bouyer }
1552 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1553 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1554 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1555 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1556 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1557 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1558 1.28 bouyer goto ok;
1559 1.28 bouyer }
1560 1.28 bouyer /*
1561 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1562 1.28 bouyer * one of them is PIO mode < 2
1563 1.28 bouyer */
1564 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1565 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1566 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1567 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1568 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1569 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1570 1.28 bouyer } else {
1571 1.28 bouyer mode[0] = mode[1] =
1572 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1573 1.38 bouyer drvp[0].PIO_mode = mode[0];
1574 1.38 bouyer drvp[1].PIO_mode = mode[1];
1575 1.28 bouyer }
1576 1.28 bouyer ok: /* The modes are setup */
1577 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1578 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1579 1.9 bouyer idetim |= piix_setup_idetim_timings(
1580 1.28 bouyer mode[drive], 1, chp->channel);
1581 1.28 bouyer goto end;
1582 1.38 bouyer }
1583 1.28 bouyer }
1584 1.28 bouyer /* If we are there, none of the drives are DMA */
1585 1.28 bouyer if (mode[0] >= 2)
1586 1.28 bouyer idetim |= piix_setup_idetim_timings(
1587 1.28 bouyer mode[0], 0, chp->channel);
1588 1.28 bouyer else
1589 1.28 bouyer idetim |= piix_setup_idetim_timings(
1590 1.28 bouyer mode[1], 0, chp->channel);
1591 1.28 bouyer end: /*
1592 1.28 bouyer * timing mode is now set up in the controller. Enable
1593 1.28 bouyer * it per-drive
1594 1.28 bouyer */
1595 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1596 1.28 bouyer /* If no drive, skip */
1597 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1598 1.28 bouyer continue;
1599 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1600 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1601 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1602 1.28 bouyer }
1603 1.28 bouyer if (idedma_ctl != 0) {
1604 1.28 bouyer /* Add software bits in status register */
1605 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1606 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1607 1.28 bouyer idedma_ctl);
1608 1.9 bouyer }
1609 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1610 1.28 bouyer pciide_print_modes(cp);
1611 1.9 bouyer }
1612 1.9 bouyer
1613 1.9 bouyer void
1614 1.41 bouyer piix3_4_setup_channel(chp)
1615 1.41 bouyer struct channel_softc *chp;
1616 1.28 bouyer {
1617 1.28 bouyer struct ata_drive_datas *drvp;
1618 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1619 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1620 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1621 1.28 bouyer int drive;
1622 1.42 bouyer int channel = chp->channel;
1623 1.28 bouyer
1624 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1625 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1626 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1627 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1628 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1629 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1630 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1631 1.28 bouyer
1632 1.28 bouyer idedma_ctl = 0;
1633 1.28 bouyer /* If channel disabled, no need to go further */
1634 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1635 1.28 bouyer return;
1636 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1637 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1638 1.28 bouyer
1639 1.28 bouyer /* setup DMA if needed */
1640 1.28 bouyer pciide_channel_dma_setup(cp);
1641 1.28 bouyer
1642 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1643 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1644 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1645 1.28 bouyer drvp = &chp->ch_drive[drive];
1646 1.28 bouyer /* If no drive, skip */
1647 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1648 1.9 bouyer continue;
1649 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1650 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1651 1.28 bouyer goto pio;
1652 1.28 bouyer
1653 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1654 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1655 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1656 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1657 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1658 1.68.2.18 he }
1659 1.68.2.20 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1660 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1661 1.68.2.18 he /* setup Ultra/100 */
1662 1.68.2.18 he if (drvp->UDMA_mode > 2 &&
1663 1.68.2.18 he (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1664 1.68.2.18 he drvp->UDMA_mode = 2;
1665 1.68.2.18 he if (drvp->UDMA_mode > 4) {
1666 1.68.2.18 he ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1667 1.68.2.18 he } else {
1668 1.68.2.18 he ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1669 1.68.2.18 he if (drvp->UDMA_mode > 2) {
1670 1.68.2.18 he ideconf |= PIIX_CONFIG_UDMA66(channel,
1671 1.68.2.18 he drive);
1672 1.68.2.18 he } else {
1673 1.68.2.18 he ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1674 1.68.2.18 he drive);
1675 1.68.2.18 he }
1676 1.68.2.18 he }
1677 1.42 bouyer }
1678 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1679 1.42 bouyer /* setup Ultra/66 */
1680 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1681 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1682 1.42 bouyer drvp->UDMA_mode = 2;
1683 1.42 bouyer if (drvp->UDMA_mode > 2)
1684 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1685 1.42 bouyer else
1686 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1687 1.42 bouyer }
1688 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1689 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1690 1.28 bouyer /* use Ultra/DMA */
1691 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1692 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1693 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1694 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1695 1.28 bouyer } else {
1696 1.28 bouyer /* use Multiword DMA */
1697 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1698 1.9 bouyer if (drive == 0) {
1699 1.9 bouyer idetim |= piix_setup_idetim_timings(
1700 1.42 bouyer drvp->DMA_mode, 1, channel);
1701 1.9 bouyer } else {
1702 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1703 1.42 bouyer drvp->DMA_mode, 1, channel);
1704 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1705 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1706 1.9 bouyer }
1707 1.9 bouyer }
1708 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1709 1.28 bouyer
1710 1.28 bouyer pio: /* use PIO mode */
1711 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1712 1.28 bouyer if (drive == 0) {
1713 1.28 bouyer idetim |= piix_setup_idetim_timings(
1714 1.42 bouyer drvp->PIO_mode, 0, channel);
1715 1.28 bouyer } else {
1716 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1717 1.42 bouyer drvp->PIO_mode, 0, channel);
1718 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1719 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1720 1.9 bouyer }
1721 1.9 bouyer }
1722 1.28 bouyer if (idedma_ctl != 0) {
1723 1.28 bouyer /* Add software bits in status register */
1724 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1725 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1726 1.28 bouyer idedma_ctl);
1727 1.9 bouyer }
1728 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1729 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1730 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1731 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1732 1.28 bouyer pciide_print_modes(cp);
1733 1.9 bouyer }
1734 1.8 drochner
1735 1.28 bouyer
1736 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1737 1.9 bouyer static u_int32_t
1738 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1739 1.9 bouyer u_int8_t mode;
1740 1.9 bouyer u_int8_t dma;
1741 1.9 bouyer u_int8_t channel;
1742 1.9 bouyer {
1743 1.9 bouyer
1744 1.9 bouyer if (dma)
1745 1.9 bouyer return PIIX_IDETIM_SET(0,
1746 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1747 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1748 1.9 bouyer channel);
1749 1.9 bouyer else
1750 1.9 bouyer return PIIX_IDETIM_SET(0,
1751 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1752 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1753 1.9 bouyer channel);
1754 1.8 drochner }
1755 1.8 drochner
1756 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1757 1.9 bouyer static u_int32_t
1758 1.9 bouyer piix_setup_idetim_drvs(drvp)
1759 1.9 bouyer struct ata_drive_datas *drvp;
1760 1.6 cgd {
1761 1.9 bouyer u_int32_t ret = 0;
1762 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1763 1.9 bouyer u_int8_t channel = chp->channel;
1764 1.9 bouyer u_int8_t drive = drvp->drive;
1765 1.9 bouyer
1766 1.9 bouyer /*
1767 1.9 bouyer * If drive is using UDMA, timings setups are independant
1768 1.9 bouyer * So just check DMA and PIO here.
1769 1.9 bouyer */
1770 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1771 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1772 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1773 1.9 bouyer drvp->DMA_mode == 0) {
1774 1.9 bouyer drvp->PIO_mode = 0;
1775 1.9 bouyer return ret;
1776 1.9 bouyer }
1777 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1778 1.9 bouyer /*
1779 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1780 1.9 bouyer * too, else use compat timings.
1781 1.9 bouyer */
1782 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1783 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1784 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1785 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1786 1.9 bouyer drvp->PIO_mode = 0;
1787 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1788 1.9 bouyer if (drvp->PIO_mode <= 2) {
1789 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1790 1.9 bouyer channel);
1791 1.9 bouyer return ret;
1792 1.9 bouyer }
1793 1.9 bouyer }
1794 1.6 cgd
1795 1.6 cgd /*
1796 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1797 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1798 1.9 bouyer * if PIO mode >= 3.
1799 1.6 cgd */
1800 1.6 cgd
1801 1.9 bouyer if (drvp->PIO_mode < 2)
1802 1.9 bouyer return ret;
1803 1.9 bouyer
1804 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1805 1.9 bouyer if (drvp->PIO_mode >= 3) {
1806 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1807 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1808 1.9 bouyer }
1809 1.9 bouyer return ret;
1810 1.9 bouyer }
1811 1.9 bouyer
1812 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1813 1.9 bouyer static u_int32_t
1814 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1815 1.9 bouyer u_int8_t mode;
1816 1.9 bouyer u_int8_t dma;
1817 1.9 bouyer u_int8_t channel;
1818 1.9 bouyer {
1819 1.9 bouyer if (dma)
1820 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1821 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1822 1.9 bouyer else
1823 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1824 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1825 1.53 bouyer }
1826 1.53 bouyer
1827 1.53 bouyer void
1828 1.68.2.24 he amd7x6_chip_map(sc, pa)
1829 1.53 bouyer struct pciide_softc *sc;
1830 1.53 bouyer struct pci_attach_args *pa;
1831 1.53 bouyer {
1832 1.53 bouyer struct pciide_channel *cp;
1833 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1834 1.53 bouyer int channel;
1835 1.53 bouyer pcireg_t chanenable;
1836 1.53 bouyer bus_size_t cmdsize, ctlsize;
1837 1.53 bouyer
1838 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1839 1.53 bouyer return;
1840 1.53 bouyer printf("%s: bus-master DMA support present",
1841 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1842 1.53 bouyer pciide_mapreg_dma(sc, pa);
1843 1.53 bouyer printf("\n");
1844 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1845 1.67 bouyer WDC_CAPABILITY_MODE;
1846 1.67 bouyer if (sc->sc_dma_ok) {
1847 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1848 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1849 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1850 1.67 bouyer }
1851 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1852 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1853 1.68.2.24 he
1854 1.68.2.24 he if (sc->sc_pp->ide_product == PCI_PRODUCT_AMD_PBC766_IDE)
1855 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 5;
1856 1.68.2.24 he else
1857 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
1858 1.68.2.24 he sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
1859 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1860 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1861 1.68.2.24 he chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
1862 1.53 bouyer
1863 1.68.2.24 he WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
1864 1.53 bouyer DEBUG_PROBE);
1865 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1866 1.53 bouyer cp = &sc->pciide_channels[channel];
1867 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1868 1.53 bouyer continue;
1869 1.53 bouyer
1870 1.68.2.24 he if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
1871 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1872 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1873 1.53 bouyer continue;
1874 1.53 bouyer }
1875 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1876 1.53 bouyer pciide_pci_intr);
1877 1.53 bouyer
1878 1.60 gmcgarry if (pciide_chan_candisable(cp))
1879 1.68.2.24 he chanenable &= ~AMD7X6_CHAN_EN(channel);
1880 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1881 1.53 bouyer if (cp->hw_ok == 0)
1882 1.53 bouyer continue;
1883 1.53 bouyer
1884 1.68.2.24 he amd7x6_setup_channel(&cp->wdc_channel);
1885 1.53 bouyer }
1886 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
1887 1.53 bouyer chanenable);
1888 1.53 bouyer return;
1889 1.53 bouyer }
1890 1.53 bouyer
1891 1.53 bouyer void
1892 1.68.2.24 he amd7x6_setup_channel(chp)
1893 1.53 bouyer struct channel_softc *chp;
1894 1.53 bouyer {
1895 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1896 1.53 bouyer u_int8_t idedma_ctl;
1897 1.53 bouyer int mode, drive;
1898 1.53 bouyer struct ata_drive_datas *drvp;
1899 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1900 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1901 1.68.2.8 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1902 1.68.2.6 bouyer int rev = PCI_REVISION(
1903 1.68.2.6 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1904 1.68.2.8 bouyer #endif
1905 1.53 bouyer
1906 1.53 bouyer idedma_ctl = 0;
1907 1.68.2.24 he datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
1908 1.68.2.24 he udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
1909 1.68.2.24 he datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
1910 1.68.2.24 he udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
1911 1.53 bouyer
1912 1.53 bouyer /* setup DMA if needed */
1913 1.53 bouyer pciide_channel_dma_setup(cp);
1914 1.53 bouyer
1915 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1916 1.53 bouyer drvp = &chp->ch_drive[drive];
1917 1.53 bouyer /* If no drive, skip */
1918 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1919 1.53 bouyer continue;
1920 1.53 bouyer /* add timing values, setup DMA if needed */
1921 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1922 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1923 1.53 bouyer mode = drvp->PIO_mode;
1924 1.53 bouyer goto pio;
1925 1.53 bouyer }
1926 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1927 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1928 1.53 bouyer /* use Ultra/DMA */
1929 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1930 1.68.2.24 he udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
1931 1.68.2.24 he AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
1932 1.68.2.24 he AMD7X6_UDMA_TIME(chp->channel, drive,
1933 1.68.2.24 he amd7x6_udma_tim[drvp->UDMA_mode]);
1934 1.53 bouyer /* can use PIO timings, MW DMA unused */
1935 1.53 bouyer mode = drvp->PIO_mode;
1936 1.53 bouyer } else {
1937 1.68.2.6 bouyer /* use Multiword DMA, but only if revision is OK */
1938 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1939 1.68.2.6 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1940 1.68.2.6 bouyer /*
1941 1.68.2.6 bouyer * The workaround doesn't seem to be necessary
1942 1.68.2.6 bouyer * with all drives, so it can be disabled by
1943 1.68.2.6 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1944 1.68.2.6 bouyer * triggered.
1945 1.68.2.6 bouyer */
1946 1.68.2.24 he if (sc->sc_pp->ide_product ==
1947 1.68.2.24 he PCI_PRODUCT_AMD_PBC756_IDE &&
1948 1.68.2.24 he AMD756_CHIPREV_DISABLEDMA(rev)) {
1949 1.68.2.6 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
1950 1.68.2.6 bouyer "to chip revision\n",
1951 1.68.2.6 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1952 1.68.2.6 bouyer chp->channel, drive);
1953 1.68.2.6 bouyer mode = drvp->PIO_mode;
1954 1.68.2.6 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1955 1.68.2.6 bouyer goto pio;
1956 1.68.2.6 bouyer }
1957 1.68.2.6 bouyer #endif
1958 1.53 bouyer /* mode = min(pio, dma+2) */
1959 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1960 1.53 bouyer mode = drvp->PIO_mode;
1961 1.53 bouyer else
1962 1.53 bouyer mode = drvp->DMA_mode + 2;
1963 1.53 bouyer }
1964 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1965 1.53 bouyer
1966 1.53 bouyer pio: /* setup PIO mode */
1967 1.53 bouyer if (mode <= 2) {
1968 1.53 bouyer drvp->DMA_mode = 0;
1969 1.53 bouyer drvp->PIO_mode = 0;
1970 1.53 bouyer mode = 0;
1971 1.53 bouyer } else {
1972 1.53 bouyer drvp->PIO_mode = mode;
1973 1.53 bouyer drvp->DMA_mode = mode - 2;
1974 1.53 bouyer }
1975 1.53 bouyer datatim_reg |=
1976 1.68.2.24 he AMD7X6_DATATIM_PULSE(chp->channel, drive,
1977 1.68.2.24 he amd7x6_pio_set[mode]) |
1978 1.68.2.24 he AMD7X6_DATATIM_RECOV(chp->channel, drive,
1979 1.68.2.24 he amd7x6_pio_rec[mode]);
1980 1.53 bouyer }
1981 1.53 bouyer if (idedma_ctl != 0) {
1982 1.53 bouyer /* Add software bits in status register */
1983 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1984 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1985 1.53 bouyer idedma_ctl);
1986 1.53 bouyer }
1987 1.53 bouyer pciide_print_modes(cp);
1988 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
1989 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
1990 1.9 bouyer }
1991 1.9 bouyer
1992 1.9 bouyer void
1993 1.41 bouyer apollo_chip_map(sc, pa)
1994 1.9 bouyer struct pciide_softc *sc;
1995 1.41 bouyer struct pci_attach_args *pa;
1996 1.9 bouyer {
1997 1.41 bouyer struct pciide_channel *cp;
1998 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1999 1.41 bouyer int channel;
2000 1.68.2.24 he u_int32_t ideconf;
2001 1.41 bouyer bus_size_t cmdsize, ctlsize;
2002 1.68.2.24 he pcitag_t pcib_tag;
2003 1.68.2.24 he pcireg_t pcib_id, pcib_class;
2004 1.41 bouyer
2005 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2006 1.41 bouyer return;
2007 1.68.2.24 he /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2008 1.68.2.24 he pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2009 1.68.2.24 he /* and read ID and rev of the ISA bridge */
2010 1.68.2.24 he pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2011 1.68.2.24 he pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2012 1.68.2.24 he printf(": VIA Technologies ");
2013 1.68.2.24 he switch (PCI_PRODUCT(pcib_id)) {
2014 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2015 1.68.2.24 he printf("VT82C586 (Apollo VP) ");
2016 1.68.2.24 he if(PCI_REVISION(pcib_class) >= 0x02) {
2017 1.68.2.24 he printf("ATA33 controller\n");
2018 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 2;
2019 1.68.2.24 he } else {
2020 1.68.2.24 he printf("controller\n");
2021 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 0;
2022 1.68.2.24 he }
2023 1.68.2.24 he break;
2024 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C596A:
2025 1.68.2.24 he printf("VT82C596A (Apollo Pro) ");
2026 1.68.2.24 he if (PCI_REVISION(pcib_class) >= 0x12) {
2027 1.68.2.24 he printf("ATA66 controller\n");
2028 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
2029 1.68.2.24 he } else {
2030 1.68.2.24 he printf("ATA33 controller\n");
2031 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 2;
2032 1.68.2.24 he }
2033 1.68.2.24 he break;
2034 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2035 1.68.2.24 he printf("VT82C686A (Apollo KX133) ");
2036 1.68.2.24 he if (PCI_REVISION(pcib_class) >= 0x40) {
2037 1.68.2.24 he printf("ATA100 controller\n");
2038 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 5;
2039 1.68.2.24 he } else {
2040 1.68.2.24 he printf("ATA66 controller\n");
2041 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
2042 1.68.2.24 he }
2043 1.68.2.24 he break;
2044 1.68.2.24 he default:
2045 1.68.2.24 he printf("unknown ATA controller\n");
2046 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 0;
2047 1.68.2.24 he }
2048 1.68.2.24 he
2049 1.41 bouyer printf("%s: bus-master DMA support present",
2050 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2051 1.41 bouyer pciide_mapreg_dma(sc, pa);
2052 1.41 bouyer printf("\n");
2053 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2054 1.67 bouyer WDC_CAPABILITY_MODE;
2055 1.41 bouyer if (sc->sc_dma_ok) {
2056 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2057 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2058 1.68.2.24 he if (sc->sc_wdcdev.UDMA_cap > 0)
2059 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2060 1.41 bouyer }
2061 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2062 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2063 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2064 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2065 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2066 1.9 bouyer
2067 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2068 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2069 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2070 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2071 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2072 1.68.2.24 he pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2073 1.9 bouyer DEBUG_PROBE);
2074 1.9 bouyer
2075 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2076 1.41 bouyer cp = &sc->pciide_channels[channel];
2077 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2078 1.41 bouyer continue;
2079 1.41 bouyer
2080 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2081 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2082 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2083 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2084 1.46 mycroft continue;
2085 1.41 bouyer }
2086 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2087 1.41 bouyer pciide_pci_intr);
2088 1.41 bouyer if (cp->hw_ok == 0)
2089 1.41 bouyer continue;
2090 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2091 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2092 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2093 1.41 bouyer ideconf);
2094 1.41 bouyer }
2095 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2096 1.41 bouyer
2097 1.41 bouyer if (cp->hw_ok == 0)
2098 1.41 bouyer continue;
2099 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2100 1.28 bouyer }
2101 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2102 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2103 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2104 1.28 bouyer }
2105 1.28 bouyer
2106 1.28 bouyer void
2107 1.28 bouyer apollo_setup_channel(chp)
2108 1.28 bouyer struct channel_softc *chp;
2109 1.28 bouyer {
2110 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2111 1.28 bouyer u_int8_t idedma_ctl;
2112 1.28 bouyer int mode, drive;
2113 1.28 bouyer struct ata_drive_datas *drvp;
2114 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2115 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2116 1.28 bouyer
2117 1.28 bouyer idedma_ctl = 0;
2118 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2119 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2120 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2121 1.68.2.24 he udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2122 1.28 bouyer
2123 1.28 bouyer /* setup DMA if needed */
2124 1.28 bouyer pciide_channel_dma_setup(cp);
2125 1.9 bouyer
2126 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2127 1.28 bouyer drvp = &chp->ch_drive[drive];
2128 1.28 bouyer /* If no drive, skip */
2129 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2130 1.28 bouyer continue;
2131 1.28 bouyer /* add timing values, setup DMA if needed */
2132 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2133 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2134 1.28 bouyer mode = drvp->PIO_mode;
2135 1.28 bouyer goto pio;
2136 1.8 drochner }
2137 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2138 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2139 1.28 bouyer /* use Ultra/DMA */
2140 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2141 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2142 1.68.2.24 he APO_UDMA_EN_MTH(chp->channel, drive);
2143 1.68.2.24 he if (sc->sc_wdcdev.UDMA_cap == 5) {
2144 1.68.2.24 he /* 686b */
2145 1.68.2.24 he udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2146 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2147 1.68.2.24 he drive, apollo_udma100_tim[drvp->UDMA_mode]);
2148 1.68.2.24 he } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2149 1.68.2.24 he /* 596b or 686a */
2150 1.68.2.24 he udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2151 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2152 1.68.2.24 he drive, apollo_udma66_tim[drvp->UDMA_mode]);
2153 1.68.2.24 he } else {
2154 1.68.2.24 he /* 596a or 586b */
2155 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2156 1.68.2.24 he drive, apollo_udma33_tim[drvp->UDMA_mode]);
2157 1.68.2.24 he }
2158 1.28 bouyer /* can use PIO timings, MW DMA unused */
2159 1.28 bouyer mode = drvp->PIO_mode;
2160 1.28 bouyer } else {
2161 1.28 bouyer /* use Multiword DMA */
2162 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2163 1.28 bouyer /* mode = min(pio, dma+2) */
2164 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2165 1.28 bouyer mode = drvp->PIO_mode;
2166 1.28 bouyer else
2167 1.37 bouyer mode = drvp->DMA_mode + 2;
2168 1.8 drochner }
2169 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2170 1.28 bouyer
2171 1.28 bouyer pio: /* setup PIO mode */
2172 1.37 bouyer if (mode <= 2) {
2173 1.37 bouyer drvp->DMA_mode = 0;
2174 1.37 bouyer drvp->PIO_mode = 0;
2175 1.37 bouyer mode = 0;
2176 1.37 bouyer } else {
2177 1.37 bouyer drvp->PIO_mode = mode;
2178 1.37 bouyer drvp->DMA_mode = mode - 2;
2179 1.37 bouyer }
2180 1.28 bouyer datatim_reg |=
2181 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2182 1.28 bouyer apollo_pio_set[mode]) |
2183 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2184 1.28 bouyer apollo_pio_rec[mode]);
2185 1.28 bouyer }
2186 1.28 bouyer if (idedma_ctl != 0) {
2187 1.28 bouyer /* Add software bits in status register */
2188 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2189 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2190 1.28 bouyer idedma_ctl);
2191 1.9 bouyer }
2192 1.28 bouyer pciide_print_modes(cp);
2193 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2194 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2195 1.9 bouyer }
2196 1.6 cgd
2197 1.18 drochner void
2198 1.41 bouyer cmd_channel_map(pa, sc, channel)
2199 1.9 bouyer struct pci_attach_args *pa;
2200 1.41 bouyer struct pciide_softc *sc;
2201 1.41 bouyer int channel;
2202 1.9 bouyer {
2203 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2204 1.18 drochner bus_size_t cmdsize, ctlsize;
2205 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2206 1.68.2.2 bouyer int interface;
2207 1.68.2.2 bouyer
2208 1.68.2.2 bouyer /*
2209 1.68.2.2 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2210 1.68.2.2 bouyer * In this case, we have to fake interface
2211 1.68.2.2 bouyer */
2212 1.68.2.2 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2213 1.68.2.2 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2214 1.68.2.2 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2215 1.68.2.2 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2216 1.68.2.2 bouyer CMD_CONF_DSA1)
2217 1.68.2.2 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2218 1.68.2.2 bouyer PCIIDE_INTERFACE_PCI(1);
2219 1.68.2.2 bouyer } else {
2220 1.68.2.2 bouyer interface = PCI_INTERFACE(pa->pa_class);
2221 1.68.2.2 bouyer }
2222 1.6 cgd
2223 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2224 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2225 1.41 bouyer cp->wdc_channel.channel = channel;
2226 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2227 1.41 bouyer
2228 1.41 bouyer if (channel > 0) {
2229 1.41 bouyer cp->wdc_channel.ch_queue =
2230 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2231 1.41 bouyer } else {
2232 1.41 bouyer cp->wdc_channel.ch_queue =
2233 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2234 1.41 bouyer }
2235 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2236 1.41 bouyer printf("%s %s channel: "
2237 1.41 bouyer "can't allocate memory for command queue",
2238 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2239 1.41 bouyer return;
2240 1.18 drochner }
2241 1.18 drochner
2242 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2243 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2244 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2245 1.41 bouyer "configured" : "wired",
2246 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2247 1.41 bouyer "native-PCI" : "compatibility");
2248 1.5 cgd
2249 1.9 bouyer /*
2250 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2251 1.9 bouyer * there's no way to disable the first channel without disabling
2252 1.9 bouyer * the whole device
2253 1.9 bouyer */
2254 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2255 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2256 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2257 1.18 drochner return;
2258 1.18 drochner }
2259 1.18 drochner
2260 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2261 1.18 drochner if (cp->hw_ok == 0)
2262 1.18 drochner return;
2263 1.41 bouyer if (channel == 1) {
2264 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2265 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2266 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2267 1.24 bouyer CMD_CTRL, ctrl);
2268 1.18 drochner }
2269 1.18 drochner }
2270 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2271 1.41 bouyer }
2272 1.41 bouyer
2273 1.41 bouyer int
2274 1.41 bouyer cmd_pci_intr(arg)
2275 1.41 bouyer void *arg;
2276 1.41 bouyer {
2277 1.41 bouyer struct pciide_softc *sc = arg;
2278 1.41 bouyer struct pciide_channel *cp;
2279 1.41 bouyer struct channel_softc *wdc_cp;
2280 1.41 bouyer int i, rv, crv;
2281 1.41 bouyer u_int32_t priirq, secirq;
2282 1.41 bouyer
2283 1.41 bouyer rv = 0;
2284 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2285 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2286 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2287 1.41 bouyer cp = &sc->pciide_channels[i];
2288 1.41 bouyer wdc_cp = &cp->wdc_channel;
2289 1.41 bouyer /* If a compat channel skip. */
2290 1.41 bouyer if (cp->compat)
2291 1.41 bouyer continue;
2292 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2293 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2294 1.41 bouyer crv = wdcintr(wdc_cp);
2295 1.41 bouyer if (crv == 0)
2296 1.41 bouyer printf("%s:%d: bogus intr\n",
2297 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2298 1.41 bouyer else
2299 1.41 bouyer rv = 1;
2300 1.41 bouyer }
2301 1.41 bouyer }
2302 1.41 bouyer return rv;
2303 1.14 bouyer }
2304 1.14 bouyer
2305 1.14 bouyer void
2306 1.41 bouyer cmd_chip_map(sc, pa)
2307 1.14 bouyer struct pciide_softc *sc;
2308 1.41 bouyer struct pci_attach_args *pa;
2309 1.14 bouyer {
2310 1.41 bouyer int channel;
2311 1.39 mrg
2312 1.41 bouyer /*
2313 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2314 1.41 bouyer * and base adresses registers can be disabled at
2315 1.41 bouyer * hardware level. In this case, the device is wired
2316 1.41 bouyer * in compat mode and its first channel is always enabled,
2317 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2318 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2319 1.41 bouyer * can't be disabled.
2320 1.41 bouyer */
2321 1.41 bouyer
2322 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2323 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2324 1.41 bouyer return;
2325 1.41 bouyer #endif
2326 1.41 bouyer
2327 1.45 bouyer printf("%s: hardware does not support DMA\n",
2328 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2329 1.41 bouyer sc->sc_dma_ok = 0;
2330 1.41 bouyer
2331 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2332 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2333 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2334 1.41 bouyer
2335 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2336 1.41 bouyer cmd_channel_map(pa, sc, channel);
2337 1.41 bouyer }
2338 1.14 bouyer }
2339 1.14 bouyer
2340 1.14 bouyer void
2341 1.68.2.2 bouyer cmd0643_9_chip_map(sc, pa)
2342 1.14 bouyer struct pciide_softc *sc;
2343 1.41 bouyer struct pci_attach_args *pa;
2344 1.41 bouyer {
2345 1.41 bouyer struct pciide_channel *cp;
2346 1.28 bouyer int channel;
2347 1.68.2.10 bouyer int rev = PCI_REVISION(
2348 1.68.2.10 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2349 1.28 bouyer
2350 1.41 bouyer /*
2351 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2352 1.41 bouyer * and base adresses registers can be disabled at
2353 1.41 bouyer * hardware level. In this case, the device is wired
2354 1.41 bouyer * in compat mode and its first channel is always enabled,
2355 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2356 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2357 1.41 bouyer * can't be disabled.
2358 1.41 bouyer */
2359 1.41 bouyer
2360 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2361 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2362 1.41 bouyer return;
2363 1.41 bouyer #endif
2364 1.41 bouyer printf("%s: bus-master DMA support present",
2365 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2366 1.41 bouyer pciide_mapreg_dma(sc, pa);
2367 1.41 bouyer printf("\n");
2368 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2369 1.67 bouyer WDC_CAPABILITY_MODE;
2370 1.67 bouyer if (sc->sc_dma_ok) {
2371 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2372 1.68.2.2 bouyer switch (sc->sc_pp->ide_product) {
2373 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_649:
2374 1.68.2.29 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2375 1.68.2.29 he sc->sc_wdcdev.UDMA_cap = 5;
2376 1.68.2.29 he sc->sc_wdcdev.irqack = cmd646_9_irqack;
2377 1.68.2.29 he break;
2378 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_648:
2379 1.68.2.2 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2380 1.68.2.2 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2381 1.68.2.10 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2382 1.68.2.10 bouyer break;
2383 1.68.2.7 bouyer case PCI_PRODUCT_CMDTECH_646:
2384 1.68.2.10 bouyer if (rev >= CMD0646U2_REV) {
2385 1.68.2.10 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2386 1.68.2.10 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2387 1.68.2.11 bouyer } else if (rev >= CMD0646U_REV) {
2388 1.68.2.11 bouyer /*
2389 1.68.2.11 bouyer * Linux's driver claims that the 646U is broken
2390 1.68.2.11 bouyer * with UDMA. Only enable it if we know what we're
2391 1.68.2.11 bouyer * doing
2392 1.68.2.11 bouyer */
2393 1.68.2.11 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2394 1.68.2.11 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2395 1.68.2.11 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2396 1.68.2.11 bouyer #endif
2397 1.68.2.11 bouyer /* explicitely disable UDMA */
2398 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2399 1.68.2.11 bouyer CMD_UDMATIM(0), 0);
2400 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2401 1.68.2.11 bouyer CMD_UDMATIM(1), 0);
2402 1.68.2.10 bouyer }
2403 1.68.2.7 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2404 1.68.2.3 tron break;
2405 1.68.2.3 tron default:
2406 1.68.2.3 tron sc->sc_wdcdev.irqack = pciide_irqack;
2407 1.68.2.2 bouyer }
2408 1.67 bouyer }
2409 1.41 bouyer
2410 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2411 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2412 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2413 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2414 1.68.2.2 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2415 1.41 bouyer
2416 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2417 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2418 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2419 1.28 bouyer DEBUG_PROBE);
2420 1.41 bouyer
2421 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2422 1.41 bouyer cp = &sc->pciide_channels[channel];
2423 1.41 bouyer cmd_channel_map(pa, sc, channel);
2424 1.41 bouyer if (cp->hw_ok == 0)
2425 1.41 bouyer continue;
2426 1.68.2.2 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2427 1.28 bouyer }
2428 1.68.2.11 bouyer /*
2429 1.68.2.11 bouyer * note - this also makes sure we clear the irq disable and reset
2430 1.68.2.11 bouyer * bits
2431 1.68.2.11 bouyer */
2432 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2433 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2434 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2435 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2436 1.28 bouyer DEBUG_PROBE);
2437 1.28 bouyer }
2438 1.28 bouyer
2439 1.28 bouyer void
2440 1.68.2.2 bouyer cmd0643_9_setup_channel(chp)
2441 1.14 bouyer struct channel_softc *chp;
2442 1.28 bouyer {
2443 1.14 bouyer struct ata_drive_datas *drvp;
2444 1.14 bouyer u_int8_t tim;
2445 1.68.2.2 bouyer u_int32_t idedma_ctl, udma_reg;
2446 1.28 bouyer int drive;
2447 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2448 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2449 1.28 bouyer
2450 1.28 bouyer idedma_ctl = 0;
2451 1.28 bouyer /* setup DMA if needed */
2452 1.28 bouyer pciide_channel_dma_setup(cp);
2453 1.14 bouyer
2454 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2455 1.28 bouyer drvp = &chp->ch_drive[drive];
2456 1.28 bouyer /* If no drive, skip */
2457 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2458 1.28 bouyer continue;
2459 1.28 bouyer /* add timing values, setup DMA if needed */
2460 1.68.2.2 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2461 1.68.2.2 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2462 1.68.2.2 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2463 1.68.2.10 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2464 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
2465 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2466 1.68.2.2 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2467 1.68.2.2 bouyer if (drvp->UDMA_mode > 2 &&
2468 1.68.2.2 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2469 1.68.2.2 bouyer CMD_BICSR) &
2470 1.68.2.2 bouyer CMD_BICSR_80(chp->channel)) == 0)
2471 1.68.2.2 bouyer drvp->UDMA_mode = 2;
2472 1.68.2.2 bouyer if (drvp->UDMA_mode > 2)
2473 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2474 1.68.2.10 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2475 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2476 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2477 1.68.2.2 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2478 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2479 1.68.2.2 bouyer udma_reg |=
2480 1.68.2.10 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2481 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2482 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2483 1.68.2.2 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2484 1.68.2.2 bouyer } else {
2485 1.68.2.2 bouyer /*
2486 1.68.2.2 bouyer * use Multiword DMA.
2487 1.68.2.2 bouyer * Timings will be used for both PIO and DMA,
2488 1.68.2.2 bouyer * so adjust DMA mode if needed
2489 1.68.2.10 bouyer * if we have a 0646U2/8/9, turn off UDMA
2490 1.68.2.2 bouyer */
2491 1.68.2.2 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2492 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2493 1.68.2.2 bouyer sc->sc_tag,
2494 1.68.2.2 bouyer CMD_UDMATIM(chp->channel));
2495 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2496 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2497 1.68.2.2 bouyer CMD_UDMATIM(chp->channel),
2498 1.68.2.2 bouyer udma_reg);
2499 1.68.2.2 bouyer }
2500 1.68.2.2 bouyer if (drvp->PIO_mode >= 3 &&
2501 1.68.2.2 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2502 1.68.2.2 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2503 1.68.2.2 bouyer }
2504 1.68.2.2 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2505 1.14 bouyer }
2506 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2507 1.14 bouyer }
2508 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2509 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2510 1.28 bouyer }
2511 1.28 bouyer if (idedma_ctl != 0) {
2512 1.28 bouyer /* Add software bits in status register */
2513 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2514 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2515 1.28 bouyer idedma_ctl);
2516 1.14 bouyer }
2517 1.28 bouyer pciide_print_modes(cp);
2518 1.68.2.3 tron }
2519 1.68.2.3 tron
2520 1.68.2.3 tron void
2521 1.68.2.7 bouyer cmd646_9_irqack(chp)
2522 1.68.2.3 tron struct channel_softc *chp;
2523 1.68.2.3 tron {
2524 1.68.2.3 tron u_int32_t priirq, secirq;
2525 1.68.2.3 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2526 1.68.2.3 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2527 1.68.2.3 tron
2528 1.68.2.3 tron if (chp->channel == 0) {
2529 1.68.2.3 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2530 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2531 1.68.2.3 tron } else {
2532 1.68.2.3 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2533 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2534 1.68.2.3 tron }
2535 1.68.2.3 tron pciide_irqack(chp);
2536 1.1 cgd }
2537 1.1 cgd
2538 1.18 drochner void
2539 1.41 bouyer cy693_chip_map(sc, pa)
2540 1.18 drochner struct pciide_softc *sc;
2541 1.41 bouyer struct pci_attach_args *pa;
2542 1.41 bouyer {
2543 1.41 bouyer struct pciide_channel *cp;
2544 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2545 1.41 bouyer bus_size_t cmdsize, ctlsize;
2546 1.41 bouyer
2547 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2548 1.41 bouyer return;
2549 1.41 bouyer /*
2550 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2551 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2552 1.41 bouyer * the real channel
2553 1.41 bouyer */
2554 1.41 bouyer if (pa->pa_function == 1) {
2555 1.61 thorpej sc->sc_cy_compatchan = 0;
2556 1.41 bouyer } else if (pa->pa_function == 2) {
2557 1.61 thorpej sc->sc_cy_compatchan = 1;
2558 1.41 bouyer } else {
2559 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2560 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2561 1.41 bouyer return;
2562 1.41 bouyer }
2563 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2564 1.41 bouyer printf("%s: bus-master DMA support present",
2565 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2566 1.41 bouyer pciide_mapreg_dma(sc, pa);
2567 1.41 bouyer } else {
2568 1.41 bouyer printf("%s: hardware does not support DMA",
2569 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2570 1.41 bouyer sc->sc_dma_ok = 0;
2571 1.41 bouyer }
2572 1.41 bouyer printf("\n");
2573 1.39 mrg
2574 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2575 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2576 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2577 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2578 1.61 thorpej sc->sc_dma_ok = 0;
2579 1.61 thorpej }
2580 1.61 thorpej
2581 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2582 1.41 bouyer WDC_CAPABILITY_MODE;
2583 1.67 bouyer if (sc->sc_dma_ok) {
2584 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2585 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2586 1.67 bouyer }
2587 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2588 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2589 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2590 1.18 drochner
2591 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2592 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2593 1.39 mrg
2594 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2595 1.41 bouyer cp = &sc->pciide_channels[0];
2596 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2597 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2598 1.41 bouyer cp->wdc_channel.channel = 0;
2599 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2600 1.41 bouyer cp->wdc_channel.ch_queue =
2601 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2602 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2603 1.41 bouyer printf("%s primary channel: "
2604 1.41 bouyer "can't allocate memory for command queue",
2605 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2606 1.41 bouyer return;
2607 1.41 bouyer }
2608 1.41 bouyer printf("%s: primary channel %s to ",
2609 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2610 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2611 1.41 bouyer "configured" : "wired");
2612 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2613 1.41 bouyer printf("native-PCI");
2614 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2615 1.41 bouyer pciide_pci_intr);
2616 1.41 bouyer } else {
2617 1.41 bouyer printf("compatibility");
2618 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2619 1.41 bouyer &cmdsize, &ctlsize);
2620 1.41 bouyer }
2621 1.41 bouyer printf(" mode\n");
2622 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2623 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2624 1.41 bouyer wdcattach(&cp->wdc_channel);
2625 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2626 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2627 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2628 1.41 bouyer }
2629 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2630 1.41 bouyer if (cp->hw_ok == 0)
2631 1.41 bouyer return;
2632 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2633 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2634 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2635 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2636 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2637 1.28 bouyer }
2638 1.28 bouyer
2639 1.28 bouyer void
2640 1.28 bouyer cy693_setup_channel(chp)
2641 1.18 drochner struct channel_softc *chp;
2642 1.28 bouyer {
2643 1.18 drochner struct ata_drive_datas *drvp;
2644 1.18 drochner int drive;
2645 1.18 drochner u_int32_t cy_cmd_ctrl;
2646 1.18 drochner u_int32_t idedma_ctl;
2647 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2648 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2649 1.41 bouyer int dma_mode = -1;
2650 1.9 bouyer
2651 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2652 1.28 bouyer
2653 1.28 bouyer /* setup DMA if needed */
2654 1.28 bouyer pciide_channel_dma_setup(cp);
2655 1.28 bouyer
2656 1.18 drochner for (drive = 0; drive < 2; drive++) {
2657 1.18 drochner drvp = &chp->ch_drive[drive];
2658 1.18 drochner /* If no drive, skip */
2659 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2660 1.18 drochner continue;
2661 1.18 drochner /* add timing values, setup DMA if needed */
2662 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2663 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2664 1.41 bouyer /* use Multiword DMA */
2665 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2666 1.41 bouyer dma_mode = drvp->DMA_mode;
2667 1.18 drochner }
2668 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2669 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2670 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2671 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2672 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2673 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2674 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2675 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2676 1.18 drochner }
2677 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2678 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2679 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2680 1.61 thorpej
2681 1.61 thorpej if (dma_mode == -1)
2682 1.61 thorpej dma_mode = 0;
2683 1.61 thorpej
2684 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2685 1.61 thorpej /* Note: `multiple' is implied. */
2686 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2687 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2688 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2689 1.61 thorpej }
2690 1.61 thorpej
2691 1.28 bouyer pciide_print_modes(cp);
2692 1.61 thorpej
2693 1.18 drochner if (idedma_ctl != 0) {
2694 1.18 drochner /* Add software bits in status register */
2695 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2696 1.18 drochner IDEDMA_CTL, idedma_ctl);
2697 1.9 bouyer }
2698 1.1 cgd }
2699 1.1 cgd
2700 1.18 drochner void
2701 1.41 bouyer sis_chip_map(sc, pa)
2702 1.41 bouyer struct pciide_softc *sc;
2703 1.18 drochner struct pci_attach_args *pa;
2704 1.41 bouyer {
2705 1.18 drochner struct pciide_channel *cp;
2706 1.41 bouyer int channel;
2707 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2708 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2709 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2710 1.18 drochner bus_size_t cmdsize, ctlsize;
2711 1.68.2.27 he pcitag_t pchb_tag;
2712 1.68.2.27 he pcireg_t pchb_id, pchb_class;
2713 1.9 bouyer
2714 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2715 1.18 drochner return;
2716 1.41 bouyer printf("%s: bus-master DMA support present",
2717 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2718 1.41 bouyer pciide_mapreg_dma(sc, pa);
2719 1.41 bouyer printf("\n");
2720 1.68.2.27 he
2721 1.68.2.27 he /* get a PCI tag for the host bridge (function 0 of the same device) */
2722 1.68.2.27 he pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2723 1.68.2.27 he /* and read ID and rev of the ISA bridge */
2724 1.68.2.27 he pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
2725 1.68.2.27 he pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
2726 1.68.2.27 he
2727 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2728 1.67 bouyer WDC_CAPABILITY_MODE;
2729 1.51 bouyer if (sc->sc_dma_ok) {
2730 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2731 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2732 1.68.2.27 he /*
2733 1.68.2.27 he * controllers associated to a rev 0x2 530 Host to PCI Bridge
2734 1.68.2.27 he * have problems with UDMA (info provided by Christos)
2735 1.68.2.27 he */
2736 1.68.2.27 he if (rev >= 0xd0 &&
2737 1.68.2.27 he (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
2738 1.68.2.27 he PCI_REVISION(pchb_class) >= 0x03))
2739 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2740 1.51 bouyer }
2741 1.9 bouyer
2742 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2743 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2744 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2745 1.51 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2746 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2747 1.15 bouyer
2748 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2749 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2750 1.28 bouyer
2751 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2752 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2753 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2754 1.41 bouyer
2755 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2756 1.41 bouyer cp = &sc->pciide_channels[channel];
2757 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2758 1.41 bouyer continue;
2759 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2760 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2761 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2762 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2763 1.46 mycroft continue;
2764 1.41 bouyer }
2765 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2766 1.41 bouyer pciide_pci_intr);
2767 1.41 bouyer if (cp->hw_ok == 0)
2768 1.41 bouyer continue;
2769 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2770 1.41 bouyer if (channel == 0)
2771 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2772 1.41 bouyer else
2773 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2774 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2775 1.41 bouyer sis_ctr0);
2776 1.41 bouyer }
2777 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2778 1.41 bouyer if (cp->hw_ok == 0)
2779 1.41 bouyer continue;
2780 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2781 1.41 bouyer }
2782 1.28 bouyer }
2783 1.28 bouyer
2784 1.28 bouyer void
2785 1.28 bouyer sis_setup_channel(chp)
2786 1.15 bouyer struct channel_softc *chp;
2787 1.28 bouyer {
2788 1.15 bouyer struct ata_drive_datas *drvp;
2789 1.28 bouyer int drive;
2790 1.18 drochner u_int32_t sis_tim;
2791 1.18 drochner u_int32_t idedma_ctl;
2792 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2793 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2794 1.15 bouyer
2795 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2796 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2797 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2798 1.28 bouyer DEBUG_PROBE);
2799 1.28 bouyer sis_tim = 0;
2800 1.18 drochner idedma_ctl = 0;
2801 1.28 bouyer /* setup DMA if needed */
2802 1.28 bouyer pciide_channel_dma_setup(cp);
2803 1.28 bouyer
2804 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2805 1.28 bouyer drvp = &chp->ch_drive[drive];
2806 1.28 bouyer /* If no drive, skip */
2807 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2808 1.28 bouyer continue;
2809 1.28 bouyer /* add timing values, setup DMA if needed */
2810 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2811 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2812 1.28 bouyer goto pio;
2813 1.28 bouyer
2814 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2815 1.28 bouyer /* use Ultra/DMA */
2816 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2817 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2818 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2819 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2820 1.28 bouyer } else {
2821 1.28 bouyer /*
2822 1.28 bouyer * use Multiword DMA
2823 1.28 bouyer * Timings will be used for both PIO and DMA,
2824 1.28 bouyer * so adjust DMA mode if needed
2825 1.28 bouyer */
2826 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2827 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2828 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2829 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2830 1.32 bouyer drvp->PIO_mode - 2 : 0;
2831 1.28 bouyer if (drvp->DMA_mode == 0)
2832 1.28 bouyer drvp->PIO_mode = 0;
2833 1.28 bouyer }
2834 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2835 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2836 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2837 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2838 1.28 bouyer SIS_TIM_REC_OFF(drive);
2839 1.28 bouyer }
2840 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2841 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2842 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2843 1.18 drochner if (idedma_ctl != 0) {
2844 1.18 drochner /* Add software bits in status register */
2845 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2846 1.18 drochner IDEDMA_CTL, idedma_ctl);
2847 1.18 drochner }
2848 1.28 bouyer pciide_print_modes(cp);
2849 1.18 drochner }
2850 1.18 drochner
2851 1.18 drochner void
2852 1.41 bouyer acer_chip_map(sc, pa)
2853 1.41 bouyer struct pciide_softc *sc;
2854 1.18 drochner struct pci_attach_args *pa;
2855 1.41 bouyer {
2856 1.18 drochner struct pciide_channel *cp;
2857 1.41 bouyer int channel;
2858 1.41 bouyer pcireg_t cr, interface;
2859 1.18 drochner bus_size_t cmdsize, ctlsize;
2860 1.68.2.21 he pcireg_t rev = PCI_REVISION(pa->pa_class);
2861 1.18 drochner
2862 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2863 1.18 drochner return;
2864 1.41 bouyer printf("%s: bus-master DMA support present",
2865 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2866 1.41 bouyer pciide_mapreg_dma(sc, pa);
2867 1.41 bouyer printf("\n");
2868 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2869 1.67 bouyer WDC_CAPABILITY_MODE;
2870 1.67 bouyer if (sc->sc_dma_ok) {
2871 1.68.2.21 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2872 1.68.2.21 he if (rev >= 0x20)
2873 1.68.2.21 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2874 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2875 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2876 1.67 bouyer }
2877 1.41 bouyer
2878 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2879 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2880 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2881 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2882 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2883 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2884 1.30 bouyer
2885 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2886 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2887 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2888 1.30 bouyer
2889 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2890 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2891 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2892 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2893 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2894 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2895 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2896 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2897 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2898 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2899 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2900 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2901 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2902 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2903 1.41 bouyer PCI_CLASS_REG));
2904 1.41 bouyer
2905 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2906 1.41 bouyer cp = &sc->pciide_channels[channel];
2907 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2908 1.41 bouyer continue;
2909 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2910 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2911 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2912 1.41 bouyer continue;
2913 1.41 bouyer }
2914 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2915 1.41 bouyer acer_pci_intr);
2916 1.41 bouyer if (cp->hw_ok == 0)
2917 1.41 bouyer continue;
2918 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2919 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2920 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2921 1.41 bouyer PCI_CLASS_REG, cr);
2922 1.41 bouyer }
2923 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2924 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2925 1.30 bouyer }
2926 1.30 bouyer }
2927 1.30 bouyer
2928 1.30 bouyer void
2929 1.30 bouyer acer_setup_channel(chp)
2930 1.30 bouyer struct channel_softc *chp;
2931 1.30 bouyer {
2932 1.30 bouyer struct ata_drive_datas *drvp;
2933 1.30 bouyer int drive;
2934 1.30 bouyer u_int32_t acer_fifo_udma;
2935 1.30 bouyer u_int32_t idedma_ctl;
2936 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2937 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2938 1.30 bouyer
2939 1.30 bouyer idedma_ctl = 0;
2940 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2941 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2942 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2943 1.30 bouyer /* setup DMA if needed */
2944 1.30 bouyer pciide_channel_dma_setup(cp);
2945 1.30 bouyer
2946 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2947 1.30 bouyer drvp = &chp->ch_drive[drive];
2948 1.30 bouyer /* If no drive, skip */
2949 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2950 1.30 bouyer continue;
2951 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2952 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2953 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2954 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2955 1.30 bouyer /* clear FIFO/DMA mode */
2956 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2957 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2958 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2959 1.30 bouyer
2960 1.30 bouyer /* add timing values, setup DMA if needed */
2961 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2962 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2963 1.30 bouyer acer_fifo_udma |=
2964 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2965 1.30 bouyer goto pio;
2966 1.30 bouyer }
2967 1.30 bouyer
2968 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2969 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2970 1.30 bouyer /* use Ultra/DMA */
2971 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2972 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2973 1.30 bouyer acer_fifo_udma |=
2974 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2975 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2976 1.30 bouyer } else {
2977 1.30 bouyer /*
2978 1.30 bouyer * use Multiword DMA
2979 1.30 bouyer * Timings will be used for both PIO and DMA,
2980 1.30 bouyer * so adjust DMA mode if needed
2981 1.30 bouyer */
2982 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2983 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2984 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2985 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2986 1.32 bouyer drvp->PIO_mode - 2 : 0;
2987 1.30 bouyer if (drvp->DMA_mode == 0)
2988 1.30 bouyer drvp->PIO_mode = 0;
2989 1.30 bouyer }
2990 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2991 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2992 1.30 bouyer ACER_IDETIM(chp->channel, drive),
2993 1.30 bouyer acer_pio[drvp->PIO_mode]);
2994 1.30 bouyer }
2995 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2996 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2997 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2998 1.30 bouyer if (idedma_ctl != 0) {
2999 1.30 bouyer /* Add software bits in status register */
3000 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3001 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3002 1.30 bouyer }
3003 1.30 bouyer pciide_print_modes(cp);
3004 1.30 bouyer }
3005 1.30 bouyer
3006 1.41 bouyer int
3007 1.41 bouyer acer_pci_intr(arg)
3008 1.41 bouyer void *arg;
3009 1.41 bouyer {
3010 1.41 bouyer struct pciide_softc *sc = arg;
3011 1.41 bouyer struct pciide_channel *cp;
3012 1.41 bouyer struct channel_softc *wdc_cp;
3013 1.41 bouyer int i, rv, crv;
3014 1.41 bouyer u_int32_t chids;
3015 1.41 bouyer
3016 1.41 bouyer rv = 0;
3017 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3018 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3019 1.41 bouyer cp = &sc->pciide_channels[i];
3020 1.41 bouyer wdc_cp = &cp->wdc_channel;
3021 1.41 bouyer /* If a compat channel skip. */
3022 1.41 bouyer if (cp->compat)
3023 1.41 bouyer continue;
3024 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3025 1.41 bouyer crv = wdcintr(wdc_cp);
3026 1.41 bouyer if (crv == 0)
3027 1.41 bouyer printf("%s:%d: bogus intr\n",
3028 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3029 1.41 bouyer else
3030 1.41 bouyer rv = 1;
3031 1.41 bouyer }
3032 1.41 bouyer }
3033 1.41 bouyer return rv;
3034 1.41 bouyer }
3035 1.41 bouyer
3036 1.67 bouyer void
3037 1.67 bouyer hpt_chip_map(sc, pa)
3038 1.67 bouyer struct pciide_softc *sc;
3039 1.67 bouyer struct pci_attach_args *pa;
3040 1.67 bouyer {
3041 1.67 bouyer struct pciide_channel *cp;
3042 1.67 bouyer int i, compatchan, revision;
3043 1.67 bouyer pcireg_t interface;
3044 1.67 bouyer bus_size_t cmdsize, ctlsize;
3045 1.67 bouyer
3046 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3047 1.67 bouyer return;
3048 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3049 1.68.2.24 he printf(": Triones/Highpoint ");
3050 1.68.2.24 he if (revision == HPT370_REV)
3051 1.68.2.24 he printf("HPT370 IDE Controller\n");
3052 1.68.2.28 he else if (revision == HPT370A_REV)
3053 1.68.2.28 he printf("HPT370A IDE Controller\n");
3054 1.68.2.28 he else if (revision == HPT366_REV)
3055 1.68.2.24 he printf("HPT366 IDE Controller\n");
3056 1.68.2.28 he else
3057 1.68.2.28 he printf("unknown HPT IDE controller rev %d\n", revision);
3058 1.67 bouyer
3059 1.67 bouyer /*
3060 1.67 bouyer * when the chip is in native mode it identifies itself as a
3061 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3062 1.67 bouyer */
3063 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3064 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3065 1.67 bouyer } else {
3066 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3067 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3068 1.68.2.28 he if (revision == HPT370_REV || revision == HPT370A_REV)
3069 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3070 1.67 bouyer }
3071 1.67 bouyer
3072 1.67 bouyer printf("%s: bus-master DMA support present",
3073 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3074 1.67 bouyer pciide_mapreg_dma(sc, pa);
3075 1.67 bouyer printf("\n");
3076 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3077 1.67 bouyer WDC_CAPABILITY_MODE;
3078 1.67 bouyer if (sc->sc_dma_ok) {
3079 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3080 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3081 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3082 1.67 bouyer }
3083 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3084 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3085 1.67 bouyer
3086 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3087 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3088 1.67 bouyer if (revision == HPT366_REV) {
3089 1.68.2.16 he sc->sc_wdcdev.UDMA_cap = 4;
3090 1.67 bouyer /*
3091 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3092 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3093 1.67 bouyer * with the real channel
3094 1.67 bouyer */
3095 1.67 bouyer if (pa->pa_function == 0) {
3096 1.67 bouyer compatchan = 0;
3097 1.67 bouyer } else if (pa->pa_function == 1) {
3098 1.67 bouyer compatchan = 1;
3099 1.67 bouyer } else {
3100 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3101 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3102 1.67 bouyer return;
3103 1.67 bouyer }
3104 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3105 1.67 bouyer } else {
3106 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3107 1.68.2.16 he sc->sc_wdcdev.UDMA_cap = 5;
3108 1.67 bouyer }
3109 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3110 1.68.2.4 bouyer cp = &sc->pciide_channels[i];
3111 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3112 1.67 bouyer compatchan = i;
3113 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3114 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3115 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3116 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3117 1.67 bouyer continue;
3118 1.67 bouyer }
3119 1.67 bouyer }
3120 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3121 1.67 bouyer continue;
3122 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3123 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3124 1.67 bouyer &ctlsize, hpt_pci_intr);
3125 1.67 bouyer } else {
3126 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3127 1.67 bouyer &cmdsize, &ctlsize);
3128 1.67 bouyer }
3129 1.67 bouyer if (cp->hw_ok == 0)
3130 1.67 bouyer return;
3131 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3132 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3133 1.67 bouyer wdcattach(&cp->wdc_channel);
3134 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3135 1.67 bouyer }
3136 1.68.2.28 he if (revision == HPT370_REV || revision == HPT370A_REV) {
3137 1.68.2.9 bouyer /*
3138 1.68.2.9 bouyer * HPT370_REV has a bit to disable interrupts, make sure
3139 1.68.2.9 bouyer * to clear it
3140 1.68.2.9 bouyer */
3141 1.68.2.9 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3142 1.68.2.9 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3143 1.68.2.9 bouyer ~HPT_CSEL_IRQDIS);
3144 1.68.2.9 bouyer }
3145 1.67 bouyer return;
3146 1.67 bouyer }
3147 1.67 bouyer
3148 1.67 bouyer void
3149 1.67 bouyer hpt_setup_channel(chp)
3150 1.67 bouyer struct channel_softc *chp;
3151 1.67 bouyer {
3152 1.67 bouyer struct ata_drive_datas *drvp;
3153 1.67 bouyer int drive;
3154 1.67 bouyer int cable;
3155 1.67 bouyer u_int32_t before, after;
3156 1.67 bouyer u_int32_t idedma_ctl;
3157 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3158 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3159 1.67 bouyer
3160 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3161 1.67 bouyer
3162 1.67 bouyer /* setup DMA if needed */
3163 1.67 bouyer pciide_channel_dma_setup(cp);
3164 1.67 bouyer
3165 1.67 bouyer idedma_ctl = 0;
3166 1.67 bouyer
3167 1.67 bouyer /* Per drive settings */
3168 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3169 1.67 bouyer drvp = &chp->ch_drive[drive];
3170 1.67 bouyer /* If no drive, skip */
3171 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3172 1.67 bouyer continue;
3173 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3174 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3175 1.67 bouyer
3176 1.67 bouyer /* add timing values, setup DMA if needed */
3177 1.67 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3178 1.68.2.16 he /* use Ultra/DMA */
3179 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
3180 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3181 1.67 bouyer drvp->UDMA_mode > 2)
3182 1.67 bouyer drvp->UDMA_mode = 2;
3183 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3184 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
3185 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3186 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3187 1.67 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3188 1.67 bouyer /*
3189 1.67 bouyer * use Multiword DMA.
3190 1.67 bouyer * Timings will be used for both PIO and DMA, so adjust
3191 1.67 bouyer * DMA mode if needed
3192 1.67 bouyer */
3193 1.67 bouyer if (drvp->PIO_mode >= 3 &&
3194 1.67 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3195 1.67 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
3196 1.67 bouyer }
3197 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3198 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
3199 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3200 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3201 1.67 bouyer } else {
3202 1.67 bouyer /* PIO only */
3203 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3204 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3205 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3206 1.67 bouyer }
3207 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3208 1.67 bouyer HPT_IDETIM(chp->channel, drive), after);
3209 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3210 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3211 1.67 bouyer after, before), DEBUG_PROBE);
3212 1.67 bouyer }
3213 1.67 bouyer if (idedma_ctl != 0) {
3214 1.67 bouyer /* Add software bits in status register */
3215 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3216 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3217 1.67 bouyer }
3218 1.67 bouyer pciide_print_modes(cp);
3219 1.67 bouyer }
3220 1.67 bouyer
3221 1.67 bouyer int
3222 1.67 bouyer hpt_pci_intr(arg)
3223 1.67 bouyer void *arg;
3224 1.67 bouyer {
3225 1.67 bouyer struct pciide_softc *sc = arg;
3226 1.67 bouyer struct pciide_channel *cp;
3227 1.67 bouyer struct channel_softc *wdc_cp;
3228 1.67 bouyer int rv = 0;
3229 1.67 bouyer int dmastat, i, crv;
3230 1.67 bouyer
3231 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3232 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3233 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3234 1.67 bouyer if((dmastat & IDEDMA_CTL_INTR) == 0)
3235 1.67 bouyer continue;
3236 1.67 bouyer cp = &sc->pciide_channels[i];
3237 1.67 bouyer wdc_cp = &cp->wdc_channel;
3238 1.67 bouyer crv = wdcintr(wdc_cp);
3239 1.67 bouyer if (crv == 0) {
3240 1.67 bouyer printf("%s:%d: bogus intr\n",
3241 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3242 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3243 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3244 1.67 bouyer } else
3245 1.67 bouyer rv = 1;
3246 1.67 bouyer }
3247 1.67 bouyer return rv;
3248 1.67 bouyer }
3249 1.67 bouyer
3250 1.67 bouyer
3251 1.68.2.22 he /* Macros to test product */
3252 1.68.2.13 enami #define PDC_IS_262(sc) \
3253 1.68.2.13 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3254 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3255 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3256 1.68.2.22 he #define PDC_IS_265(sc) \
3257 1.68.2.22 he ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3258 1.68.2.22 he (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3259 1.48 bouyer
3260 1.30 bouyer void
3261 1.41 bouyer pdc202xx_chip_map(sc, pa)
3262 1.41 bouyer struct pciide_softc *sc;
3263 1.30 bouyer struct pci_attach_args *pa;
3264 1.41 bouyer {
3265 1.30 bouyer struct pciide_channel *cp;
3266 1.41 bouyer int channel;
3267 1.41 bouyer pcireg_t interface, st, mode;
3268 1.30 bouyer bus_size_t cmdsize, ctlsize;
3269 1.41 bouyer
3270 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3271 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
3272 1.41 bouyer DEBUG_PROBE);
3273 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3274 1.41 bouyer return;
3275 1.41 bouyer
3276 1.41 bouyer /* turn off RAID mode */
3277 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
3278 1.31 bouyer
3279 1.31 bouyer /*
3280 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3281 1.41 bouyer * mode. We have to fake interface
3282 1.31 bouyer */
3283 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3284 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
3285 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3286 1.41 bouyer
3287 1.41 bouyer printf("%s: bus-master DMA support present",
3288 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3289 1.41 bouyer pciide_mapreg_dma(sc, pa);
3290 1.41 bouyer printf("\n");
3291 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3292 1.41 bouyer WDC_CAPABILITY_MODE;
3293 1.67 bouyer if (sc->sc_dma_ok) {
3294 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3295 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3296 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3297 1.67 bouyer }
3298 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3299 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3300 1.68.2.22 he if (PDC_IS_265(sc))
3301 1.68.2.22 he sc->sc_wdcdev.UDMA_cap = 5;
3302 1.68.2.22 he else if (PDC_IS_262(sc))
3303 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3304 1.41 bouyer else
3305 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3306 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3307 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3308 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3309 1.41 bouyer
3310 1.41 bouyer /* setup failsafe defaults */
3311 1.41 bouyer mode = 0;
3312 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3313 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3314 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3315 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3316 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3317 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3318 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3319 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3320 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3321 1.41 bouyer DEBUG_PROBE);
3322 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3323 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
3324 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3325 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3326 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3327 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3328 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3329 1.41 bouyer mode);
3330 1.41 bouyer }
3331 1.41 bouyer
3332 1.41 bouyer mode = PDC2xx_SCR_DMA;
3333 1.68.2.23 he if (PDC_IS_262(sc)) {
3334 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3335 1.48 bouyer } else {
3336 1.48 bouyer /* the BIOS set it up this way */
3337 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3338 1.48 bouyer }
3339 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3340 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3341 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3342 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3343 1.41 bouyer DEBUG_PROBE);
3344 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3345 1.41 bouyer
3346 1.41 bouyer /* controller initial state register is OK even without BIOS */
3347 1.48 bouyer /* Set DMA mode to IDE DMA compatibility */
3348 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3349 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3350 1.41 bouyer DEBUG_PROBE);
3351 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3352 1.41 bouyer mode | 0x1);
3353 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3354 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3355 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3356 1.41 bouyer mode | 0x1);
3357 1.41 bouyer
3358 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3359 1.41 bouyer cp = &sc->pciide_channels[channel];
3360 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3361 1.41 bouyer continue;
3362 1.48 bouyer if ((st & (PDC_IS_262(sc) ?
3363 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3364 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3365 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3366 1.41 bouyer continue;
3367 1.41 bouyer }
3368 1.68.2.22 he if (PDC_IS_265(sc))
3369 1.68.2.22 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3370 1.68.2.22 he pdc20265_pci_intr);
3371 1.68.2.22 he else
3372 1.68.2.22 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3373 1.68.2.22 he pdc202xx_pci_intr);
3374 1.41 bouyer if (cp->hw_ok == 0)
3375 1.41 bouyer continue;
3376 1.60 gmcgarry if (pciide_chan_candisable(cp))
3377 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3378 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3379 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3380 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3381 1.41 bouyer }
3382 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3383 1.41 bouyer DEBUG_PROBE);
3384 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3385 1.41 bouyer return;
3386 1.41 bouyer }
3387 1.41 bouyer
3388 1.41 bouyer void
3389 1.41 bouyer pdc202xx_setup_channel(chp)
3390 1.41 bouyer struct channel_softc *chp;
3391 1.41 bouyer {
3392 1.41 bouyer struct ata_drive_datas *drvp;
3393 1.41 bouyer int drive;
3394 1.48 bouyer pcireg_t mode, st;
3395 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3396 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3397 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3398 1.48 bouyer int channel = chp->channel;
3399 1.41 bouyer
3400 1.41 bouyer /* setup DMA if needed */
3401 1.41 bouyer pciide_channel_dma_setup(cp);
3402 1.30 bouyer
3403 1.41 bouyer idedma_ctl = 0;
3404 1.68.2.22 he WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3405 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname,
3406 1.68.2.22 he bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3407 1.68.2.22 he DEBUG_PROBE);
3408 1.48 bouyer
3409 1.48 bouyer /* Per channel settings */
3410 1.48 bouyer if (PDC_IS_262(sc)) {
3411 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3412 1.48 bouyer PDC262_U66);
3413 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3414 1.48 bouyer /* Trimm UDMA mode */
3415 1.68.2.1 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3416 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3417 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3418 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3419 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3420 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3421 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3422 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3423 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3424 1.48 bouyer }
3425 1.48 bouyer /* Set U66 if needed */
3426 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3427 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3428 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3429 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3430 1.48 bouyer scr |= PDC262_U66_EN(channel);
3431 1.48 bouyer else
3432 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3433 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3434 1.48 bouyer PDC262_U66, scr);
3435 1.68.2.22 he WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3436 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, channel,
3437 1.68.2.22 he bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3438 1.68.2.22 he PDC262_ATAPI(channel))), DEBUG_PROBE);
3439 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3440 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3441 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3442 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3443 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3444 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3445 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3446 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3447 1.48 bouyer atapi = 0;
3448 1.48 bouyer else
3449 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3450 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3451 1.48 bouyer PDC262_ATAPI(channel), atapi);
3452 1.48 bouyer }
3453 1.48 bouyer }
3454 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3455 1.41 bouyer drvp = &chp->ch_drive[drive];
3456 1.41 bouyer /* If no drive, skip */
3457 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3458 1.41 bouyer continue;
3459 1.48 bouyer mode = 0;
3460 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3461 1.68.2.16 he /* use Ultra/DMA */
3462 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
3463 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3464 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3465 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3466 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3467 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3468 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3469 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3470 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3471 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3472 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3473 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3474 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3475 1.41 bouyer } else {
3476 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3477 1.41 bouyer pdc2xx_dma_mb[0]);
3478 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3479 1.41 bouyer pdc2xx_dma_mc[0]);
3480 1.41 bouyer }
3481 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3482 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3483 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3484 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3485 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3486 1.48 bouyer if (drvp->PIO_mode >= 3) {
3487 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3488 1.48 bouyer if (drive == 0)
3489 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3490 1.48 bouyer }
3491 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3492 1.41 bouyer "timings 0x%x\n",
3493 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3494 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3495 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3496 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3497 1.41 bouyer }
3498 1.41 bouyer if (idedma_ctl != 0) {
3499 1.41 bouyer /* Add software bits in status register */
3500 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3501 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3502 1.30 bouyer }
3503 1.41 bouyer pciide_print_modes(cp);
3504 1.41 bouyer }
3505 1.41 bouyer
3506 1.41 bouyer int
3507 1.41 bouyer pdc202xx_pci_intr(arg)
3508 1.41 bouyer void *arg;
3509 1.41 bouyer {
3510 1.41 bouyer struct pciide_softc *sc = arg;
3511 1.41 bouyer struct pciide_channel *cp;
3512 1.41 bouyer struct channel_softc *wdc_cp;
3513 1.41 bouyer int i, rv, crv;
3514 1.41 bouyer u_int32_t scr;
3515 1.30 bouyer
3516 1.41 bouyer rv = 0;
3517 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3518 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3519 1.41 bouyer cp = &sc->pciide_channels[i];
3520 1.41 bouyer wdc_cp = &cp->wdc_channel;
3521 1.41 bouyer /* If a compat channel skip. */
3522 1.41 bouyer if (cp->compat)
3523 1.41 bouyer continue;
3524 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3525 1.41 bouyer crv = wdcintr(wdc_cp);
3526 1.41 bouyer if (crv == 0)
3527 1.68.2.22 he printf("%s:%d: bogus intr (reg 0x%x)\n",
3528 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
3529 1.41 bouyer else
3530 1.41 bouyer rv = 1;
3531 1.41 bouyer }
3532 1.68.2.22 he }
3533 1.68.2.22 he return rv;
3534 1.68.2.22 he }
3535 1.68.2.22 he
3536 1.68.2.22 he int
3537 1.68.2.22 he pdc20265_pci_intr(arg)
3538 1.68.2.22 he void *arg;
3539 1.68.2.22 he {
3540 1.68.2.22 he struct pciide_softc *sc = arg;
3541 1.68.2.22 he struct pciide_channel *cp;
3542 1.68.2.22 he struct channel_softc *wdc_cp;
3543 1.68.2.22 he int i, rv, crv;
3544 1.68.2.22 he u_int32_t dmastat;
3545 1.68.2.22 he
3546 1.68.2.22 he rv = 0;
3547 1.68.2.22 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3548 1.68.2.22 he cp = &sc->pciide_channels[i];
3549 1.68.2.22 he wdc_cp = &cp->wdc_channel;
3550 1.68.2.22 he /* If a compat channel skip. */
3551 1.68.2.22 he if (cp->compat)
3552 1.68.2.22 he continue;
3553 1.68.2.22 he /*
3554 1.68.2.22 he * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
3555 1.68.2.22 he * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
3556 1.68.2.22 he * So use it instead (requires 2 reg reads instead of 1,
3557 1.68.2.22 he * but we can't do it another way).
3558 1.68.2.22 he */
3559 1.68.2.22 he dmastat = bus_space_read_1(sc->sc_dma_iot,
3560 1.68.2.22 he sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3561 1.68.2.22 he if((dmastat & IDEDMA_CTL_INTR) == 0)
3562 1.68.2.22 he continue;
3563 1.68.2.22 he crv = wdcintr(wdc_cp);
3564 1.68.2.22 he if (crv == 0)
3565 1.68.2.22 he printf("%s:%d: bogus intr\n",
3566 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3567 1.68.2.22 he else
3568 1.68.2.22 he rv = 1;
3569 1.15 bouyer }
3570 1.41 bouyer return rv;
3571 1.59 scw }
3572 1.59 scw
3573 1.59 scw void
3574 1.59 scw opti_chip_map(sc, pa)
3575 1.59 scw struct pciide_softc *sc;
3576 1.59 scw struct pci_attach_args *pa;
3577 1.59 scw {
3578 1.59 scw struct pciide_channel *cp;
3579 1.59 scw bus_size_t cmdsize, ctlsize;
3580 1.59 scw pcireg_t interface;
3581 1.59 scw u_int8_t init_ctrl;
3582 1.59 scw int channel;
3583 1.59 scw
3584 1.59 scw if (pciide_chipen(sc, pa) == 0)
3585 1.59 scw return;
3586 1.59 scw printf("%s: bus-master DMA support present",
3587 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3588 1.68.2.26 he
3589 1.68.2.26 he /*
3590 1.68.2.26 he * XXXSCW:
3591 1.68.2.26 he * There seem to be a couple of buggy revisions/implementations
3592 1.68.2.26 he * of the OPTi pciide chipset. This kludge seems to fix one of
3593 1.68.2.26 he * the reported problems (PR/11644) but still fails for the
3594 1.68.2.26 he * other (PR/13151), although the latter may be due to other
3595 1.68.2.26 he * issues too...
3596 1.68.2.26 he */
3597 1.68.2.26 he if (PCI_REVISION(pa->pa_class) <= 0x12) {
3598 1.68.2.26 he printf(" but disabled due to chip rev. <= 0x12");
3599 1.68.2.26 he sc->sc_dma_ok = 0;
3600 1.68.2.26 he sc->sc_wdcdev.cap = 0;
3601 1.68.2.26 he } else {
3602 1.68.2.26 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
3603 1.68.2.26 he pciide_mapreg_dma(sc, pa);
3604 1.68.2.26 he }
3605 1.59 scw printf("\n");
3606 1.59 scw
3607 1.68.2.26 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
3608 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3609 1.59 scw if (sc->sc_dma_ok) {
3610 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3611 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3612 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3613 1.59 scw }
3614 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3615 1.59 scw
3616 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3617 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3618 1.59 scw
3619 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3620 1.59 scw OPTI_REG_INIT_CONTROL);
3621 1.59 scw
3622 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3623 1.59 scw
3624 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3625 1.59 scw cp = &sc->pciide_channels[channel];
3626 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3627 1.59 scw continue;
3628 1.59 scw if (channel == 1 &&
3629 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3630 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3631 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3632 1.59 scw continue;
3633 1.59 scw }
3634 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3635 1.59 scw pciide_pci_intr);
3636 1.59 scw if (cp->hw_ok == 0)
3637 1.59 scw continue;
3638 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3639 1.59 scw if (cp->hw_ok == 0)
3640 1.59 scw continue;
3641 1.59 scw opti_setup_channel(&cp->wdc_channel);
3642 1.59 scw }
3643 1.59 scw }
3644 1.59 scw
3645 1.59 scw void
3646 1.59 scw opti_setup_channel(chp)
3647 1.59 scw struct channel_softc *chp;
3648 1.59 scw {
3649 1.59 scw struct ata_drive_datas *drvp;
3650 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3651 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3652 1.66 scw int drive, spd;
3653 1.59 scw int mode[2];
3654 1.59 scw u_int8_t rv, mr;
3655 1.59 scw
3656 1.59 scw /*
3657 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3658 1.59 scw * Miscellaneous Register are always zero initially.
3659 1.59 scw */
3660 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3661 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3662 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3663 1.59 scw OPTI_MISC_INDEX_MASK);
3664 1.59 scw
3665 1.59 scw /* Prime the control register before setting timing values */
3666 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3667 1.59 scw
3668 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3669 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3670 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3671 1.66 scw
3672 1.59 scw /* setup DMA if needed */
3673 1.59 scw pciide_channel_dma_setup(cp);
3674 1.59 scw
3675 1.59 scw for (drive = 0; drive < 2; drive++) {
3676 1.59 scw drvp = &chp->ch_drive[drive];
3677 1.59 scw /* If no drive, skip */
3678 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3679 1.59 scw mode[drive] = -1;
3680 1.59 scw continue;
3681 1.59 scw }
3682 1.59 scw
3683 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3684 1.59 scw /*
3685 1.59 scw * Timings will be used for both PIO and DMA,
3686 1.59 scw * so adjust DMA mode if needed
3687 1.59 scw */
3688 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3689 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3690 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3691 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3692 1.59 scw drvp->PIO_mode - 2 : 0;
3693 1.59 scw if (drvp->DMA_mode == 0)
3694 1.59 scw drvp->PIO_mode = 0;
3695 1.59 scw
3696 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3697 1.59 scw } else
3698 1.59 scw mode[drive] = drvp->PIO_mode;
3699 1.59 scw
3700 1.59 scw if (drive && mode[0] >= 0 &&
3701 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3702 1.59 scw /*
3703 1.59 scw * Can't have two drives using different values
3704 1.59 scw * for `Address Setup Time'.
3705 1.59 scw * Slow down the faster drive to compensate.
3706 1.59 scw */
3707 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3708 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3709 1.59 scw
3710 1.59 scw mode[d] = mode[1-d];
3711 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3712 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3713 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3714 1.59 scw }
3715 1.59 scw }
3716 1.59 scw
3717 1.59 scw for (drive = 0; drive < 2; drive++) {
3718 1.59 scw int m;
3719 1.59 scw if ((m = mode[drive]) < 0)
3720 1.59 scw continue;
3721 1.59 scw
3722 1.59 scw /* Set the Address Setup Time and select appropriate index */
3723 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3724 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3725 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3726 1.59 scw
3727 1.59 scw /* Set the pulse width and recovery timing parameters */
3728 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3729 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3730 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3731 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3732 1.59 scw
3733 1.59 scw /* Set the Enhanced Mode register appropriately */
3734 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3735 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3736 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3737 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3738 1.59 scw }
3739 1.59 scw
3740 1.59 scw /* Finally, enable the timings */
3741 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3742 1.59 scw
3743 1.59 scw pciide_print_modes(cp);
3744 1.68.2.30 he }
3745 1.68.2.30 he
3746 1.68.2.30 he #define ACARD_IS_850(sc) \
3747 1.68.2.30 he ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
3748 1.68.2.30 he
3749 1.68.2.30 he void
3750 1.68.2.30 he acard_chip_map(sc, pa)
3751 1.68.2.30 he struct pciide_softc *sc;
3752 1.68.2.30 he struct pci_attach_args *pa;
3753 1.68.2.30 he {
3754 1.68.2.30 he struct pciide_channel *cp;
3755 1.68.2.30 he int i;
3756 1.68.2.30 he pcireg_t interface;
3757 1.68.2.30 he bus_size_t cmdsize, ctlsize;
3758 1.68.2.30 he
3759 1.68.2.30 he if (pciide_chipen(sc, pa) == 0)
3760 1.68.2.30 he return;
3761 1.68.2.30 he
3762 1.68.2.30 he /*
3763 1.68.2.30 he * when the chip is in native mode it identifies itself as a
3764 1.68.2.30 he * 'misc mass storage'. Fake interface in this case.
3765 1.68.2.30 he */
3766 1.68.2.30 he if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3767 1.68.2.30 he interface = PCI_INTERFACE(pa->pa_class);
3768 1.68.2.30 he } else {
3769 1.68.2.30 he interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3770 1.68.2.30 he PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3771 1.68.2.30 he }
3772 1.68.2.30 he
3773 1.68.2.30 he printf("%s: bus-master DMA support present",
3774 1.68.2.30 he sc->sc_wdcdev.sc_dev.dv_xname);
3775 1.68.2.30 he pciide_mapreg_dma(sc, pa);
3776 1.68.2.30 he printf("\n");
3777 1.68.2.30 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3778 1.68.2.30 he WDC_CAPABILITY_MODE;
3779 1.68.2.30 he
3780 1.68.2.30 he if (sc->sc_dma_ok) {
3781 1.68.2.30 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3782 1.68.2.30 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3783 1.68.2.30 he sc->sc_wdcdev.irqack = pciide_irqack;
3784 1.68.2.30 he }
3785 1.68.2.30 he sc->sc_wdcdev.PIO_cap = 4;
3786 1.68.2.30 he sc->sc_wdcdev.DMA_cap = 2;
3787 1.68.2.30 he sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
3788 1.68.2.30 he
3789 1.68.2.30 he sc->sc_wdcdev.set_modes = acard_setup_channel;
3790 1.68.2.30 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3791 1.68.2.30 he sc->sc_wdcdev.nchannels = 2;
3792 1.68.2.30 he
3793 1.68.2.30 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3794 1.68.2.30 he cp = &sc->pciide_channels[i];
3795 1.68.2.30 he if (pciide_chansetup(sc, i, interface) == 0)
3796 1.68.2.30 he continue;
3797 1.68.2.30 he if (interface & PCIIDE_INTERFACE_PCI(i)) {
3798 1.68.2.30 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3799 1.68.2.30 he &ctlsize, pciide_pci_intr);
3800 1.68.2.30 he } else {
3801 1.68.2.30 he cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
3802 1.68.2.30 he &cmdsize, &ctlsize);
3803 1.68.2.30 he }
3804 1.68.2.30 he if (cp->hw_ok == 0)
3805 1.68.2.30 he return;
3806 1.68.2.30 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3807 1.68.2.30 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3808 1.68.2.30 he wdcattach(&cp->wdc_channel);
3809 1.68.2.30 he acard_setup_channel(&cp->wdc_channel);
3810 1.68.2.30 he }
3811 1.68.2.30 he if (!ACARD_IS_850(sc)) {
3812 1.68.2.30 he u_int32_t reg;
3813 1.68.2.30 he reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
3814 1.68.2.30 he reg &= ~ATP860_CTRL_INT;
3815 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
3816 1.68.2.30 he }
3817 1.68.2.30 he }
3818 1.68.2.30 he
3819 1.68.2.30 he void
3820 1.68.2.30 he acard_setup_channel(chp)
3821 1.68.2.30 he struct channel_softc *chp;
3822 1.68.2.30 he {
3823 1.68.2.30 he struct ata_drive_datas *drvp;
3824 1.68.2.30 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3825 1.68.2.30 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3826 1.68.2.30 he int channel = chp->channel;
3827 1.68.2.30 he int drive;
3828 1.68.2.30 he u_int32_t idetime, udma_mode;
3829 1.68.2.30 he u_int32_t idedma_ctl;
3830 1.68.2.30 he
3831 1.68.2.30 he /* setup DMA if needed */
3832 1.68.2.30 he pciide_channel_dma_setup(cp);
3833 1.68.2.30 he
3834 1.68.2.30 he if (ACARD_IS_850(sc)) {
3835 1.68.2.30 he idetime = 0;
3836 1.68.2.30 he udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
3837 1.68.2.30 he udma_mode &= ~ATP850_UDMA_MASK(channel);
3838 1.68.2.30 he } else {
3839 1.68.2.30 he idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
3840 1.68.2.30 he idetime &= ~ATP860_SETTIME_MASK(channel);
3841 1.68.2.30 he udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
3842 1.68.2.30 he udma_mode &= ~ATP860_UDMA_MASK(channel);
3843 1.68.2.30 he
3844 1.68.2.30 he /* check 80 pins cable */
3845 1.68.2.30 he if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
3846 1.68.2.30 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
3847 1.68.2.30 he if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
3848 1.68.2.30 he & ATP860_CTRL_80P(chp->channel)) {
3849 1.68.2.30 he if (chp->ch_drive[0].UDMA_mode > 2)
3850 1.68.2.30 he chp->ch_drive[0].UDMA_mode = 2;
3851 1.68.2.30 he if (chp->ch_drive[1].UDMA_mode > 2)
3852 1.68.2.30 he chp->ch_drive[1].UDMA_mode = 2;
3853 1.68.2.30 he }
3854 1.68.2.30 he }
3855 1.68.2.30 he }
3856 1.68.2.30 he
3857 1.68.2.30 he idedma_ctl = 0;
3858 1.68.2.30 he
3859 1.68.2.30 he /* Per drive settings */
3860 1.68.2.30 he for (drive = 0; drive < 2; drive++) {
3861 1.68.2.30 he drvp = &chp->ch_drive[drive];
3862 1.68.2.30 he /* If no drive, skip */
3863 1.68.2.30 he if ((drvp->drive_flags & DRIVE) == 0)
3864 1.68.2.30 he continue;
3865 1.68.2.30 he /* add timing values, setup DMA if needed */
3866 1.68.2.30 he if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
3867 1.68.2.30 he (drvp->drive_flags & DRIVE_UDMA)) {
3868 1.68.2.30 he /* use Ultra/DMA */
3869 1.68.2.30 he if (ACARD_IS_850(sc)) {
3870 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3871 1.68.2.30 he acard_act_udma[drvp->UDMA_mode],
3872 1.68.2.30 he acard_rec_udma[drvp->UDMA_mode]);
3873 1.68.2.30 he udma_mode |= ATP850_UDMA_MODE(channel, drive,
3874 1.68.2.30 he acard_udma_conf[drvp->UDMA_mode]);
3875 1.68.2.30 he } else {
3876 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3877 1.68.2.30 he acard_act_udma[drvp->UDMA_mode],
3878 1.68.2.30 he acard_rec_udma[drvp->UDMA_mode]);
3879 1.68.2.30 he udma_mode |= ATP860_UDMA_MODE(channel, drive,
3880 1.68.2.30 he acard_udma_conf[drvp->UDMA_mode]);
3881 1.68.2.30 he }
3882 1.68.2.30 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3883 1.68.2.30 he } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
3884 1.68.2.30 he (drvp->drive_flags & DRIVE_DMA)) {
3885 1.68.2.30 he /* use Multiword DMA */
3886 1.68.2.30 he drvp->drive_flags &= ~DRIVE_UDMA;
3887 1.68.2.30 he if (ACARD_IS_850(sc)) {
3888 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3889 1.68.2.30 he acard_act_dma[drvp->DMA_mode],
3890 1.68.2.30 he acard_rec_dma[drvp->DMA_mode]);
3891 1.68.2.30 he } else {
3892 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3893 1.68.2.30 he acard_act_dma[drvp->DMA_mode],
3894 1.68.2.30 he acard_rec_dma[drvp->DMA_mode]);
3895 1.68.2.30 he }
3896 1.68.2.30 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3897 1.68.2.30 he } else {
3898 1.68.2.30 he /* PIO only */
3899 1.68.2.30 he drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
3900 1.68.2.30 he if (ACARD_IS_850(sc)) {
3901 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3902 1.68.2.30 he acard_act_pio[drvp->PIO_mode],
3903 1.68.2.30 he acard_rec_pio[drvp->PIO_mode]);
3904 1.68.2.30 he } else {
3905 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3906 1.68.2.30 he acard_act_pio[drvp->PIO_mode],
3907 1.68.2.30 he acard_rec_pio[drvp->PIO_mode]);
3908 1.68.2.30 he }
3909 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
3910 1.68.2.30 he pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
3911 1.68.2.30 he | ATP8x0_CTRL_EN(channel));
3912 1.68.2.30 he }
3913 1.68.2.30 he }
3914 1.68.2.30 he
3915 1.68.2.30 he if (idedma_ctl != 0) {
3916 1.68.2.30 he /* Add software bits in status register */
3917 1.68.2.30 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3918 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
3919 1.68.2.30 he }
3920 1.68.2.30 he pciide_print_modes(cp);
3921 1.68.2.30 he
3922 1.68.2.30 he if (ACARD_IS_850(sc)) {
3923 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag,
3924 1.68.2.30 he ATP850_IDETIME(channel), idetime);
3925 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
3926 1.68.2.30 he } else {
3927 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
3928 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
3929 1.68.2.30 he }
3930 1.68.2.30 he }
3931 1.68.2.30 he
3932 1.68.2.30 he int
3933 1.68.2.30 he acard_pci_intr(arg)
3934 1.68.2.30 he void *arg;
3935 1.68.2.30 he {
3936 1.68.2.30 he struct pciide_softc *sc = arg;
3937 1.68.2.30 he struct pciide_channel *cp;
3938 1.68.2.30 he struct channel_softc *wdc_cp;
3939 1.68.2.30 he int rv = 0;
3940 1.68.2.30 he int dmastat, i, crv;
3941 1.68.2.30 he
3942 1.68.2.30 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3943 1.68.2.30 he dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3944 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3945 1.68.2.30 he if ((dmastat & IDEDMA_CTL_INTR) == 0)
3946 1.68.2.30 he continue;
3947 1.68.2.30 he cp = &sc->pciide_channels[i];
3948 1.68.2.30 he wdc_cp = &cp->wdc_channel;
3949 1.68.2.30 he if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
3950 1.68.2.30 he (void)wdcintr(wdc_cp);
3951 1.68.2.30 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3952 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3953 1.68.2.30 he continue;
3954 1.68.2.30 he }
3955 1.68.2.30 he crv = wdcintr(wdc_cp);
3956 1.68.2.30 he if (crv == 0)
3957 1.68.2.30 he printf("%s:%d: bogus intr\n",
3958 1.68.2.30 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3959 1.68.2.30 he else if (crv == 1)
3960 1.68.2.30 he rv = 1;
3961 1.68.2.30 he else if (rv == 0)
3962 1.68.2.30 he rv = crv;
3963 1.68.2.30 he }
3964 1.68.2.30 he return rv;
3965 1.1 cgd }
3966