pciide.c revision 1.68.2.32 1 1.68.2.32 he /* $NetBSD: pciide.c,v 1.68.2.32 2002/03/25 17:57:01 he Exp $ */
2 1.41 bouyer
3 1.41 bouyer
4 1.41 bouyer /*
5 1.68.2.24 he * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
6 1.41 bouyer *
7 1.41 bouyer * Redistribution and use in source and binary forms, with or without
8 1.41 bouyer * modification, are permitted provided that the following conditions
9 1.41 bouyer * are met:
10 1.41 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.41 bouyer * notice, this list of conditions and the following disclaimer.
12 1.41 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.41 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.41 bouyer * documentation and/or other materials provided with the distribution.
15 1.41 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.41 bouyer * must display the following acknowledgement:
17 1.41 bouyer * This product includes software developed by the University of
18 1.41 bouyer * California, Berkeley and its contributors.
19 1.41 bouyer * 4. Neither the name of the University nor the names of its contributors
20 1.41 bouyer * may be used to endorse or promote products derived from this software
21 1.41 bouyer * without specific prior written permission.
22 1.41 bouyer *
23 1.58 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.58 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.58 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.58 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.58 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.58 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.58 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.58 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.58 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.58 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.41 bouyer *
34 1.41 bouyer */
35 1.41 bouyer
36 1.1 cgd
37 1.1 cgd /*
38 1.1 cgd * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 1.1 cgd *
40 1.1 cgd * Redistribution and use in source and binary forms, with or without
41 1.1 cgd * modification, are permitted provided that the following conditions
42 1.1 cgd * are met:
43 1.1 cgd * 1. Redistributions of source code must retain the above copyright
44 1.1 cgd * notice, this list of conditions and the following disclaimer.
45 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 cgd * notice, this list of conditions and the following disclaimer in the
47 1.1 cgd * documentation and/or other materials provided with the distribution.
48 1.1 cgd * 3. All advertising materials mentioning features or use of this software
49 1.1 cgd * must display the following acknowledgement:
50 1.1 cgd * This product includes software developed by Christopher G. Demetriou
51 1.1 cgd * for the NetBSD Project.
52 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
53 1.1 cgd * derived from this software without specific prior written permission
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 1.1 cgd */
66 1.1 cgd
67 1.1 cgd /*
68 1.1 cgd * PCI IDE controller driver.
69 1.1 cgd *
70 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 1.1 cgd * sys/dev/pci/ppb.c, revision 1.16).
72 1.1 cgd *
73 1.2 cgd * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 1.2 cgd * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 1.2 cgd * 5/16/94" from the PCI SIG.
76 1.1 cgd *
77 1.1 cgd */
78 1.1 cgd
79 1.36 ross #ifndef WDCDEBUG
80 1.26 bouyer #define WDCDEBUG
81 1.36 ross #endif
82 1.26 bouyer
83 1.9 bouyer #define DEBUG_DMA 0x01
84 1.9 bouyer #define DEBUG_XFERS 0x02
85 1.9 bouyer #define DEBUG_FUNCS 0x08
86 1.9 bouyer #define DEBUG_PROBE 0x10
87 1.9 bouyer #ifdef WDCDEBUG
88 1.26 bouyer int wdcdebug_pciide_mask = 0;
89 1.9 bouyer #define WDCDEBUG_PRINT(args, level) \
90 1.9 bouyer if (wdcdebug_pciide_mask & (level)) printf args
91 1.9 bouyer #else
92 1.9 bouyer #define WDCDEBUG_PRINT(args, level)
93 1.9 bouyer #endif
94 1.1 cgd #include <sys/param.h>
95 1.1 cgd #include <sys/systm.h>
96 1.1 cgd #include <sys/device.h>
97 1.9 bouyer #include <sys/malloc.h>
98 1.9 bouyer
99 1.49 thorpej #include <machine/endian.h>
100 1.49 thorpej
101 1.9 bouyer #include <vm/vm.h>
102 1.9 bouyer #include <vm/vm_param.h>
103 1.9 bouyer #include <vm/vm_kern.h>
104 1.1 cgd
105 1.1 cgd #include <dev/pci/pcireg.h>
106 1.1 cgd #include <dev/pci/pcivar.h>
107 1.9 bouyer #include <dev/pci/pcidevs.h>
108 1.1 cgd #include <dev/pci/pciidereg.h>
109 1.1 cgd #include <dev/pci/pciidevar.h>
110 1.9 bouyer #include <dev/pci/pciide_piix_reg.h>
111 1.53 bouyer #include <dev/pci/pciide_amd_reg.h>
112 1.9 bouyer #include <dev/pci/pciide_apollo_reg.h>
113 1.9 bouyer #include <dev/pci/pciide_cmd_reg.h>
114 1.18 drochner #include <dev/pci/pciide_cy693_reg.h>
115 1.18 drochner #include <dev/pci/pciide_sis_reg.h>
116 1.30 bouyer #include <dev/pci/pciide_acer_reg.h>
117 1.41 bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
118 1.59 scw #include <dev/pci/pciide_opti_reg.h>
119 1.67 bouyer #include <dev/pci/pciide_hpt_reg.h>
120 1.68.2.30 he #include <dev/pci/pciide_acard_reg.h>
121 1.61 thorpej #include <dev/pci/cy82c693var.h>
122 1.61 thorpej
123 1.68.2.11 bouyer #include "opt_pciide.h"
124 1.68.2.11 bouyer
125 1.14 bouyer /* inlines for reading/writing 8-bit PCI registers */
126 1.14 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
127 1.39 mrg int));
128 1.39 mrg static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
129 1.39 mrg int, u_int8_t));
130 1.39 mrg
131 1.14 bouyer static __inline u_int8_t
132 1.14 bouyer pciide_pci_read(pc, pa, reg)
133 1.14 bouyer pci_chipset_tag_t pc;
134 1.14 bouyer pcitag_t pa;
135 1.14 bouyer int reg;
136 1.14 bouyer {
137 1.39 mrg
138 1.39 mrg return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
139 1.39 mrg ((reg & 0x03) * 8) & 0xff);
140 1.14 bouyer }
141 1.14 bouyer
142 1.14 bouyer static __inline void
143 1.14 bouyer pciide_pci_write(pc, pa, reg, val)
144 1.14 bouyer pci_chipset_tag_t pc;
145 1.14 bouyer pcitag_t pa;
146 1.14 bouyer int reg;
147 1.14 bouyer u_int8_t val;
148 1.14 bouyer {
149 1.14 bouyer pcireg_t pcival;
150 1.14 bouyer
151 1.14 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
152 1.21 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
153 1.21 bouyer pcival |= (val << ((reg & 0x03) * 8));
154 1.14 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
155 1.14 bouyer }
156 1.9 bouyer
157 1.41 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
158 1.9 bouyer
159 1.41 bouyer void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
160 1.28 bouyer void piix_setup_channel __P((struct channel_softc*));
161 1.28 bouyer void piix3_4_setup_channel __P((struct channel_softc*));
162 1.9 bouyer static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
163 1.9 bouyer static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
164 1.9 bouyer static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
165 1.9 bouyer
166 1.68.2.24 he void amd7x6_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
167 1.68.2.24 he void amd7x6_setup_channel __P((struct channel_softc*));
168 1.53 bouyer
169 1.41 bouyer void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
170 1.28 bouyer void apollo_setup_channel __P((struct channel_softc*));
171 1.9 bouyer
172 1.41 bouyer void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
173 1.68.2.2 bouyer void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
174 1.68.2.2 bouyer void cmd0643_9_setup_channel __P((struct channel_softc*));
175 1.41 bouyer void cmd_channel_map __P((struct pci_attach_args *,
176 1.41 bouyer struct pciide_softc *, int));
177 1.41 bouyer int cmd_pci_intr __P((void *));
178 1.68.2.7 bouyer void cmd646_9_irqack __P((struct channel_softc *));
179 1.18 drochner
180 1.41 bouyer void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 1.28 bouyer void cy693_setup_channel __P((struct channel_softc*));
182 1.18 drochner
183 1.41 bouyer void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
184 1.28 bouyer void sis_setup_channel __P((struct channel_softc*));
185 1.9 bouyer
186 1.41 bouyer void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
187 1.30 bouyer void acer_setup_channel __P((struct channel_softc*));
188 1.41 bouyer int acer_pci_intr __P((void *));
189 1.41 bouyer
190 1.41 bouyer void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
191 1.41 bouyer void pdc202xx_setup_channel __P((struct channel_softc*));
192 1.41 bouyer int pdc202xx_pci_intr __P((void *));
193 1.68.2.22 he int pdc20265_pci_intr __P((void *));
194 1.30 bouyer
195 1.59 scw void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
196 1.59 scw void opti_setup_channel __P((struct channel_softc*));
197 1.59 scw
198 1.67 bouyer void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
199 1.67 bouyer void hpt_setup_channel __P((struct channel_softc*));
200 1.67 bouyer int hpt_pci_intr __P((void *));
201 1.67 bouyer
202 1.68.2.30 he void acard_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
203 1.68.2.30 he void acard_setup_channel __P((struct channel_softc*));
204 1.68.2.30 he int acard_pci_intr __P((void *));
205 1.68.2.30 he
206 1.28 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
207 1.9 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
208 1.9 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
209 1.56 bouyer void pciide_dma_start __P((void*, int, int));
210 1.9 bouyer int pciide_dma_finish __P((void*, int, int, int));
211 1.67 bouyer void pciide_irqack __P((struct channel_softc *));
212 1.28 bouyer void pciide_print_modes __P((struct pciide_channel *));
213 1.9 bouyer
214 1.9 bouyer struct pciide_product_desc {
215 1.39 mrg u_int32_t ide_product;
216 1.39 mrg int ide_flags;
217 1.39 mrg const char *ide_name;
218 1.41 bouyer /* map and setup chip, probe drives */
219 1.41 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
220 1.9 bouyer };
221 1.9 bouyer
222 1.9 bouyer /* Flags for ide_flags */
223 1.41 bouyer #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
224 1.9 bouyer
225 1.9 bouyer /* Default product description for devices not known from this controller */
226 1.9 bouyer const struct pciide_product_desc default_product_desc = {
227 1.39 mrg 0,
228 1.39 mrg 0,
229 1.39 mrg "Generic PCI IDE controller",
230 1.41 bouyer default_chip_map,
231 1.9 bouyer };
232 1.1 cgd
233 1.9 bouyer const struct pciide_product_desc pciide_intel_products[] = {
234 1.39 mrg { PCI_PRODUCT_INTEL_82092AA,
235 1.39 mrg 0,
236 1.39 mrg "Intel 82092AA IDE controller",
237 1.41 bouyer default_chip_map,
238 1.39 mrg },
239 1.39 mrg { PCI_PRODUCT_INTEL_82371FB_IDE,
240 1.39 mrg 0,
241 1.39 mrg "Intel 82371FB IDE controller (PIIX)",
242 1.41 bouyer piix_chip_map,
243 1.39 mrg },
244 1.39 mrg { PCI_PRODUCT_INTEL_82371SB_IDE,
245 1.39 mrg 0,
246 1.39 mrg "Intel 82371SB IDE Interface (PIIX3)",
247 1.41 bouyer piix_chip_map,
248 1.39 mrg },
249 1.39 mrg { PCI_PRODUCT_INTEL_82371AB_IDE,
250 1.39 mrg 0,
251 1.39 mrg "Intel 82371AB IDE controller (PIIX4)",
252 1.41 bouyer piix_chip_map,
253 1.39 mrg },
254 1.42 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
255 1.42 bouyer 0,
256 1.42 bouyer "Intel 82801AA IDE Controller (ICH)",
257 1.42 bouyer piix_chip_map,
258 1.42 bouyer },
259 1.42 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
260 1.42 bouyer 0,
261 1.42 bouyer "Intel 82801AB IDE Controller (ICH0)",
262 1.42 bouyer piix_chip_map,
263 1.42 bouyer },
264 1.68.2.15 he { PCI_PRODUCT_INTEL_82801BA_IDE,
265 1.68.2.15 he 0,
266 1.68.2.15 he "Intel 82801BA IDE Controller (ICH2)",
267 1.68.2.15 he piix_chip_map,
268 1.68.2.15 he },
269 1.68.2.20 he { PCI_PRODUCT_INTEL_82801BAM_IDE,
270 1.68.2.20 he 0,
271 1.68.2.20 he "Intel 82801BAM IDE Controller (ICH2)",
272 1.68.2.20 he piix_chip_map,
273 1.68.2.20 he },
274 1.39 mrg { 0,
275 1.39 mrg 0,
276 1.39 mrg NULL,
277 1.68.2.24 he NULL
278 1.39 mrg }
279 1.9 bouyer };
280 1.39 mrg
281 1.53 bouyer const struct pciide_product_desc pciide_amd_products[] = {
282 1.53 bouyer { PCI_PRODUCT_AMD_PBC756_IDE,
283 1.53 bouyer 0,
284 1.53 bouyer "Advanced Micro Devices AMD756 IDE Controller",
285 1.68.2.24 he amd7x6_chip_map
286 1.68.2.24 he },
287 1.68.2.24 he { PCI_PRODUCT_AMD_PBC766_IDE,
288 1.68.2.24 he 0,
289 1.68.2.24 he "Advanced Micro Devices AMD766 IDE Controller",
290 1.68.2.24 he amd7x6_chip_map
291 1.53 bouyer },
292 1.68.2.32 he { PCI_PRODUCT_AMD_PBC768_IDE,
293 1.68.2.32 he 0,
294 1.68.2.32 he "Advanced Micro Devices AMD768 IDE Controller",
295 1.68.2.32 he amd7x6_chip_map
296 1.68.2.32 he },
297 1.53 bouyer { 0,
298 1.53 bouyer 0,
299 1.53 bouyer NULL,
300 1.68.2.24 he NULL
301 1.53 bouyer }
302 1.53 bouyer };
303 1.53 bouyer
304 1.9 bouyer const struct pciide_product_desc pciide_cmd_products[] = {
305 1.39 mrg { PCI_PRODUCT_CMDTECH_640,
306 1.41 bouyer 0,
307 1.39 mrg "CMD Technology PCI0640",
308 1.41 bouyer cmd_chip_map
309 1.39 mrg },
310 1.39 mrg { PCI_PRODUCT_CMDTECH_643,
311 1.41 bouyer 0,
312 1.39 mrg "CMD Technology PCI0643",
313 1.68.2.2 bouyer cmd0643_9_chip_map,
314 1.39 mrg },
315 1.39 mrg { PCI_PRODUCT_CMDTECH_646,
316 1.41 bouyer 0,
317 1.39 mrg "CMD Technology PCI0646",
318 1.68.2.2 bouyer cmd0643_9_chip_map,
319 1.68.2.2 bouyer },
320 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_648,
321 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
322 1.68.2.2 bouyer "CMD Technology PCI0648",
323 1.68.2.2 bouyer cmd0643_9_chip_map,
324 1.68.2.2 bouyer },
325 1.68.2.2 bouyer { PCI_PRODUCT_CMDTECH_649,
326 1.68.2.2 bouyer IDE_PCI_CLASS_OVERRIDE,
327 1.68.2.2 bouyer "CMD Technology PCI0649",
328 1.68.2.2 bouyer cmd0643_9_chip_map,
329 1.39 mrg },
330 1.39 mrg { 0,
331 1.39 mrg 0,
332 1.39 mrg NULL,
333 1.68.2.24 he NULL
334 1.39 mrg }
335 1.9 bouyer };
336 1.9 bouyer
337 1.9 bouyer const struct pciide_product_desc pciide_via_products[] = {
338 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586_IDE,
339 1.39 mrg 0,
340 1.68.2.24 he NULL,
341 1.41 bouyer apollo_chip_map,
342 1.39 mrg },
343 1.39 mrg { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
344 1.39 mrg 0,
345 1.68.2.24 he NULL,
346 1.41 bouyer apollo_chip_map,
347 1.39 mrg },
348 1.39 mrg { 0,
349 1.39 mrg 0,
350 1.39 mrg NULL,
351 1.68.2.24 he NULL
352 1.39 mrg }
353 1.18 drochner };
354 1.18 drochner
355 1.18 drochner const struct pciide_product_desc pciide_cypress_products[] = {
356 1.39 mrg { PCI_PRODUCT_CONTAQ_82C693,
357 1.39 mrg 0,
358 1.64 thorpej "Cypress 82C693 IDE Controller",
359 1.41 bouyer cy693_chip_map,
360 1.39 mrg },
361 1.39 mrg { 0,
362 1.39 mrg 0,
363 1.39 mrg NULL,
364 1.68.2.24 he NULL
365 1.39 mrg }
366 1.18 drochner };
367 1.18 drochner
368 1.18 drochner const struct pciide_product_desc pciide_sis_products[] = {
369 1.39 mrg { PCI_PRODUCT_SIS_5597_IDE,
370 1.39 mrg 0,
371 1.39 mrg "Silicon Integrated System 5597/5598 IDE controller",
372 1.41 bouyer sis_chip_map,
373 1.39 mrg },
374 1.39 mrg { 0,
375 1.39 mrg 0,
376 1.39 mrg NULL,
377 1.68.2.24 he NULL
378 1.39 mrg }
379 1.9 bouyer };
380 1.9 bouyer
381 1.30 bouyer const struct pciide_product_desc pciide_acer_products[] = {
382 1.39 mrg { PCI_PRODUCT_ALI_M5229,
383 1.39 mrg 0,
384 1.39 mrg "Acer Labs M5229 UDMA IDE Controller",
385 1.41 bouyer acer_chip_map,
386 1.39 mrg },
387 1.39 mrg { 0,
388 1.39 mrg 0,
389 1.41 bouyer NULL,
390 1.68.2.24 he NULL
391 1.41 bouyer }
392 1.41 bouyer };
393 1.41 bouyer
394 1.41 bouyer const struct pciide_product_desc pciide_promise_products[] = {
395 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA33,
396 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
397 1.41 bouyer "Promise Ultra33/ATA Bus Master IDE Accelerator",
398 1.41 bouyer pdc202xx_chip_map,
399 1.41 bouyer },
400 1.41 bouyer { PCI_PRODUCT_PROMISE_ULTRA66,
401 1.41 bouyer IDE_PCI_CLASS_OVERRIDE,
402 1.41 bouyer "Promise Ultra66/ATA Bus Master IDE Accelerator",
403 1.68.2.5 enami pdc202xx_chip_map,
404 1.68.2.5 enami },
405 1.68.2.5 enami { PCI_PRODUCT_PROMISE_ULTRA100,
406 1.68.2.12 enami IDE_PCI_CLASS_OVERRIDE,
407 1.68.2.12 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
408 1.68.2.12 enami pdc202xx_chip_map,
409 1.68.2.12 enami },
410 1.68.2.12 enami { PCI_PRODUCT_PROMISE_ULTRA100X,
411 1.68.2.5 enami IDE_PCI_CLASS_OVERRIDE,
412 1.68.2.5 enami "Promise Ultra100/ATA Bus Master IDE Accelerator",
413 1.41 bouyer pdc202xx_chip_map,
414 1.41 bouyer },
415 1.41 bouyer { 0,
416 1.39 mrg 0,
417 1.39 mrg NULL,
418 1.68.2.24 he NULL
419 1.39 mrg }
420 1.30 bouyer };
421 1.30 bouyer
422 1.59 scw const struct pciide_product_desc pciide_opti_products[] = {
423 1.59 scw { PCI_PRODUCT_OPTI_82C621,
424 1.59 scw 0,
425 1.59 scw "OPTi 82c621 PCI IDE controller",
426 1.59 scw opti_chip_map,
427 1.59 scw },
428 1.59 scw { PCI_PRODUCT_OPTI_82C568,
429 1.59 scw 0,
430 1.59 scw "OPTi 82c568 (82c621 compatible) PCI IDE controller",
431 1.59 scw opti_chip_map,
432 1.59 scw },
433 1.59 scw { PCI_PRODUCT_OPTI_82D568,
434 1.59 scw 0,
435 1.59 scw "OPTi 82d568 (82c621 compatible) PCI IDE controller",
436 1.59 scw opti_chip_map,
437 1.59 scw },
438 1.59 scw { 0,
439 1.59 scw 0,
440 1.59 scw NULL,
441 1.68.2.24 he NULL
442 1.59 scw }
443 1.59 scw };
444 1.59 scw
445 1.67 bouyer const struct pciide_product_desc pciide_triones_products[] = {
446 1.67 bouyer { PCI_PRODUCT_TRIONES_HPT366,
447 1.67 bouyer IDE_PCI_CLASS_OVERRIDE,
448 1.68.2.24 he NULL,
449 1.67 bouyer hpt_chip_map,
450 1.67 bouyer },
451 1.67 bouyer { 0,
452 1.67 bouyer 0,
453 1.67 bouyer NULL,
454 1.68.2.24 he NULL
455 1.67 bouyer }
456 1.67 bouyer };
457 1.67 bouyer
458 1.68.2.30 he const struct pciide_product_desc pciide_acard_products[] = {
459 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP850U,
460 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
461 1.68.2.30 he "Acard ATP850U Ultra33 IDE Controller",
462 1.68.2.30 he acard_chip_map,
463 1.68.2.30 he },
464 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP860,
465 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
466 1.68.2.30 he "Acard ATP860 Ultra66 IDE Controller",
467 1.68.2.30 he acard_chip_map,
468 1.68.2.30 he },
469 1.68.2.30 he { PCI_PRODUCT_ACARD_ATP860A,
470 1.68.2.30 he IDE_PCI_CLASS_OVERRIDE,
471 1.68.2.30 he "Acard ATP860-A Ultra66 IDE Controller",
472 1.68.2.30 he acard_chip_map,
473 1.68.2.30 he },
474 1.68.2.30 he { 0,
475 1.68.2.30 he 0,
476 1.68.2.30 he NULL,
477 1.68.2.30 he }
478 1.68.2.30 he };
479 1.68.2.30 he
480 1.9 bouyer struct pciide_vendor_desc {
481 1.39 mrg u_int32_t ide_vendor;
482 1.39 mrg const struct pciide_product_desc *ide_products;
483 1.9 bouyer };
484 1.9 bouyer
485 1.9 bouyer const struct pciide_vendor_desc pciide_vendors[] = {
486 1.39 mrg { PCI_VENDOR_INTEL, pciide_intel_products },
487 1.39 mrg { PCI_VENDOR_CMDTECH, pciide_cmd_products },
488 1.39 mrg { PCI_VENDOR_VIATECH, pciide_via_products },
489 1.39 mrg { PCI_VENDOR_CONTAQ, pciide_cypress_products },
490 1.39 mrg { PCI_VENDOR_SIS, pciide_sis_products },
491 1.39 mrg { PCI_VENDOR_ALI, pciide_acer_products },
492 1.41 bouyer { PCI_VENDOR_PROMISE, pciide_promise_products },
493 1.53 bouyer { PCI_VENDOR_AMD, pciide_amd_products },
494 1.59 scw { PCI_VENDOR_OPTI, pciide_opti_products },
495 1.67 bouyer { PCI_VENDOR_TRIONES, pciide_triones_products },
496 1.68.2.30 he { PCI_VENDOR_ACARD, pciide_acard_products },
497 1.39 mrg { 0, NULL }
498 1.1 cgd };
499 1.1 cgd
500 1.13 bouyer /* options passed via the 'flags' config keyword */
501 1.13 bouyer #define PCIIDE_OPTIONS_DMA 0x01
502 1.13 bouyer
503 1.1 cgd int pciide_match __P((struct device *, struct cfdata *, void *));
504 1.1 cgd void pciide_attach __P((struct device *, struct device *, void *));
505 1.1 cgd
506 1.1 cgd struct cfattach pciide_ca = {
507 1.1 cgd sizeof(struct pciide_softc), pciide_match, pciide_attach
508 1.1 cgd };
509 1.41 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
510 1.28 bouyer int pciide_mapregs_compat __P(( struct pci_attach_args *,
511 1.28 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
512 1.28 bouyer int pciide_mapregs_native __P((struct pci_attach_args *,
513 1.41 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
514 1.41 bouyer int (*pci_intr) __P((void *))));
515 1.41 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
516 1.41 bouyer struct pci_attach_args *));
517 1.41 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
518 1.28 bouyer void pciide_mapchan __P((struct pci_attach_args *,
519 1.41 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
520 1.41 bouyer int (*pci_intr) __P((void *))));
521 1.60 gmcgarry int pciide_chan_candisable __P((struct pciide_channel *));
522 1.28 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
523 1.28 bouyer struct pciide_channel *, int, int));
524 1.5 cgd int pciide_print __P((void *, const char *pnp));
525 1.1 cgd int pciide_compat_intr __P((void *));
526 1.1 cgd int pciide_pci_intr __P((void *));
527 1.9 bouyer const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
528 1.1 cgd
529 1.39 mrg const struct pciide_product_desc *
530 1.9 bouyer pciide_lookup_product(id)
531 1.39 mrg u_int32_t id;
532 1.9 bouyer {
533 1.39 mrg const struct pciide_product_desc *pp;
534 1.39 mrg const struct pciide_vendor_desc *vp;
535 1.9 bouyer
536 1.39 mrg for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
537 1.39 mrg if (PCI_VENDOR(id) == vp->ide_vendor)
538 1.39 mrg break;
539 1.9 bouyer
540 1.39 mrg if ((pp = vp->ide_products) == NULL)
541 1.39 mrg return NULL;
542 1.9 bouyer
543 1.68.2.24 he for (; pp->chip_map != NULL; pp++)
544 1.39 mrg if (PCI_PRODUCT(id) == pp->ide_product)
545 1.39 mrg break;
546 1.9 bouyer
547 1.68.2.24 he if (pp->chip_map == NULL)
548 1.39 mrg return NULL;
549 1.39 mrg return pp;
550 1.9 bouyer }
551 1.6 cgd
552 1.1 cgd int
553 1.1 cgd pciide_match(parent, match, aux)
554 1.1 cgd struct device *parent;
555 1.1 cgd struct cfdata *match;
556 1.1 cgd void *aux;
557 1.1 cgd {
558 1.1 cgd struct pci_attach_args *pa = aux;
559 1.41 bouyer const struct pciide_product_desc *pp;
560 1.1 cgd
561 1.1 cgd /*
562 1.1 cgd * Check the ID register to see that it's a PCI IDE controller.
563 1.1 cgd * If it is, we assume that we can deal with it; it _should_
564 1.1 cgd * work in a standardized way...
565 1.1 cgd */
566 1.1 cgd if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
567 1.1 cgd PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
568 1.1 cgd return (1);
569 1.1 cgd }
570 1.1 cgd
571 1.41 bouyer /*
572 1.41 bouyer * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
573 1.41 bouyer * controllers. Let see if we can deal with it anyway.
574 1.41 bouyer */
575 1.41 bouyer pp = pciide_lookup_product(pa->pa_id);
576 1.41 bouyer if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
577 1.41 bouyer return (1);
578 1.41 bouyer }
579 1.41 bouyer
580 1.1 cgd return (0);
581 1.1 cgd }
582 1.1 cgd
583 1.1 cgd void
584 1.1 cgd pciide_attach(parent, self, aux)
585 1.1 cgd struct device *parent, *self;
586 1.1 cgd void *aux;
587 1.1 cgd {
588 1.1 cgd struct pci_attach_args *pa = aux;
589 1.1 cgd pci_chipset_tag_t pc = pa->pa_pc;
590 1.9 bouyer pcitag_t tag = pa->pa_tag;
591 1.1 cgd struct pciide_softc *sc = (struct pciide_softc *)self;
592 1.41 bouyer pcireg_t csr;
593 1.1 cgd char devinfo[256];
594 1.57 thorpej const char *displaydev;
595 1.1 cgd
596 1.41 bouyer sc->sc_pp = pciide_lookup_product(pa->pa_id);
597 1.9 bouyer if (sc->sc_pp == NULL) {
598 1.9 bouyer sc->sc_pp = &default_product_desc;
599 1.9 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
600 1.57 thorpej displaydev = devinfo;
601 1.57 thorpej } else
602 1.57 thorpej displaydev = sc->sc_pp->ide_name;
603 1.57 thorpej
604 1.68.2.24 he /* if displaydev == NULL, printf is done in chip-specific map */
605 1.68.2.24 he if (displaydev)
606 1.68.2.24 he printf(": %s (rev. 0x%02x)\n", displaydev,
607 1.68.2.24 he PCI_REVISION(pa->pa_class));
608 1.57 thorpej
609 1.28 bouyer sc->sc_pc = pa->pa_pc;
610 1.28 bouyer sc->sc_tag = pa->pa_tag;
611 1.41 bouyer #ifdef WDCDEBUG
612 1.41 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
613 1.41 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
614 1.41 bouyer #endif
615 1.41 bouyer sc->sc_pp->chip_map(sc, pa);
616 1.1 cgd
617 1.16 bouyer if (sc->sc_dma_ok) {
618 1.16 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
619 1.16 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
620 1.16 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
621 1.16 bouyer }
622 1.9 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
623 1.9 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
624 1.5 cgd }
625 1.5 cgd
626 1.41 bouyer /* tell wether the chip is enabled or not */
627 1.41 bouyer int
628 1.41 bouyer pciide_chipen(sc, pa)
629 1.41 bouyer struct pciide_softc *sc;
630 1.41 bouyer struct pci_attach_args *pa;
631 1.41 bouyer {
632 1.41 bouyer pcireg_t csr;
633 1.41 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
634 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
635 1.41 bouyer PCI_COMMAND_STATUS_REG);
636 1.41 bouyer printf("%s: device disabled (at %s)\n",
637 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
638 1.41 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
639 1.41 bouyer "device" : "bridge");
640 1.41 bouyer return 0;
641 1.41 bouyer }
642 1.41 bouyer return 1;
643 1.41 bouyer }
644 1.41 bouyer
645 1.5 cgd int
646 1.28 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
647 1.5 cgd struct pci_attach_args *pa;
648 1.18 drochner struct pciide_channel *cp;
649 1.18 drochner int compatchan;
650 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
651 1.5 cgd {
652 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
653 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
654 1.5 cgd
655 1.5 cgd cp->compat = 1;
656 1.18 drochner *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
657 1.18 drochner *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
658 1.5 cgd
659 1.9 bouyer wdc_cp->cmd_iot = pa->pa_iot;
660 1.18 drochner if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
661 1.9 bouyer PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
662 1.5 cgd printf("%s: couldn't map %s channel cmd regs\n",
663 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
664 1.43 bouyer return (0);
665 1.5 cgd }
666 1.5 cgd
667 1.9 bouyer wdc_cp->ctl_iot = pa->pa_iot;
668 1.18 drochner if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
669 1.9 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
670 1.5 cgd printf("%s: couldn't map %s channel ctl regs\n",
671 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
672 1.9 bouyer bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
673 1.5 cgd PCIIDE_COMPAT_CMD_SIZE);
674 1.43 bouyer return (0);
675 1.5 cgd }
676 1.5 cgd
677 1.43 bouyer return (1);
678 1.5 cgd }
679 1.5 cgd
680 1.9 bouyer int
681 1.41 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
682 1.28 bouyer struct pci_attach_args * pa;
683 1.18 drochner struct pciide_channel *cp;
684 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
685 1.41 bouyer int (*pci_intr) __P((void *));
686 1.9 bouyer {
687 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
688 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
689 1.29 bouyer const char *intrstr;
690 1.29 bouyer pci_intr_handle_t intrhandle;
691 1.9 bouyer
692 1.9 bouyer cp->compat = 0;
693 1.9 bouyer
694 1.29 bouyer if (sc->sc_pci_ih == NULL) {
695 1.29 bouyer if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
696 1.29 bouyer pa->pa_intrline, &intrhandle) != 0) {
697 1.29 bouyer printf("%s: couldn't map native-PCI interrupt\n",
698 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
699 1.29 bouyer return 0;
700 1.29 bouyer }
701 1.29 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
702 1.29 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
703 1.41 bouyer intrhandle, IPL_BIO, pci_intr, sc);
704 1.29 bouyer if (sc->sc_pci_ih != NULL) {
705 1.29 bouyer printf("%s: using %s for native-PCI interrupt\n",
706 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
707 1.29 bouyer intrstr ? intrstr : "unknown interrupt");
708 1.29 bouyer } else {
709 1.29 bouyer printf("%s: couldn't establish native-PCI interrupt",
710 1.29 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
711 1.29 bouyer if (intrstr != NULL)
712 1.29 bouyer printf(" at %s", intrstr);
713 1.29 bouyer printf("\n");
714 1.29 bouyer return 0;
715 1.29 bouyer }
716 1.18 drochner }
717 1.29 bouyer cp->ih = sc->sc_pci_ih;
718 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
719 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
720 1.18 drochner &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
721 1.9 bouyer printf("%s: couldn't map %s channel cmd regs\n",
722 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
723 1.18 drochner return 0;
724 1.9 bouyer }
725 1.9 bouyer
726 1.18 drochner if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
727 1.18 drochner PCI_MAPREG_TYPE_IO, 0,
728 1.68.2.19 he &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
729 1.9 bouyer printf("%s: couldn't map %s channel ctl regs\n",
730 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
731 1.18 drochner bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
732 1.68.2.19 he return 0;
733 1.68.2.19 he }
734 1.68.2.19 he /*
735 1.68.2.19 he * In native mode, 4 bytes of I/O space are mapped for the control
736 1.68.2.19 he * register, the control register is at offset 2. Pass the generic
737 1.68.2.19 he * code a handle for only one byte at the rigth offset.
738 1.68.2.19 he */
739 1.68.2.19 he if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
740 1.68.2.19 he &wdc_cp->ctl_ioh) != 0) {
741 1.68.2.19 he printf("%s: unable to subregion %s channel ctl regs\n",
742 1.68.2.19 he sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
743 1.68.2.19 he bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
744 1.68.2.19 he bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
745 1.18 drochner return 0;
746 1.9 bouyer }
747 1.18 drochner return (1);
748 1.9 bouyer }
749 1.9 bouyer
750 1.41 bouyer void
751 1.41 bouyer pciide_mapreg_dma(sc, pa)
752 1.41 bouyer struct pciide_softc *sc;
753 1.41 bouyer struct pci_attach_args *pa;
754 1.41 bouyer {
755 1.63 thorpej pcireg_t maptype;
756 1.63 thorpej
757 1.41 bouyer /*
758 1.41 bouyer * Map DMA registers
759 1.41 bouyer *
760 1.41 bouyer * Note that sc_dma_ok is the right variable to test to see if
761 1.41 bouyer * DMA can be done. If the interface doesn't support DMA,
762 1.41 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
763 1.41 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
764 1.41 bouyer * non-zero if the interface supports DMA and the registers
765 1.41 bouyer * could be mapped.
766 1.41 bouyer *
767 1.41 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
768 1.41 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
769 1.41 bouyer * XXX space," some controllers (at least the United
770 1.41 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
771 1.41 bouyer */
772 1.63 thorpej maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
773 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA);
774 1.63 thorpej
775 1.63 thorpej switch (maptype) {
776 1.63 thorpej case PCI_MAPREG_TYPE_IO:
777 1.63 thorpej case PCI_MAPREG_MEM_TYPE_32BIT:
778 1.63 thorpej sc->sc_dma_ok = (pci_mapreg_map(pa,
779 1.63 thorpej PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
780 1.63 thorpej &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
781 1.63 thorpej sc->sc_dmat = pa->pa_dmat;
782 1.63 thorpej if (sc->sc_dma_ok == 0) {
783 1.63 thorpej printf(", but unused (couldn't map registers)");
784 1.63 thorpej } else {
785 1.63 thorpej sc->sc_wdcdev.dma_arg = sc;
786 1.63 thorpej sc->sc_wdcdev.dma_init = pciide_dma_init;
787 1.63 thorpej sc->sc_wdcdev.dma_start = pciide_dma_start;
788 1.63 thorpej sc->sc_wdcdev.dma_finish = pciide_dma_finish;
789 1.63 thorpej }
790 1.65 thorpej break;
791 1.63 thorpej
792 1.63 thorpej default:
793 1.63 thorpej sc->sc_dma_ok = 0;
794 1.63 thorpej printf(", but unsupported register maptype (0x%x)", maptype);
795 1.41 bouyer }
796 1.41 bouyer }
797 1.63 thorpej
798 1.9 bouyer int
799 1.9 bouyer pciide_compat_intr(arg)
800 1.9 bouyer void *arg;
801 1.9 bouyer {
802 1.19 drochner struct pciide_channel *cp = arg;
803 1.9 bouyer
804 1.9 bouyer #ifdef DIAGNOSTIC
805 1.9 bouyer /* should only be called for a compat channel */
806 1.9 bouyer if (cp->compat == 0)
807 1.9 bouyer panic("pciide compat intr called for non-compat chan %p\n", cp);
808 1.9 bouyer #endif
809 1.19 drochner return (wdcintr(&cp->wdc_channel));
810 1.9 bouyer }
811 1.9 bouyer
812 1.9 bouyer int
813 1.9 bouyer pciide_pci_intr(arg)
814 1.9 bouyer void *arg;
815 1.9 bouyer {
816 1.9 bouyer struct pciide_softc *sc = arg;
817 1.9 bouyer struct pciide_channel *cp;
818 1.9 bouyer struct channel_softc *wdc_cp;
819 1.9 bouyer int i, rv, crv;
820 1.9 bouyer
821 1.9 bouyer rv = 0;
822 1.18 drochner for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
823 1.9 bouyer cp = &sc->pciide_channels[i];
824 1.18 drochner wdc_cp = &cp->wdc_channel;
825 1.9 bouyer
826 1.9 bouyer /* If a compat channel skip. */
827 1.9 bouyer if (cp->compat)
828 1.9 bouyer continue;
829 1.9 bouyer /* if this channel not waiting for intr, skip */
830 1.9 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
831 1.9 bouyer continue;
832 1.9 bouyer
833 1.9 bouyer crv = wdcintr(wdc_cp);
834 1.9 bouyer if (crv == 0)
835 1.9 bouyer ; /* leave rv alone */
836 1.9 bouyer else if (crv == 1)
837 1.9 bouyer rv = 1; /* claim the intr */
838 1.9 bouyer else if (rv == 0) /* crv should be -1 in this case */
839 1.9 bouyer rv = crv; /* if we've done no better, take it */
840 1.9 bouyer }
841 1.9 bouyer return (rv);
842 1.9 bouyer }
843 1.9 bouyer
844 1.28 bouyer void
845 1.28 bouyer pciide_channel_dma_setup(cp)
846 1.28 bouyer struct pciide_channel *cp;
847 1.28 bouyer {
848 1.28 bouyer int drive;
849 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
850 1.28 bouyer struct ata_drive_datas *drvp;
851 1.28 bouyer
852 1.28 bouyer for (drive = 0; drive < 2; drive++) {
853 1.28 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
854 1.28 bouyer /* If no drive, skip */
855 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
856 1.28 bouyer continue;
857 1.28 bouyer /* setup DMA if needed */
858 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
859 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
860 1.28 bouyer sc->sc_dma_ok == 0) {
861 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
862 1.28 bouyer continue;
863 1.28 bouyer }
864 1.28 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
865 1.28 bouyer != 0) {
866 1.28 bouyer /* Abort DMA setup */
867 1.28 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
868 1.28 bouyer continue;
869 1.28 bouyer }
870 1.28 bouyer }
871 1.28 bouyer }
872 1.28 bouyer
873 1.18 drochner int
874 1.18 drochner pciide_dma_table_setup(sc, channel, drive)
875 1.9 bouyer struct pciide_softc *sc;
876 1.18 drochner int channel, drive;
877 1.9 bouyer {
878 1.18 drochner bus_dma_segment_t seg;
879 1.18 drochner int error, rseg;
880 1.18 drochner const bus_size_t dma_table_size =
881 1.18 drochner sizeof(struct idedma_table) * NIDEDMA_TABLES;
882 1.18 drochner struct pciide_dma_maps *dma_maps =
883 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
884 1.18 drochner
885 1.28 bouyer /* If table was already allocated, just return */
886 1.28 bouyer if (dma_maps->dma_table)
887 1.28 bouyer return 0;
888 1.28 bouyer
889 1.18 drochner /* Allocate memory for the DMA tables and map it */
890 1.18 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
891 1.18 drochner IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
892 1.18 drochner BUS_DMA_NOWAIT)) != 0) {
893 1.18 drochner printf("%s:%d: unable to allocate table DMA for "
894 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
895 1.18 drochner channel, drive, error);
896 1.18 drochner return error;
897 1.18 drochner }
898 1.18 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
899 1.18 drochner dma_table_size,
900 1.18 drochner (caddr_t *)&dma_maps->dma_table,
901 1.18 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
902 1.18 drochner printf("%s:%d: unable to map table DMA for"
903 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
904 1.18 drochner channel, drive, error);
905 1.18 drochner return error;
906 1.18 drochner }
907 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
908 1.18 drochner "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
909 1.18 drochner seg.ds_addr), DEBUG_PROBE);
910 1.18 drochner
911 1.18 drochner /* Create and load table DMA map for this disk */
912 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
913 1.18 drochner 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
914 1.18 drochner &dma_maps->dmamap_table)) != 0) {
915 1.18 drochner printf("%s:%d: unable to create table DMA map for "
916 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
917 1.18 drochner channel, drive, error);
918 1.18 drochner return error;
919 1.18 drochner }
920 1.18 drochner if ((error = bus_dmamap_load(sc->sc_dmat,
921 1.18 drochner dma_maps->dmamap_table,
922 1.18 drochner dma_maps->dma_table,
923 1.18 drochner dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
924 1.18 drochner printf("%s:%d: unable to load table DMA map for "
925 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
926 1.18 drochner channel, drive, error);
927 1.18 drochner return error;
928 1.18 drochner }
929 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
930 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
931 1.18 drochner /* Create a xfer DMA map for this drive */
932 1.18 drochner if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
933 1.18 drochner NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
934 1.18 drochner BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
935 1.18 drochner &dma_maps->dmamap_xfer)) != 0) {
936 1.18 drochner printf("%s:%d: unable to create xfer DMA map for "
937 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
938 1.18 drochner channel, drive, error);
939 1.18 drochner return error;
940 1.18 drochner }
941 1.18 drochner return 0;
942 1.9 bouyer }
943 1.9 bouyer
944 1.18 drochner int
945 1.18 drochner pciide_dma_init(v, channel, drive, databuf, datalen, flags)
946 1.18 drochner void *v;
947 1.18 drochner int channel, drive;
948 1.18 drochner void *databuf;
949 1.18 drochner size_t datalen;
950 1.18 drochner int flags;
951 1.9 bouyer {
952 1.18 drochner struct pciide_softc *sc = v;
953 1.18 drochner int error, seg;
954 1.18 drochner struct pciide_dma_maps *dma_maps =
955 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
956 1.18 drochner
957 1.18 drochner error = bus_dmamap_load(sc->sc_dmat,
958 1.18 drochner dma_maps->dmamap_xfer,
959 1.18 drochner databuf, datalen, NULL, BUS_DMA_NOWAIT);
960 1.18 drochner if (error) {
961 1.18 drochner printf("%s:%d: unable to load xfer DMA map for"
962 1.18 drochner "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
963 1.18 drochner channel, drive, error);
964 1.18 drochner return error;
965 1.18 drochner }
966 1.9 bouyer
967 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
968 1.18 drochner dma_maps->dmamap_xfer->dm_mapsize,
969 1.18 drochner (flags & WDC_DMA_READ) ?
970 1.18 drochner BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
971 1.9 bouyer
972 1.18 drochner for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
973 1.18 drochner #ifdef DIAGNOSTIC
974 1.18 drochner /* A segment must not cross a 64k boundary */
975 1.18 drochner {
976 1.18 drochner u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
977 1.18 drochner u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
978 1.18 drochner if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
979 1.18 drochner ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
980 1.18 drochner printf("pciide_dma: segment %d physical addr 0x%lx"
981 1.18 drochner " len 0x%lx not properly aligned\n",
982 1.18 drochner seg, phys, len);
983 1.18 drochner panic("pciide_dma: buf align");
984 1.9 bouyer }
985 1.9 bouyer }
986 1.18 drochner #endif
987 1.18 drochner dma_maps->dma_table[seg].base_addr =
988 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
989 1.18 drochner dma_maps->dma_table[seg].byte_count =
990 1.49 thorpej htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
991 1.35 thorpej IDEDMA_BYTE_COUNT_MASK);
992 1.18 drochner WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
993 1.49 thorpej seg, le32toh(dma_maps->dma_table[seg].byte_count),
994 1.49 thorpej le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
995 1.18 drochner
996 1.9 bouyer }
997 1.18 drochner dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
998 1.49 thorpej htole32(IDEDMA_BYTE_COUNT_EOT);
999 1.9 bouyer
1000 1.18 drochner bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
1001 1.18 drochner dma_maps->dmamap_table->dm_mapsize,
1002 1.18 drochner BUS_DMASYNC_PREWRITE);
1003 1.9 bouyer
1004 1.18 drochner /* Maps are ready. Start DMA function */
1005 1.18 drochner #ifdef DIAGNOSTIC
1006 1.18 drochner if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
1007 1.18 drochner printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
1008 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1009 1.18 drochner panic("pciide_dma_init: table align");
1010 1.18 drochner }
1011 1.18 drochner #endif
1012 1.18 drochner
1013 1.18 drochner /* Clear status bits */
1014 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1015 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
1016 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1017 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
1018 1.18 drochner /* Write table addr */
1019 1.18 drochner bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
1020 1.18 drochner IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
1021 1.18 drochner dma_maps->dmamap_table->dm_segs[0].ds_addr);
1022 1.18 drochner /* set read/write */
1023 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1024 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1025 1.18 drochner (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
1026 1.56 bouyer /* remember flags */
1027 1.56 bouyer dma_maps->dma_flags = flags;
1028 1.18 drochner return 0;
1029 1.18 drochner }
1030 1.18 drochner
1031 1.18 drochner void
1032 1.56 bouyer pciide_dma_start(v, channel, drive)
1033 1.18 drochner void *v;
1034 1.56 bouyer int channel, drive;
1035 1.18 drochner {
1036 1.18 drochner struct pciide_softc *sc = v;
1037 1.18 drochner
1038 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
1039 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1040 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1041 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1042 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
1043 1.18 drochner }
1044 1.18 drochner
1045 1.18 drochner int
1046 1.56 bouyer pciide_dma_finish(v, channel, drive, force)
1047 1.18 drochner void *v;
1048 1.18 drochner int channel, drive;
1049 1.56 bouyer int force;
1050 1.18 drochner {
1051 1.18 drochner struct pciide_softc *sc = v;
1052 1.18 drochner u_int8_t status;
1053 1.56 bouyer int error = 0;
1054 1.18 drochner struct pciide_dma_maps *dma_maps =
1055 1.18 drochner &sc->pciide_channels[channel].dma_maps[drive];
1056 1.18 drochner
1057 1.18 drochner status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1058 1.18 drochner IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
1059 1.18 drochner WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
1060 1.18 drochner DEBUG_XFERS);
1061 1.18 drochner
1062 1.56 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
1063 1.56 bouyer return WDC_DMAST_NOIRQ;
1064 1.56 bouyer
1065 1.18 drochner /* stop DMA channel */
1066 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1067 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
1068 1.18 drochner bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1069 1.18 drochner IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
1070 1.18 drochner
1071 1.56 bouyer /* Unload the map of the data buffer */
1072 1.56 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
1073 1.56 bouyer dma_maps->dmamap_xfer->dm_mapsize,
1074 1.56 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
1075 1.56 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1076 1.56 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
1077 1.56 bouyer
1078 1.18 drochner if ((status & IDEDMA_CTL_ERR) != 0) {
1079 1.50 soren printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
1080 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
1081 1.56 bouyer error |= WDC_DMAST_ERR;
1082 1.18 drochner }
1083 1.18 drochner
1084 1.56 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
1085 1.50 soren printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1086 1.18 drochner "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1087 1.18 drochner drive, status);
1088 1.56 bouyer error |= WDC_DMAST_NOIRQ;
1089 1.18 drochner }
1090 1.18 drochner
1091 1.18 drochner if ((status & IDEDMA_CTL_ACT) != 0) {
1092 1.18 drochner /* data underrun, may be a valid condition for ATAPI */
1093 1.56 bouyer error |= WDC_DMAST_UNDER;
1094 1.18 drochner }
1095 1.56 bouyer return error;
1096 1.18 drochner }
1097 1.18 drochner
1098 1.67 bouyer void
1099 1.67 bouyer pciide_irqack(chp)
1100 1.67 bouyer struct channel_softc *chp;
1101 1.67 bouyer {
1102 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1103 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1104 1.67 bouyer
1105 1.67 bouyer /* clear status bits in IDE DMA registers */
1106 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1107 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1108 1.67 bouyer bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1109 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1110 1.67 bouyer }
1111 1.67 bouyer
1112 1.41 bouyer /* some common code used by several chip_map */
1113 1.41 bouyer int
1114 1.41 bouyer pciide_chansetup(sc, channel, interface)
1115 1.41 bouyer struct pciide_softc *sc;
1116 1.41 bouyer int channel;
1117 1.41 bouyer pcireg_t interface;
1118 1.41 bouyer {
1119 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
1120 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
1121 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
1122 1.41 bouyer cp->wdc_channel.channel = channel;
1123 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
1124 1.41 bouyer cp->wdc_channel.ch_queue =
1125 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1126 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
1127 1.41 bouyer printf("%s %s channel: "
1128 1.41 bouyer "can't allocate memory for command queue",
1129 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1130 1.41 bouyer return 0;
1131 1.41 bouyer }
1132 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
1133 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1134 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1135 1.41 bouyer "configured" : "wired",
1136 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1137 1.41 bouyer "native-PCI" : "compatibility");
1138 1.41 bouyer return 1;
1139 1.41 bouyer }
1140 1.41 bouyer
1141 1.18 drochner /* some common code used by several chip channel_map */
1142 1.18 drochner void
1143 1.41 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1144 1.18 drochner struct pci_attach_args *pa;
1145 1.18 drochner struct pciide_channel *cp;
1146 1.41 bouyer pcireg_t interface;
1147 1.18 drochner bus_size_t *cmdsizep, *ctlsizep;
1148 1.41 bouyer int (*pci_intr) __P((void *));
1149 1.18 drochner {
1150 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1151 1.18 drochner
1152 1.18 drochner if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1153 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1154 1.41 bouyer pci_intr);
1155 1.41 bouyer else
1156 1.28 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1157 1.28 bouyer wdc_cp->channel, cmdsizep, ctlsizep);
1158 1.41 bouyer
1159 1.18 drochner if (cp->hw_ok == 0)
1160 1.18 drochner return;
1161 1.18 drochner wdc_cp->data32iot = wdc_cp->cmd_iot;
1162 1.18 drochner wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1163 1.18 drochner wdcattach(wdc_cp);
1164 1.18 drochner }
1165 1.18 drochner
1166 1.18 drochner /*
1167 1.18 drochner * Generic code to call to know if a channel can be disabled. Return 1
1168 1.18 drochner * if channel can be disabled, 0 if not
1169 1.18 drochner */
1170 1.18 drochner int
1171 1.60 gmcgarry pciide_chan_candisable(cp)
1172 1.18 drochner struct pciide_channel *cp;
1173 1.18 drochner {
1174 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1175 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1176 1.18 drochner
1177 1.18 drochner if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1178 1.18 drochner (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1179 1.18 drochner printf("%s: disabling %s channel (no drives)\n",
1180 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1181 1.18 drochner cp->hw_ok = 0;
1182 1.18 drochner return 1;
1183 1.18 drochner }
1184 1.18 drochner return 0;
1185 1.18 drochner }
1186 1.18 drochner
1187 1.18 drochner /*
1188 1.18 drochner * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1189 1.18 drochner * Set hw_ok=0 on failure
1190 1.18 drochner */
1191 1.18 drochner void
1192 1.28 bouyer pciide_map_compat_intr(pa, cp, compatchan, interface)
1193 1.5 cgd struct pci_attach_args *pa;
1194 1.18 drochner struct pciide_channel *cp;
1195 1.18 drochner int compatchan, interface;
1196 1.18 drochner {
1197 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1198 1.18 drochner struct channel_softc *wdc_cp = &cp->wdc_channel;
1199 1.18 drochner
1200 1.18 drochner if (cp->hw_ok == 0)
1201 1.18 drochner return;
1202 1.18 drochner if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1203 1.18 drochner return;
1204 1.18 drochner
1205 1.18 drochner cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1206 1.19 drochner pa, compatchan, pciide_compat_intr, cp);
1207 1.18 drochner if (cp->ih == NULL) {
1208 1.18 drochner printf("%s: no compatibility interrupt for use by %s "
1209 1.18 drochner "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1210 1.18 drochner cp->hw_ok = 0;
1211 1.18 drochner }
1212 1.18 drochner }
1213 1.18 drochner
1214 1.18 drochner void
1215 1.28 bouyer pciide_print_modes(cp)
1216 1.28 bouyer struct pciide_channel *cp;
1217 1.18 drochner {
1218 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1219 1.28 bouyer int drive;
1220 1.18 drochner struct channel_softc *chp;
1221 1.18 drochner struct ata_drive_datas *drvp;
1222 1.18 drochner
1223 1.28 bouyer chp = &cp->wdc_channel;
1224 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1225 1.28 bouyer drvp = &chp->ch_drive[drive];
1226 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1227 1.28 bouyer continue;
1228 1.28 bouyer printf("%s(%s:%d:%d): using PIO mode %d",
1229 1.28 bouyer drvp->drv_softc->dv_xname,
1230 1.28 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1231 1.28 bouyer chp->channel, drive, drvp->PIO_mode);
1232 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA)
1233 1.28 bouyer printf(", DMA mode %d", drvp->DMA_mode);
1234 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1235 1.28 bouyer printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1236 1.28 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1237 1.28 bouyer printf(" (using DMA data transfers)");
1238 1.28 bouyer printf("\n");
1239 1.18 drochner }
1240 1.18 drochner }
1241 1.18 drochner
1242 1.18 drochner void
1243 1.41 bouyer default_chip_map(sc, pa)
1244 1.18 drochner struct pciide_softc *sc;
1245 1.41 bouyer struct pci_attach_args *pa;
1246 1.18 drochner {
1247 1.41 bouyer struct pciide_channel *cp;
1248 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1249 1.41 bouyer pcireg_t csr;
1250 1.41 bouyer int channel, drive;
1251 1.41 bouyer struct ata_drive_datas *drvp;
1252 1.41 bouyer u_int8_t idedma_ctl;
1253 1.41 bouyer bus_size_t cmdsize, ctlsize;
1254 1.41 bouyer char *failreason;
1255 1.41 bouyer
1256 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1257 1.41 bouyer return;
1258 1.41 bouyer
1259 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1260 1.41 bouyer printf("%s: bus-master DMA support present",
1261 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1262 1.41 bouyer if (sc->sc_pp == &default_product_desc &&
1263 1.41 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1264 1.41 bouyer PCIIDE_OPTIONS_DMA) == 0) {
1265 1.41 bouyer printf(", but unused (no driver support)");
1266 1.41 bouyer sc->sc_dma_ok = 0;
1267 1.41 bouyer } else {
1268 1.41 bouyer pciide_mapreg_dma(sc, pa);
1269 1.41 bouyer if (sc->sc_dma_ok != 0)
1270 1.41 bouyer printf(", used without full driver "
1271 1.41 bouyer "support");
1272 1.41 bouyer }
1273 1.41 bouyer } else {
1274 1.41 bouyer printf("%s: hardware does not support DMA",
1275 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1276 1.41 bouyer sc->sc_dma_ok = 0;
1277 1.41 bouyer }
1278 1.41 bouyer printf("\n");
1279 1.67 bouyer if (sc->sc_dma_ok) {
1280 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1281 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1282 1.67 bouyer }
1283 1.27 bouyer sc->sc_wdcdev.PIO_cap = 0;
1284 1.27 bouyer sc->sc_wdcdev.DMA_cap = 0;
1285 1.18 drochner
1286 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1287 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1288 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1289 1.41 bouyer
1290 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1291 1.41 bouyer cp = &sc->pciide_channels[channel];
1292 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1293 1.41 bouyer continue;
1294 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1295 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1296 1.41 bouyer &ctlsize, pciide_pci_intr);
1297 1.41 bouyer } else {
1298 1.41 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp,
1299 1.41 bouyer channel, &cmdsize, &ctlsize);
1300 1.41 bouyer }
1301 1.41 bouyer if (cp->hw_ok == 0)
1302 1.41 bouyer continue;
1303 1.41 bouyer /*
1304 1.41 bouyer * Check to see if something appears to be there.
1305 1.41 bouyer */
1306 1.41 bouyer failreason = NULL;
1307 1.41 bouyer if (!wdcprobe(&cp->wdc_channel)) {
1308 1.41 bouyer failreason = "not responding; disabled or no drives?";
1309 1.41 bouyer goto next;
1310 1.41 bouyer }
1311 1.41 bouyer /*
1312 1.41 bouyer * Now, make sure it's actually attributable to this PCI IDE
1313 1.41 bouyer * channel by trying to access the channel again while the
1314 1.41 bouyer * PCI IDE controller's I/O space is disabled. (If the
1315 1.41 bouyer * channel no longer appears to be there, it belongs to
1316 1.41 bouyer * this controller.) YUCK!
1317 1.41 bouyer */
1318 1.41 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1319 1.41 bouyer PCI_COMMAND_STATUS_REG);
1320 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1321 1.41 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1322 1.41 bouyer if (wdcprobe(&cp->wdc_channel))
1323 1.41 bouyer failreason = "other hardware responding at addresses";
1324 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1325 1.41 bouyer PCI_COMMAND_STATUS_REG, csr);
1326 1.41 bouyer next:
1327 1.41 bouyer if (failreason) {
1328 1.41 bouyer printf("%s: %s channel ignored (%s)\n",
1329 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1330 1.41 bouyer failreason);
1331 1.41 bouyer cp->hw_ok = 0;
1332 1.41 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
1333 1.41 bouyer cp->wdc_channel.cmd_ioh, cmdsize);
1334 1.41 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
1335 1.41 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
1336 1.41 bouyer } else {
1337 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1338 1.41 bouyer }
1339 1.41 bouyer if (cp->hw_ok) {
1340 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1341 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1342 1.41 bouyer wdcattach(&cp->wdc_channel);
1343 1.41 bouyer }
1344 1.41 bouyer }
1345 1.18 drochner
1346 1.18 drochner if (sc->sc_dma_ok == 0)
1347 1.41 bouyer return;
1348 1.18 drochner
1349 1.18 drochner /* Allocate DMA maps */
1350 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1351 1.18 drochner idedma_ctl = 0;
1352 1.41 bouyer cp = &sc->pciide_channels[channel];
1353 1.18 drochner for (drive = 0; drive < 2; drive++) {
1354 1.41 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
1355 1.18 drochner /* If no drive, skip */
1356 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
1357 1.18 drochner continue;
1358 1.18 drochner if ((drvp->drive_flags & DRIVE_DMA) == 0)
1359 1.18 drochner continue;
1360 1.18 drochner if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1361 1.18 drochner /* Abort DMA setup */
1362 1.18 drochner printf("%s:%d:%d: can't allocate DMA maps, "
1363 1.18 drochner "using PIO transfers\n",
1364 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1365 1.18 drochner channel, drive);
1366 1.18 drochner drvp->drive_flags &= ~DRIVE_DMA;
1367 1.18 drochner }
1368 1.40 bouyer printf("%s:%d:%d: using DMA data transfers\n",
1369 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname,
1370 1.18 drochner channel, drive);
1371 1.18 drochner idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1372 1.18 drochner }
1373 1.18 drochner if (idedma_ctl != 0) {
1374 1.18 drochner /* Add software bits in status register */
1375 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1376 1.18 drochner IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1377 1.18 drochner idedma_ctl);
1378 1.18 drochner }
1379 1.18 drochner }
1380 1.18 drochner }
1381 1.18 drochner
1382 1.18 drochner void
1383 1.41 bouyer piix_chip_map(sc, pa)
1384 1.41 bouyer struct pciide_softc *sc;
1385 1.18 drochner struct pci_attach_args *pa;
1386 1.41 bouyer {
1387 1.18 drochner struct pciide_channel *cp;
1388 1.41 bouyer int channel;
1389 1.42 bouyer u_int32_t idetim;
1390 1.42 bouyer bus_size_t cmdsize, ctlsize;
1391 1.18 drochner
1392 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
1393 1.18 drochner return;
1394 1.6 cgd
1395 1.41 bouyer printf("%s: bus-master DMA support present",
1396 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1397 1.41 bouyer pciide_mapreg_dma(sc, pa);
1398 1.41 bouyer printf("\n");
1399 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1400 1.67 bouyer WDC_CAPABILITY_MODE;
1401 1.41 bouyer if (sc->sc_dma_ok) {
1402 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1403 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1404 1.42 bouyer switch(sc->sc_pp->ide_product) {
1405 1.42 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
1406 1.42 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
1407 1.42 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
1408 1.68.2.15 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1409 1.68.2.20 he case PCI_PRODUCT_INTEL_82801BAM_IDE:
1410 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1411 1.41 bouyer }
1412 1.18 drochner }
1413 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
1414 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
1415 1.68.2.15 he switch(sc->sc_pp->ide_product) {
1416 1.68.2.15 he case PCI_PRODUCT_INTEL_82801AA_IDE:
1417 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 4;
1418 1.68.2.15 he break;
1419 1.68.2.18 he case PCI_PRODUCT_INTEL_82801BA_IDE:
1420 1.68.2.20 he case PCI_PRODUCT_INTEL_82801BAM_IDE:
1421 1.68.2.18 he sc->sc_wdcdev.UDMA_cap = 5;
1422 1.68.2.18 he break;
1423 1.68.2.15 he default:
1424 1.68.2.15 he sc->sc_wdcdev.UDMA_cap = 2;
1425 1.68.2.15 he }
1426 1.41 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1427 1.41 bouyer sc->sc_wdcdev.set_modes = piix_setup_channel;
1428 1.41 bouyer else
1429 1.28 bouyer sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1430 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1431 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1432 1.9 bouyer
1433 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1434 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1435 1.41 bouyer DEBUG_PROBE);
1436 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1437 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1438 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1439 1.41 bouyer DEBUG_PROBE);
1440 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1441 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1442 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1443 1.41 bouyer DEBUG_PROBE);
1444 1.41 bouyer }
1445 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1446 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1447 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1448 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1449 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1450 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1451 1.42 bouyer DEBUG_PROBE);
1452 1.42 bouyer }
1453 1.42 bouyer
1454 1.41 bouyer }
1455 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1456 1.9 bouyer
1457 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1458 1.41 bouyer cp = &sc->pciide_channels[channel];
1459 1.41 bouyer /* PIIX is compat-only */
1460 1.41 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
1461 1.41 bouyer continue;
1462 1.42 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1463 1.42 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
1464 1.42 bouyer PIIX_IDETIM_IDE) == 0) {
1465 1.42 bouyer printf("%s: %s channel ignored (disabled)\n",
1466 1.42 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1467 1.46 mycroft continue;
1468 1.42 bouyer }
1469 1.42 bouyer /* PIIX are compat-only pciide devices */
1470 1.42 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1471 1.42 bouyer if (cp->hw_ok == 0)
1472 1.42 bouyer continue;
1473 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
1474 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1475 1.42 bouyer channel);
1476 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1477 1.42 bouyer idetim);
1478 1.42 bouyer }
1479 1.42 bouyer pciide_map_compat_intr(pa, cp, channel, 0);
1480 1.41 bouyer if (cp->hw_ok == 0)
1481 1.41 bouyer continue;
1482 1.41 bouyer sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1483 1.41 bouyer }
1484 1.9 bouyer
1485 1.41 bouyer WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1486 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1487 1.41 bouyer DEBUG_PROBE);
1488 1.41 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1489 1.41 bouyer WDCDEBUG_PRINT((", sidetim=0x%x",
1490 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1491 1.41 bouyer DEBUG_PROBE);
1492 1.41 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1493 1.41 bouyer WDCDEBUG_PRINT((", udamreg 0x%x",
1494 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1495 1.41 bouyer DEBUG_PROBE);
1496 1.41 bouyer }
1497 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1498 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1499 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1500 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1501 1.42 bouyer WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1502 1.42 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1503 1.42 bouyer DEBUG_PROBE);
1504 1.42 bouyer }
1505 1.28 bouyer }
1506 1.41 bouyer WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1507 1.28 bouyer }
1508 1.28 bouyer
1509 1.28 bouyer void
1510 1.28 bouyer piix_setup_channel(chp)
1511 1.28 bouyer struct channel_softc *chp;
1512 1.28 bouyer {
1513 1.28 bouyer u_int8_t mode[2], drive;
1514 1.28 bouyer u_int32_t oidetim, idetim, idedma_ctl;
1515 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1516 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1517 1.28 bouyer struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1518 1.28 bouyer
1519 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1520 1.28 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1521 1.28 bouyer idedma_ctl = 0;
1522 1.28 bouyer
1523 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1524 1.28 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1525 1.28 bouyer chp->channel);
1526 1.9 bouyer
1527 1.28 bouyer /* setup DMA */
1528 1.28 bouyer pciide_channel_dma_setup(cp);
1529 1.9 bouyer
1530 1.28 bouyer /*
1531 1.28 bouyer * Here we have to mess up with drives mode: PIIX can't have
1532 1.28 bouyer * different timings for master and slave drives.
1533 1.28 bouyer * We need to find the best combination.
1534 1.28 bouyer */
1535 1.9 bouyer
1536 1.28 bouyer /* If both drives supports DMA, take the lower mode */
1537 1.28 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
1538 1.28 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
1539 1.28 bouyer mode[0] = mode[1] =
1540 1.28 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1541 1.28 bouyer drvp[0].DMA_mode = mode[0];
1542 1.38 bouyer drvp[1].DMA_mode = mode[1];
1543 1.28 bouyer goto ok;
1544 1.28 bouyer }
1545 1.28 bouyer /*
1546 1.28 bouyer * If only one drive supports DMA, use its mode, and
1547 1.28 bouyer * put the other one in PIO mode 0 if mode not compatible
1548 1.28 bouyer */
1549 1.28 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
1550 1.28 bouyer mode[0] = drvp[0].DMA_mode;
1551 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1552 1.28 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1553 1.28 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1554 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1555 1.28 bouyer goto ok;
1556 1.28 bouyer }
1557 1.28 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
1558 1.28 bouyer mode[1] = drvp[1].DMA_mode;
1559 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1560 1.28 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1561 1.28 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1562 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1563 1.28 bouyer goto ok;
1564 1.28 bouyer }
1565 1.28 bouyer /*
1566 1.28 bouyer * If both drives are not DMA, takes the lower mode, unless
1567 1.28 bouyer * one of them is PIO mode < 2
1568 1.28 bouyer */
1569 1.28 bouyer if (drvp[0].PIO_mode < 2) {
1570 1.38 bouyer mode[0] = drvp[0].PIO_mode = 0;
1571 1.28 bouyer mode[1] = drvp[1].PIO_mode;
1572 1.28 bouyer } else if (drvp[1].PIO_mode < 2) {
1573 1.38 bouyer mode[1] = drvp[1].PIO_mode = 0;
1574 1.28 bouyer mode[0] = drvp[0].PIO_mode;
1575 1.28 bouyer } else {
1576 1.28 bouyer mode[0] = mode[1] =
1577 1.28 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1578 1.38 bouyer drvp[0].PIO_mode = mode[0];
1579 1.38 bouyer drvp[1].PIO_mode = mode[1];
1580 1.28 bouyer }
1581 1.28 bouyer ok: /* The modes are setup */
1582 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1583 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
1584 1.9 bouyer idetim |= piix_setup_idetim_timings(
1585 1.28 bouyer mode[drive], 1, chp->channel);
1586 1.28 bouyer goto end;
1587 1.38 bouyer }
1588 1.28 bouyer }
1589 1.28 bouyer /* If we are there, none of the drives are DMA */
1590 1.28 bouyer if (mode[0] >= 2)
1591 1.28 bouyer idetim |= piix_setup_idetim_timings(
1592 1.28 bouyer mode[0], 0, chp->channel);
1593 1.28 bouyer else
1594 1.28 bouyer idetim |= piix_setup_idetim_timings(
1595 1.28 bouyer mode[1], 0, chp->channel);
1596 1.28 bouyer end: /*
1597 1.28 bouyer * timing mode is now set up in the controller. Enable
1598 1.28 bouyer * it per-drive
1599 1.28 bouyer */
1600 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1601 1.28 bouyer /* If no drive, skip */
1602 1.28 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
1603 1.28 bouyer continue;
1604 1.28 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1605 1.28 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
1606 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1607 1.28 bouyer }
1608 1.28 bouyer if (idedma_ctl != 0) {
1609 1.28 bouyer /* Add software bits in status register */
1610 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1611 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1612 1.28 bouyer idedma_ctl);
1613 1.9 bouyer }
1614 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1615 1.28 bouyer pciide_print_modes(cp);
1616 1.9 bouyer }
1617 1.9 bouyer
1618 1.9 bouyer void
1619 1.41 bouyer piix3_4_setup_channel(chp)
1620 1.41 bouyer struct channel_softc *chp;
1621 1.28 bouyer {
1622 1.28 bouyer struct ata_drive_datas *drvp;
1623 1.42 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1624 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1625 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1626 1.28 bouyer int drive;
1627 1.42 bouyer int channel = chp->channel;
1628 1.28 bouyer
1629 1.28 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1630 1.28 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1631 1.28 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1632 1.42 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1633 1.42 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1634 1.42 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1635 1.42 bouyer PIIX_SIDETIM_RTC_MASK(channel));
1636 1.28 bouyer
1637 1.28 bouyer idedma_ctl = 0;
1638 1.28 bouyer /* If channel disabled, no need to go further */
1639 1.42 bouyer if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1640 1.28 bouyer return;
1641 1.28 bouyer /* set up new idetim: Enable IDE registers decode */
1642 1.42 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1643 1.28 bouyer
1644 1.28 bouyer /* setup DMA if needed */
1645 1.28 bouyer pciide_channel_dma_setup(cp);
1646 1.28 bouyer
1647 1.28 bouyer for (drive = 0; drive < 2; drive++) {
1648 1.42 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1649 1.42 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
1650 1.28 bouyer drvp = &chp->ch_drive[drive];
1651 1.28 bouyer /* If no drive, skip */
1652 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1653 1.9 bouyer continue;
1654 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1655 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
1656 1.28 bouyer goto pio;
1657 1.28 bouyer
1658 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1659 1.68.2.18 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
1660 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1661 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1662 1.42 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
1663 1.68.2.18 he }
1664 1.68.2.20 he if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
1665 1.68.2.20 he sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE) {
1666 1.68.2.18 he /* setup Ultra/100 */
1667 1.68.2.18 he if (drvp->UDMA_mode > 2 &&
1668 1.68.2.18 he (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1669 1.68.2.18 he drvp->UDMA_mode = 2;
1670 1.68.2.18 he if (drvp->UDMA_mode > 4) {
1671 1.68.2.18 he ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
1672 1.68.2.18 he } else {
1673 1.68.2.18 he ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
1674 1.68.2.18 he if (drvp->UDMA_mode > 2) {
1675 1.68.2.18 he ideconf |= PIIX_CONFIG_UDMA66(channel,
1676 1.68.2.18 he drive);
1677 1.68.2.18 he } else {
1678 1.68.2.18 he ideconf &= ~PIIX_CONFIG_UDMA66(channel,
1679 1.68.2.18 he drive);
1680 1.68.2.18 he }
1681 1.68.2.18 he }
1682 1.42 bouyer }
1683 1.42 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1684 1.42 bouyer /* setup Ultra/66 */
1685 1.42 bouyer if (drvp->UDMA_mode > 2 &&
1686 1.42 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1687 1.42 bouyer drvp->UDMA_mode = 2;
1688 1.42 bouyer if (drvp->UDMA_mode > 2)
1689 1.42 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1690 1.42 bouyer else
1691 1.42 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1692 1.42 bouyer }
1693 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1694 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1695 1.28 bouyer /* use Ultra/DMA */
1696 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1697 1.42 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1698 1.28 bouyer udmareg |= PIIX_UDMATIM_SET(
1699 1.42 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1700 1.28 bouyer } else {
1701 1.28 bouyer /* use Multiword DMA */
1702 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1703 1.9 bouyer if (drive == 0) {
1704 1.9 bouyer idetim |= piix_setup_idetim_timings(
1705 1.42 bouyer drvp->DMA_mode, 1, channel);
1706 1.9 bouyer } else {
1707 1.9 bouyer sidetim |= piix_setup_sidetim_timings(
1708 1.42 bouyer drvp->DMA_mode, 1, channel);
1709 1.9 bouyer idetim =PIIX_IDETIM_SET(idetim,
1710 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1711 1.9 bouyer }
1712 1.9 bouyer }
1713 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1714 1.28 bouyer
1715 1.28 bouyer pio: /* use PIO mode */
1716 1.28 bouyer idetim |= piix_setup_idetim_drvs(drvp);
1717 1.28 bouyer if (drive == 0) {
1718 1.28 bouyer idetim |= piix_setup_idetim_timings(
1719 1.42 bouyer drvp->PIO_mode, 0, channel);
1720 1.28 bouyer } else {
1721 1.28 bouyer sidetim |= piix_setup_sidetim_timings(
1722 1.42 bouyer drvp->PIO_mode, 0, channel);
1723 1.28 bouyer idetim =PIIX_IDETIM_SET(idetim,
1724 1.42 bouyer PIIX_IDETIM_SITRE, channel);
1725 1.9 bouyer }
1726 1.9 bouyer }
1727 1.28 bouyer if (idedma_ctl != 0) {
1728 1.28 bouyer /* Add software bits in status register */
1729 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1730 1.42 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1731 1.28 bouyer idedma_ctl);
1732 1.9 bouyer }
1733 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1734 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1735 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1736 1.42 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1737 1.28 bouyer pciide_print_modes(cp);
1738 1.9 bouyer }
1739 1.8 drochner
1740 1.28 bouyer
1741 1.9 bouyer /* setup ISP and RTC fields, based on mode */
1742 1.9 bouyer static u_int32_t
1743 1.9 bouyer piix_setup_idetim_timings(mode, dma, channel)
1744 1.9 bouyer u_int8_t mode;
1745 1.9 bouyer u_int8_t dma;
1746 1.9 bouyer u_int8_t channel;
1747 1.9 bouyer {
1748 1.9 bouyer
1749 1.9 bouyer if (dma)
1750 1.9 bouyer return PIIX_IDETIM_SET(0,
1751 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1752 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1753 1.9 bouyer channel);
1754 1.9 bouyer else
1755 1.9 bouyer return PIIX_IDETIM_SET(0,
1756 1.9 bouyer PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1757 1.9 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1758 1.9 bouyer channel);
1759 1.8 drochner }
1760 1.8 drochner
1761 1.9 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
1762 1.9 bouyer static u_int32_t
1763 1.9 bouyer piix_setup_idetim_drvs(drvp)
1764 1.9 bouyer struct ata_drive_datas *drvp;
1765 1.6 cgd {
1766 1.9 bouyer u_int32_t ret = 0;
1767 1.9 bouyer struct channel_softc *chp = drvp->chnl_softc;
1768 1.9 bouyer u_int8_t channel = chp->channel;
1769 1.9 bouyer u_int8_t drive = drvp->drive;
1770 1.9 bouyer
1771 1.9 bouyer /*
1772 1.9 bouyer * If drive is using UDMA, timings setups are independant
1773 1.9 bouyer * So just check DMA and PIO here.
1774 1.9 bouyer */
1775 1.9 bouyer if (drvp->drive_flags & DRIVE_DMA) {
1776 1.9 bouyer /* if mode = DMA mode 0, use compatible timings */
1777 1.9 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
1778 1.9 bouyer drvp->DMA_mode == 0) {
1779 1.9 bouyer drvp->PIO_mode = 0;
1780 1.9 bouyer return ret;
1781 1.9 bouyer }
1782 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1783 1.9 bouyer /*
1784 1.9 bouyer * PIO and DMA timings are the same, use fast timings for PIO
1785 1.9 bouyer * too, else use compat timings.
1786 1.9 bouyer */
1787 1.9 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
1788 1.9 bouyer piix_isp_dma[drvp->DMA_mode]) ||
1789 1.9 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
1790 1.9 bouyer piix_rtc_dma[drvp->DMA_mode]))
1791 1.9 bouyer drvp->PIO_mode = 0;
1792 1.9 bouyer /* if PIO mode <= 2, use compat timings for PIO */
1793 1.9 bouyer if (drvp->PIO_mode <= 2) {
1794 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1795 1.9 bouyer channel);
1796 1.9 bouyer return ret;
1797 1.9 bouyer }
1798 1.9 bouyer }
1799 1.6 cgd
1800 1.6 cgd /*
1801 1.9 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
1802 1.9 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
1803 1.9 bouyer * if PIO mode >= 3.
1804 1.6 cgd */
1805 1.6 cgd
1806 1.9 bouyer if (drvp->PIO_mode < 2)
1807 1.9 bouyer return ret;
1808 1.9 bouyer
1809 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1810 1.9 bouyer if (drvp->PIO_mode >= 3) {
1811 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1812 1.9 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1813 1.9 bouyer }
1814 1.9 bouyer return ret;
1815 1.9 bouyer }
1816 1.9 bouyer
1817 1.9 bouyer /* setup values in SIDETIM registers, based on mode */
1818 1.9 bouyer static u_int32_t
1819 1.9 bouyer piix_setup_sidetim_timings(mode, dma, channel)
1820 1.9 bouyer u_int8_t mode;
1821 1.9 bouyer u_int8_t dma;
1822 1.9 bouyer u_int8_t channel;
1823 1.9 bouyer {
1824 1.9 bouyer if (dma)
1825 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1826 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1827 1.9 bouyer else
1828 1.9 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1829 1.9 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1830 1.53 bouyer }
1831 1.53 bouyer
1832 1.53 bouyer void
1833 1.68.2.24 he amd7x6_chip_map(sc, pa)
1834 1.53 bouyer struct pciide_softc *sc;
1835 1.53 bouyer struct pci_attach_args *pa;
1836 1.53 bouyer {
1837 1.53 bouyer struct pciide_channel *cp;
1838 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1839 1.53 bouyer int channel;
1840 1.53 bouyer pcireg_t chanenable;
1841 1.53 bouyer bus_size_t cmdsize, ctlsize;
1842 1.53 bouyer
1843 1.53 bouyer if (pciide_chipen(sc, pa) == 0)
1844 1.53 bouyer return;
1845 1.53 bouyer printf("%s: bus-master DMA support present",
1846 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
1847 1.53 bouyer pciide_mapreg_dma(sc, pa);
1848 1.53 bouyer printf("\n");
1849 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1850 1.67 bouyer WDC_CAPABILITY_MODE;
1851 1.67 bouyer if (sc->sc_dma_ok) {
1852 1.53 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1853 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1854 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
1855 1.67 bouyer }
1856 1.53 bouyer sc->sc_wdcdev.PIO_cap = 4;
1857 1.53 bouyer sc->sc_wdcdev.DMA_cap = 2;
1858 1.68.2.24 he
1859 1.68.2.32 he switch (sc->sc_pp->ide_product) {
1860 1.68.2.32 he case PCI_PRODUCT_AMD_PBC766_IDE:
1861 1.68.2.32 he case PCI_PRODUCT_AMD_PBC768_IDE:
1862 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 5;
1863 1.68.2.32 he break;
1864 1.68.2.32 he default:
1865 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
1866 1.68.2.32 he }
1867 1.68.2.24 he sc->sc_wdcdev.set_modes = amd7x6_setup_channel;
1868 1.53 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
1869 1.53 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1870 1.68.2.24 he chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN);
1871 1.53 bouyer
1872 1.68.2.24 he WDCDEBUG_PRINT(("amd7x6_chip_map: Channel enable=0x%x\n", chanenable),
1873 1.53 bouyer DEBUG_PROBE);
1874 1.53 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1875 1.53 bouyer cp = &sc->pciide_channels[channel];
1876 1.53 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1877 1.53 bouyer continue;
1878 1.53 bouyer
1879 1.68.2.24 he if ((chanenable & AMD7X6_CHAN_EN(channel)) == 0) {
1880 1.53 bouyer printf("%s: %s channel ignored (disabled)\n",
1881 1.53 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1882 1.53 bouyer continue;
1883 1.53 bouyer }
1884 1.53 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1885 1.53 bouyer pciide_pci_intr);
1886 1.53 bouyer
1887 1.60 gmcgarry if (pciide_chan_candisable(cp))
1888 1.68.2.24 he chanenable &= ~AMD7X6_CHAN_EN(channel);
1889 1.53 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
1890 1.53 bouyer if (cp->hw_ok == 0)
1891 1.53 bouyer continue;
1892 1.53 bouyer
1893 1.68.2.24 he amd7x6_setup_channel(&cp->wdc_channel);
1894 1.53 bouyer }
1895 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_CHANSTATUS_EN,
1896 1.53 bouyer chanenable);
1897 1.53 bouyer return;
1898 1.53 bouyer }
1899 1.53 bouyer
1900 1.53 bouyer void
1901 1.68.2.24 he amd7x6_setup_channel(chp)
1902 1.53 bouyer struct channel_softc *chp;
1903 1.53 bouyer {
1904 1.53 bouyer u_int32_t udmatim_reg, datatim_reg;
1905 1.53 bouyer u_int8_t idedma_ctl;
1906 1.53 bouyer int mode, drive;
1907 1.53 bouyer struct ata_drive_datas *drvp;
1908 1.53 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
1909 1.53 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1910 1.68.2.8 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1911 1.68.2.6 bouyer int rev = PCI_REVISION(
1912 1.68.2.6 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1913 1.68.2.8 bouyer #endif
1914 1.53 bouyer
1915 1.53 bouyer idedma_ctl = 0;
1916 1.68.2.24 he datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM);
1917 1.68.2.24 he udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA);
1918 1.68.2.24 he datatim_reg &= ~AMD7X6_DATATIM_MASK(chp->channel);
1919 1.68.2.24 he udmatim_reg &= ~AMD7X6_UDMA_MASK(chp->channel);
1920 1.53 bouyer
1921 1.53 bouyer /* setup DMA if needed */
1922 1.53 bouyer pciide_channel_dma_setup(cp);
1923 1.53 bouyer
1924 1.53 bouyer for (drive = 0; drive < 2; drive++) {
1925 1.53 bouyer drvp = &chp->ch_drive[drive];
1926 1.53 bouyer /* If no drive, skip */
1927 1.53 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1928 1.53 bouyer continue;
1929 1.53 bouyer /* add timing values, setup DMA if needed */
1930 1.53 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1931 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1932 1.53 bouyer mode = drvp->PIO_mode;
1933 1.53 bouyer goto pio;
1934 1.53 bouyer }
1935 1.53 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1936 1.53 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
1937 1.53 bouyer /* use Ultra/DMA */
1938 1.53 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1939 1.68.2.24 he udmatim_reg |= AMD7X6_UDMA_EN(chp->channel, drive) |
1940 1.68.2.24 he AMD7X6_UDMA_EN_MTH(chp->channel, drive) |
1941 1.68.2.24 he AMD7X6_UDMA_TIME(chp->channel, drive,
1942 1.68.2.24 he amd7x6_udma_tim[drvp->UDMA_mode]);
1943 1.53 bouyer /* can use PIO timings, MW DMA unused */
1944 1.53 bouyer mode = drvp->PIO_mode;
1945 1.53 bouyer } else {
1946 1.68.2.6 bouyer /* use Multiword DMA, but only if revision is OK */
1947 1.53 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1948 1.68.2.6 bouyer #ifndef PCIIDE_AMD756_ENABLEDMA
1949 1.68.2.6 bouyer /*
1950 1.68.2.6 bouyer * The workaround doesn't seem to be necessary
1951 1.68.2.6 bouyer * with all drives, so it can be disabled by
1952 1.68.2.6 bouyer * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1953 1.68.2.6 bouyer * triggered.
1954 1.68.2.6 bouyer */
1955 1.68.2.24 he if (sc->sc_pp->ide_product ==
1956 1.68.2.24 he PCI_PRODUCT_AMD_PBC756_IDE &&
1957 1.68.2.24 he AMD756_CHIPREV_DISABLEDMA(rev)) {
1958 1.68.2.6 bouyer printf("%s:%d:%d: multi-word DMA disabled due "
1959 1.68.2.6 bouyer "to chip revision\n",
1960 1.68.2.6 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
1961 1.68.2.6 bouyer chp->channel, drive);
1962 1.68.2.6 bouyer mode = drvp->PIO_mode;
1963 1.68.2.6 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1964 1.68.2.6 bouyer goto pio;
1965 1.68.2.6 bouyer }
1966 1.68.2.6 bouyer #endif
1967 1.53 bouyer /* mode = min(pio, dma+2) */
1968 1.53 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1969 1.53 bouyer mode = drvp->PIO_mode;
1970 1.53 bouyer else
1971 1.53 bouyer mode = drvp->DMA_mode + 2;
1972 1.53 bouyer }
1973 1.53 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1974 1.53 bouyer
1975 1.53 bouyer pio: /* setup PIO mode */
1976 1.53 bouyer if (mode <= 2) {
1977 1.53 bouyer drvp->DMA_mode = 0;
1978 1.53 bouyer drvp->PIO_mode = 0;
1979 1.53 bouyer mode = 0;
1980 1.53 bouyer } else {
1981 1.53 bouyer drvp->PIO_mode = mode;
1982 1.53 bouyer drvp->DMA_mode = mode - 2;
1983 1.53 bouyer }
1984 1.53 bouyer datatim_reg |=
1985 1.68.2.24 he AMD7X6_DATATIM_PULSE(chp->channel, drive,
1986 1.68.2.24 he amd7x6_pio_set[mode]) |
1987 1.68.2.24 he AMD7X6_DATATIM_RECOV(chp->channel, drive,
1988 1.68.2.24 he amd7x6_pio_rec[mode]);
1989 1.53 bouyer }
1990 1.53 bouyer if (idedma_ctl != 0) {
1991 1.53 bouyer /* Add software bits in status register */
1992 1.53 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1993 1.53 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1994 1.53 bouyer idedma_ctl);
1995 1.53 bouyer }
1996 1.53 bouyer pciide_print_modes(cp);
1997 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_DATATIM, datatim_reg);
1998 1.68.2.24 he pci_conf_write(sc->sc_pc, sc->sc_tag, AMD7X6_UDMA, udmatim_reg);
1999 1.9 bouyer }
2000 1.9 bouyer
2001 1.9 bouyer void
2002 1.41 bouyer apollo_chip_map(sc, pa)
2003 1.9 bouyer struct pciide_softc *sc;
2004 1.41 bouyer struct pci_attach_args *pa;
2005 1.9 bouyer {
2006 1.41 bouyer struct pciide_channel *cp;
2007 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2008 1.41 bouyer int channel;
2009 1.68.2.24 he u_int32_t ideconf;
2010 1.41 bouyer bus_size_t cmdsize, ctlsize;
2011 1.68.2.24 he pcitag_t pcib_tag;
2012 1.68.2.24 he pcireg_t pcib_id, pcib_class;
2013 1.41 bouyer
2014 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2015 1.41 bouyer return;
2016 1.68.2.24 he /* get a PCI tag for the ISA bridge (function 0 of the same device) */
2017 1.68.2.24 he pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2018 1.68.2.24 he /* and read ID and rev of the ISA bridge */
2019 1.68.2.24 he pcib_id = pci_conf_read(sc->sc_pc, pcib_tag, PCI_ID_REG);
2020 1.68.2.24 he pcib_class = pci_conf_read(sc->sc_pc, pcib_tag, PCI_CLASS_REG);
2021 1.68.2.24 he printf(": VIA Technologies ");
2022 1.68.2.24 he switch (PCI_PRODUCT(pcib_id)) {
2023 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C586_ISA:
2024 1.68.2.24 he printf("VT82C586 (Apollo VP) ");
2025 1.68.2.24 he if(PCI_REVISION(pcib_class) >= 0x02) {
2026 1.68.2.24 he printf("ATA33 controller\n");
2027 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 2;
2028 1.68.2.24 he } else {
2029 1.68.2.24 he printf("controller\n");
2030 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 0;
2031 1.68.2.24 he }
2032 1.68.2.24 he break;
2033 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C596A:
2034 1.68.2.24 he printf("VT82C596A (Apollo Pro) ");
2035 1.68.2.24 he if (PCI_REVISION(pcib_class) >= 0x12) {
2036 1.68.2.24 he printf("ATA66 controller\n");
2037 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
2038 1.68.2.24 he } else {
2039 1.68.2.24 he printf("ATA33 controller\n");
2040 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 2;
2041 1.68.2.24 he }
2042 1.68.2.24 he break;
2043 1.68.2.24 he case PCI_PRODUCT_VIATECH_VT82C686A_ISA:
2044 1.68.2.24 he printf("VT82C686A (Apollo KX133) ");
2045 1.68.2.24 he if (PCI_REVISION(pcib_class) >= 0x40) {
2046 1.68.2.24 he printf("ATA100 controller\n");
2047 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 5;
2048 1.68.2.24 he } else {
2049 1.68.2.24 he printf("ATA66 controller\n");
2050 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 4;
2051 1.68.2.24 he }
2052 1.68.2.24 he break;
2053 1.68.2.24 he default:
2054 1.68.2.24 he printf("unknown ATA controller\n");
2055 1.68.2.24 he sc->sc_wdcdev.UDMA_cap = 0;
2056 1.68.2.24 he }
2057 1.68.2.24 he
2058 1.41 bouyer printf("%s: bus-master DMA support present",
2059 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2060 1.41 bouyer pciide_mapreg_dma(sc, pa);
2061 1.41 bouyer printf("\n");
2062 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2063 1.67 bouyer WDC_CAPABILITY_MODE;
2064 1.41 bouyer if (sc->sc_dma_ok) {
2065 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2066 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2067 1.68.2.24 he if (sc->sc_wdcdev.UDMA_cap > 0)
2068 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2069 1.41 bouyer }
2070 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2071 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2072 1.28 bouyer sc->sc_wdcdev.set_modes = apollo_setup_channel;
2073 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2074 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2075 1.9 bouyer
2076 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
2077 1.9 bouyer "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2078 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
2079 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
2080 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2081 1.68.2.24 he pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
2082 1.9 bouyer DEBUG_PROBE);
2083 1.9 bouyer
2084 1.18 drochner for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2085 1.41 bouyer cp = &sc->pciide_channels[channel];
2086 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2087 1.41 bouyer continue;
2088 1.41 bouyer
2089 1.41 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
2090 1.41 bouyer if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
2091 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2092 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2093 1.46 mycroft continue;
2094 1.41 bouyer }
2095 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2096 1.41 bouyer pciide_pci_intr);
2097 1.41 bouyer if (cp->hw_ok == 0)
2098 1.41 bouyer continue;
2099 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2100 1.41 bouyer ideconf &= ~APO_IDECONF_EN(channel);
2101 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
2102 1.41 bouyer ideconf);
2103 1.41 bouyer }
2104 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2105 1.41 bouyer
2106 1.41 bouyer if (cp->hw_ok == 0)
2107 1.41 bouyer continue;
2108 1.28 bouyer apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
2109 1.28 bouyer }
2110 1.41 bouyer WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
2111 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
2112 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
2113 1.28 bouyer }
2114 1.28 bouyer
2115 1.28 bouyer void
2116 1.28 bouyer apollo_setup_channel(chp)
2117 1.28 bouyer struct channel_softc *chp;
2118 1.28 bouyer {
2119 1.28 bouyer u_int32_t udmatim_reg, datatim_reg;
2120 1.28 bouyer u_int8_t idedma_ctl;
2121 1.28 bouyer int mode, drive;
2122 1.28 bouyer struct ata_drive_datas *drvp;
2123 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2124 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2125 1.28 bouyer
2126 1.28 bouyer idedma_ctl = 0;
2127 1.28 bouyer datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
2128 1.28 bouyer udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
2129 1.28 bouyer datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
2130 1.68.2.24 he udmatim_reg &= ~APO_UDMA_MASK(chp->channel);
2131 1.28 bouyer
2132 1.28 bouyer /* setup DMA if needed */
2133 1.28 bouyer pciide_channel_dma_setup(cp);
2134 1.9 bouyer
2135 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2136 1.28 bouyer drvp = &chp->ch_drive[drive];
2137 1.28 bouyer /* If no drive, skip */
2138 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2139 1.28 bouyer continue;
2140 1.28 bouyer /* add timing values, setup DMA if needed */
2141 1.28 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
2142 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)) {
2143 1.28 bouyer mode = drvp->PIO_mode;
2144 1.28 bouyer goto pio;
2145 1.8 drochner }
2146 1.28 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
2147 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
2148 1.28 bouyer /* use Ultra/DMA */
2149 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2150 1.28 bouyer udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
2151 1.68.2.24 he APO_UDMA_EN_MTH(chp->channel, drive);
2152 1.68.2.24 he if (sc->sc_wdcdev.UDMA_cap == 5) {
2153 1.68.2.24 he /* 686b */
2154 1.68.2.24 he udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2155 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2156 1.68.2.24 he drive, apollo_udma100_tim[drvp->UDMA_mode]);
2157 1.68.2.24 he } else if (sc->sc_wdcdev.UDMA_cap == 4) {
2158 1.68.2.24 he /* 596b or 686a */
2159 1.68.2.24 he udmatim_reg |= APO_UDMA_CLK66(chp->channel);
2160 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2161 1.68.2.24 he drive, apollo_udma66_tim[drvp->UDMA_mode]);
2162 1.68.2.24 he } else {
2163 1.68.2.24 he /* 596a or 586b */
2164 1.68.2.24 he udmatim_reg |= APO_UDMA_TIME(chp->channel,
2165 1.68.2.24 he drive, apollo_udma33_tim[drvp->UDMA_mode]);
2166 1.68.2.24 he }
2167 1.28 bouyer /* can use PIO timings, MW DMA unused */
2168 1.28 bouyer mode = drvp->PIO_mode;
2169 1.28 bouyer } else {
2170 1.28 bouyer /* use Multiword DMA */
2171 1.28 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
2172 1.28 bouyer /* mode = min(pio, dma+2) */
2173 1.28 bouyer if (drvp->PIO_mode <= (drvp->DMA_mode +2))
2174 1.28 bouyer mode = drvp->PIO_mode;
2175 1.28 bouyer else
2176 1.37 bouyer mode = drvp->DMA_mode + 2;
2177 1.8 drochner }
2178 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2179 1.28 bouyer
2180 1.28 bouyer pio: /* setup PIO mode */
2181 1.37 bouyer if (mode <= 2) {
2182 1.37 bouyer drvp->DMA_mode = 0;
2183 1.37 bouyer drvp->PIO_mode = 0;
2184 1.37 bouyer mode = 0;
2185 1.37 bouyer } else {
2186 1.37 bouyer drvp->PIO_mode = mode;
2187 1.37 bouyer drvp->DMA_mode = mode - 2;
2188 1.37 bouyer }
2189 1.28 bouyer datatim_reg |=
2190 1.28 bouyer APO_DATATIM_PULSE(chp->channel, drive,
2191 1.28 bouyer apollo_pio_set[mode]) |
2192 1.28 bouyer APO_DATATIM_RECOV(chp->channel, drive,
2193 1.28 bouyer apollo_pio_rec[mode]);
2194 1.28 bouyer }
2195 1.28 bouyer if (idedma_ctl != 0) {
2196 1.28 bouyer /* Add software bits in status register */
2197 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2198 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2199 1.28 bouyer idedma_ctl);
2200 1.9 bouyer }
2201 1.28 bouyer pciide_print_modes(cp);
2202 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2203 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2204 1.9 bouyer }
2205 1.6 cgd
2206 1.18 drochner void
2207 1.41 bouyer cmd_channel_map(pa, sc, channel)
2208 1.9 bouyer struct pci_attach_args *pa;
2209 1.41 bouyer struct pciide_softc *sc;
2210 1.41 bouyer int channel;
2211 1.9 bouyer {
2212 1.41 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
2213 1.18 drochner bus_size_t cmdsize, ctlsize;
2214 1.41 bouyer u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2215 1.68.2.2 bouyer int interface;
2216 1.68.2.2 bouyer
2217 1.68.2.2 bouyer /*
2218 1.68.2.2 bouyer * The 0648/0649 can be told to identify as a RAID controller.
2219 1.68.2.2 bouyer * In this case, we have to fake interface
2220 1.68.2.2 bouyer */
2221 1.68.2.2 bouyer if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2222 1.68.2.2 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) |
2223 1.68.2.2 bouyer PCIIDE_INTERFACE_SETTABLE(1);
2224 1.68.2.2 bouyer if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2225 1.68.2.2 bouyer CMD_CONF_DSA1)
2226 1.68.2.2 bouyer interface |= PCIIDE_INTERFACE_PCI(0) |
2227 1.68.2.2 bouyer PCIIDE_INTERFACE_PCI(1);
2228 1.68.2.2 bouyer } else {
2229 1.68.2.2 bouyer interface = PCI_INTERFACE(pa->pa_class);
2230 1.68.2.2 bouyer }
2231 1.6 cgd
2232 1.41 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
2233 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
2234 1.41 bouyer cp->wdc_channel.channel = channel;
2235 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2236 1.41 bouyer
2237 1.41 bouyer if (channel > 0) {
2238 1.41 bouyer cp->wdc_channel.ch_queue =
2239 1.41 bouyer sc->pciide_channels[0].wdc_channel.ch_queue;
2240 1.41 bouyer } else {
2241 1.41 bouyer cp->wdc_channel.ch_queue =
2242 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2243 1.41 bouyer }
2244 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2245 1.41 bouyer printf("%s %s channel: "
2246 1.41 bouyer "can't allocate memory for command queue",
2247 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2248 1.41 bouyer return;
2249 1.18 drochner }
2250 1.18 drochner
2251 1.41 bouyer printf("%s: %s channel %s to %s mode\n",
2252 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2253 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2254 1.41 bouyer "configured" : "wired",
2255 1.41 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2256 1.41 bouyer "native-PCI" : "compatibility");
2257 1.5 cgd
2258 1.9 bouyer /*
2259 1.9 bouyer * with a CMD PCI64x, if we get here, the first channel is enabled:
2260 1.9 bouyer * there's no way to disable the first channel without disabling
2261 1.9 bouyer * the whole device
2262 1.9 bouyer */
2263 1.41 bouyer if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2264 1.18 drochner printf("%s: %s channel ignored (disabled)\n",
2265 1.18 drochner sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2266 1.18 drochner return;
2267 1.18 drochner }
2268 1.18 drochner
2269 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2270 1.18 drochner if (cp->hw_ok == 0)
2271 1.18 drochner return;
2272 1.41 bouyer if (channel == 1) {
2273 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2274 1.18 drochner ctrl &= ~CMD_CTRL_2PORT;
2275 1.18 drochner pciide_pci_write(pa->pa_pc, pa->pa_tag,
2276 1.24 bouyer CMD_CTRL, ctrl);
2277 1.18 drochner }
2278 1.18 drochner }
2279 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2280 1.41 bouyer }
2281 1.41 bouyer
2282 1.41 bouyer int
2283 1.41 bouyer cmd_pci_intr(arg)
2284 1.41 bouyer void *arg;
2285 1.41 bouyer {
2286 1.41 bouyer struct pciide_softc *sc = arg;
2287 1.41 bouyer struct pciide_channel *cp;
2288 1.41 bouyer struct channel_softc *wdc_cp;
2289 1.41 bouyer int i, rv, crv;
2290 1.41 bouyer u_int32_t priirq, secirq;
2291 1.41 bouyer
2292 1.41 bouyer rv = 0;
2293 1.41 bouyer priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2294 1.41 bouyer secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2295 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2296 1.41 bouyer cp = &sc->pciide_channels[i];
2297 1.41 bouyer wdc_cp = &cp->wdc_channel;
2298 1.41 bouyer /* If a compat channel skip. */
2299 1.41 bouyer if (cp->compat)
2300 1.41 bouyer continue;
2301 1.41 bouyer if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2302 1.41 bouyer (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2303 1.41 bouyer crv = wdcintr(wdc_cp);
2304 1.41 bouyer if (crv == 0)
2305 1.41 bouyer printf("%s:%d: bogus intr\n",
2306 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
2307 1.41 bouyer else
2308 1.41 bouyer rv = 1;
2309 1.41 bouyer }
2310 1.41 bouyer }
2311 1.41 bouyer return rv;
2312 1.14 bouyer }
2313 1.14 bouyer
2314 1.14 bouyer void
2315 1.41 bouyer cmd_chip_map(sc, pa)
2316 1.14 bouyer struct pciide_softc *sc;
2317 1.41 bouyer struct pci_attach_args *pa;
2318 1.14 bouyer {
2319 1.41 bouyer int channel;
2320 1.39 mrg
2321 1.41 bouyer /*
2322 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2323 1.41 bouyer * and base adresses registers can be disabled at
2324 1.41 bouyer * hardware level. In this case, the device is wired
2325 1.41 bouyer * in compat mode and its first channel is always enabled,
2326 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2327 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2328 1.41 bouyer * can't be disabled.
2329 1.41 bouyer */
2330 1.41 bouyer
2331 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2332 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2333 1.41 bouyer return;
2334 1.41 bouyer #endif
2335 1.41 bouyer
2336 1.45 bouyer printf("%s: hardware does not support DMA\n",
2337 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2338 1.41 bouyer sc->sc_dma_ok = 0;
2339 1.41 bouyer
2340 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2341 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2342 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2343 1.41 bouyer
2344 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2345 1.41 bouyer cmd_channel_map(pa, sc, channel);
2346 1.41 bouyer }
2347 1.14 bouyer }
2348 1.14 bouyer
2349 1.14 bouyer void
2350 1.68.2.2 bouyer cmd0643_9_chip_map(sc, pa)
2351 1.14 bouyer struct pciide_softc *sc;
2352 1.41 bouyer struct pci_attach_args *pa;
2353 1.41 bouyer {
2354 1.41 bouyer struct pciide_channel *cp;
2355 1.28 bouyer int channel;
2356 1.68.2.10 bouyer int rev = PCI_REVISION(
2357 1.68.2.10 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2358 1.28 bouyer
2359 1.41 bouyer /*
2360 1.41 bouyer * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2361 1.41 bouyer * and base adresses registers can be disabled at
2362 1.41 bouyer * hardware level. In this case, the device is wired
2363 1.41 bouyer * in compat mode and its first channel is always enabled,
2364 1.41 bouyer * but we can't rely on PCI_COMMAND_IO_ENABLE.
2365 1.41 bouyer * In fact, it seems that the first channel of the CMD PCI0640
2366 1.41 bouyer * can't be disabled.
2367 1.41 bouyer */
2368 1.41 bouyer
2369 1.41 bouyer #ifdef PCIIDE_CMD064x_DISABLE
2370 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2371 1.41 bouyer return;
2372 1.41 bouyer #endif
2373 1.41 bouyer printf("%s: bus-master DMA support present",
2374 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2375 1.41 bouyer pciide_mapreg_dma(sc, pa);
2376 1.41 bouyer printf("\n");
2377 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2378 1.67 bouyer WDC_CAPABILITY_MODE;
2379 1.67 bouyer if (sc->sc_dma_ok) {
2380 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2381 1.68.2.2 bouyer switch (sc->sc_pp->ide_product) {
2382 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_649:
2383 1.68.2.29 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2384 1.68.2.29 he sc->sc_wdcdev.UDMA_cap = 5;
2385 1.68.2.29 he sc->sc_wdcdev.irqack = cmd646_9_irqack;
2386 1.68.2.29 he break;
2387 1.68.2.2 bouyer case PCI_PRODUCT_CMDTECH_648:
2388 1.68.2.2 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2389 1.68.2.2 bouyer sc->sc_wdcdev.UDMA_cap = 4;
2390 1.68.2.10 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2391 1.68.2.10 bouyer break;
2392 1.68.2.7 bouyer case PCI_PRODUCT_CMDTECH_646:
2393 1.68.2.10 bouyer if (rev >= CMD0646U2_REV) {
2394 1.68.2.10 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2395 1.68.2.10 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2396 1.68.2.11 bouyer } else if (rev >= CMD0646U_REV) {
2397 1.68.2.11 bouyer /*
2398 1.68.2.11 bouyer * Linux's driver claims that the 646U is broken
2399 1.68.2.11 bouyer * with UDMA. Only enable it if we know what we're
2400 1.68.2.11 bouyer * doing
2401 1.68.2.11 bouyer */
2402 1.68.2.11 bouyer #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2403 1.68.2.11 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2404 1.68.2.11 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2405 1.68.2.11 bouyer #endif
2406 1.68.2.11 bouyer /* explicitely disable UDMA */
2407 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2408 1.68.2.11 bouyer CMD_UDMATIM(0), 0);
2409 1.68.2.11 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2410 1.68.2.11 bouyer CMD_UDMATIM(1), 0);
2411 1.68.2.10 bouyer }
2412 1.68.2.7 bouyer sc->sc_wdcdev.irqack = cmd646_9_irqack;
2413 1.68.2.3 tron break;
2414 1.68.2.3 tron default:
2415 1.68.2.3 tron sc->sc_wdcdev.irqack = pciide_irqack;
2416 1.68.2.2 bouyer }
2417 1.67 bouyer }
2418 1.41 bouyer
2419 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2420 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2421 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
2422 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
2423 1.68.2.2 bouyer sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2424 1.41 bouyer
2425 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2426 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2427 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2428 1.28 bouyer DEBUG_PROBE);
2429 1.41 bouyer
2430 1.28 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2431 1.41 bouyer cp = &sc->pciide_channels[channel];
2432 1.41 bouyer cmd_channel_map(pa, sc, channel);
2433 1.41 bouyer if (cp->hw_ok == 0)
2434 1.41 bouyer continue;
2435 1.68.2.2 bouyer cmd0643_9_setup_channel(&cp->wdc_channel);
2436 1.28 bouyer }
2437 1.68.2.11 bouyer /*
2438 1.68.2.11 bouyer * note - this also makes sure we clear the irq disable and reset
2439 1.68.2.11 bouyer * bits
2440 1.68.2.11 bouyer */
2441 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2442 1.68.2.2 bouyer WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2443 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2444 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2445 1.28 bouyer DEBUG_PROBE);
2446 1.28 bouyer }
2447 1.28 bouyer
2448 1.28 bouyer void
2449 1.68.2.2 bouyer cmd0643_9_setup_channel(chp)
2450 1.14 bouyer struct channel_softc *chp;
2451 1.28 bouyer {
2452 1.14 bouyer struct ata_drive_datas *drvp;
2453 1.14 bouyer u_int8_t tim;
2454 1.68.2.2 bouyer u_int32_t idedma_ctl, udma_reg;
2455 1.28 bouyer int drive;
2456 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2457 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2458 1.28 bouyer
2459 1.28 bouyer idedma_ctl = 0;
2460 1.28 bouyer /* setup DMA if needed */
2461 1.28 bouyer pciide_channel_dma_setup(cp);
2462 1.14 bouyer
2463 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2464 1.28 bouyer drvp = &chp->ch_drive[drive];
2465 1.28 bouyer /* If no drive, skip */
2466 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2467 1.28 bouyer continue;
2468 1.28 bouyer /* add timing values, setup DMA if needed */
2469 1.68.2.2 bouyer tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2470 1.68.2.2 bouyer if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2471 1.68.2.2 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2472 1.68.2.10 bouyer /* UltraDMA on a 646U2, 0648 or 0649 */
2473 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
2474 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2475 1.68.2.2 bouyer sc->sc_tag, CMD_UDMATIM(chp->channel));
2476 1.68.2.2 bouyer if (drvp->UDMA_mode > 2 &&
2477 1.68.2.2 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2478 1.68.2.2 bouyer CMD_BICSR) &
2479 1.68.2.2 bouyer CMD_BICSR_80(chp->channel)) == 0)
2480 1.68.2.2 bouyer drvp->UDMA_mode = 2;
2481 1.68.2.2 bouyer if (drvp->UDMA_mode > 2)
2482 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2483 1.68.2.10 bouyer else if (sc->sc_wdcdev.UDMA_cap > 2)
2484 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA33(drive);
2485 1.68.2.2 bouyer udma_reg |= CMD_UDMATIM_UDMA(drive);
2486 1.68.2.2 bouyer udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2487 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2488 1.68.2.2 bouyer udma_reg |=
2489 1.68.2.10 bouyer (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2490 1.68.2.2 bouyer CMD_UDMATIM_TIM_OFF(drive));
2491 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2492 1.68.2.2 bouyer CMD_UDMATIM(chp->channel), udma_reg);
2493 1.68.2.2 bouyer } else {
2494 1.68.2.2 bouyer /*
2495 1.68.2.2 bouyer * use Multiword DMA.
2496 1.68.2.2 bouyer * Timings will be used for both PIO and DMA,
2497 1.68.2.2 bouyer * so adjust DMA mode if needed
2498 1.68.2.10 bouyer * if we have a 0646U2/8/9, turn off UDMA
2499 1.68.2.2 bouyer */
2500 1.68.2.2 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2501 1.68.2.2 bouyer udma_reg = pciide_pci_read(sc->sc_pc,
2502 1.68.2.2 bouyer sc->sc_tag,
2503 1.68.2.2 bouyer CMD_UDMATIM(chp->channel));
2504 1.68.2.2 bouyer udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2505 1.68.2.2 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2506 1.68.2.2 bouyer CMD_UDMATIM(chp->channel),
2507 1.68.2.2 bouyer udma_reg);
2508 1.68.2.2 bouyer }
2509 1.68.2.2 bouyer if (drvp->PIO_mode >= 3 &&
2510 1.68.2.2 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2511 1.68.2.2 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
2512 1.68.2.2 bouyer }
2513 1.68.2.2 bouyer tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2514 1.14 bouyer }
2515 1.14 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2516 1.14 bouyer }
2517 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag,
2518 1.28 bouyer CMD_DATA_TIM(chp->channel, drive), tim);
2519 1.28 bouyer }
2520 1.28 bouyer if (idedma_ctl != 0) {
2521 1.28 bouyer /* Add software bits in status register */
2522 1.28 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2523 1.28 bouyer IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2524 1.28 bouyer idedma_ctl);
2525 1.14 bouyer }
2526 1.28 bouyer pciide_print_modes(cp);
2527 1.68.2.3 tron }
2528 1.68.2.3 tron
2529 1.68.2.3 tron void
2530 1.68.2.7 bouyer cmd646_9_irqack(chp)
2531 1.68.2.3 tron struct channel_softc *chp;
2532 1.68.2.3 tron {
2533 1.68.2.3 tron u_int32_t priirq, secirq;
2534 1.68.2.3 tron struct pciide_channel *cp = (struct pciide_channel*)chp;
2535 1.68.2.3 tron struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2536 1.68.2.3 tron
2537 1.68.2.3 tron if (chp->channel == 0) {
2538 1.68.2.3 tron priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2539 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2540 1.68.2.3 tron } else {
2541 1.68.2.3 tron secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2542 1.68.2.3 tron pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2543 1.68.2.3 tron }
2544 1.68.2.3 tron pciide_irqack(chp);
2545 1.1 cgd }
2546 1.1 cgd
2547 1.18 drochner void
2548 1.41 bouyer cy693_chip_map(sc, pa)
2549 1.18 drochner struct pciide_softc *sc;
2550 1.41 bouyer struct pci_attach_args *pa;
2551 1.41 bouyer {
2552 1.41 bouyer struct pciide_channel *cp;
2553 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2554 1.41 bouyer bus_size_t cmdsize, ctlsize;
2555 1.41 bouyer
2556 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2557 1.41 bouyer return;
2558 1.41 bouyer /*
2559 1.41 bouyer * this chip has 2 PCI IDE functions, one for primary and one for
2560 1.41 bouyer * secondary. So we need to call pciide_mapregs_compat() with
2561 1.41 bouyer * the real channel
2562 1.41 bouyer */
2563 1.41 bouyer if (pa->pa_function == 1) {
2564 1.61 thorpej sc->sc_cy_compatchan = 0;
2565 1.41 bouyer } else if (pa->pa_function == 2) {
2566 1.61 thorpej sc->sc_cy_compatchan = 1;
2567 1.41 bouyer } else {
2568 1.41 bouyer printf("%s: unexpected PCI function %d\n",
2569 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2570 1.41 bouyer return;
2571 1.41 bouyer }
2572 1.41 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2573 1.41 bouyer printf("%s: bus-master DMA support present",
2574 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2575 1.41 bouyer pciide_mapreg_dma(sc, pa);
2576 1.41 bouyer } else {
2577 1.41 bouyer printf("%s: hardware does not support DMA",
2578 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2579 1.41 bouyer sc->sc_dma_ok = 0;
2580 1.41 bouyer }
2581 1.41 bouyer printf("\n");
2582 1.39 mrg
2583 1.61 thorpej sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
2584 1.61 thorpej if (sc->sc_cy_handle == NULL) {
2585 1.61 thorpej printf("%s: unable to map hyperCache control registers\n",
2586 1.61 thorpej sc->sc_wdcdev.sc_dev.dv_xname);
2587 1.61 thorpej sc->sc_dma_ok = 0;
2588 1.61 thorpej }
2589 1.61 thorpej
2590 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2591 1.41 bouyer WDC_CAPABILITY_MODE;
2592 1.67 bouyer if (sc->sc_dma_ok) {
2593 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2594 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2595 1.67 bouyer }
2596 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2597 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2598 1.28 bouyer sc->sc_wdcdev.set_modes = cy693_setup_channel;
2599 1.18 drochner
2600 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2601 1.41 bouyer sc->sc_wdcdev.nchannels = 1;
2602 1.39 mrg
2603 1.41 bouyer /* Only one channel for this chip; if we are here it's enabled */
2604 1.41 bouyer cp = &sc->pciide_channels[0];
2605 1.55 bouyer sc->wdc_chanarray[0] = &cp->wdc_channel;
2606 1.41 bouyer cp->name = PCIIDE_CHANNEL_NAME(0);
2607 1.41 bouyer cp->wdc_channel.channel = 0;
2608 1.41 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
2609 1.41 bouyer cp->wdc_channel.ch_queue =
2610 1.41 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2611 1.41 bouyer if (cp->wdc_channel.ch_queue == NULL) {
2612 1.41 bouyer printf("%s primary channel: "
2613 1.41 bouyer "can't allocate memory for command queue",
2614 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2615 1.41 bouyer return;
2616 1.41 bouyer }
2617 1.41 bouyer printf("%s: primary channel %s to ",
2618 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
2619 1.41 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2620 1.41 bouyer "configured" : "wired");
2621 1.41 bouyer if (interface & PCIIDE_INTERFACE_PCI(0)) {
2622 1.41 bouyer printf("native-PCI");
2623 1.41 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2624 1.41 bouyer pciide_pci_intr);
2625 1.41 bouyer } else {
2626 1.41 bouyer printf("compatibility");
2627 1.61 thorpej cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2628 1.41 bouyer &cmdsize, &ctlsize);
2629 1.41 bouyer }
2630 1.41 bouyer printf(" mode\n");
2631 1.41 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2632 1.41 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2633 1.41 bouyer wdcattach(&cp->wdc_channel);
2634 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2635 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2636 1.41 bouyer PCI_COMMAND_STATUS_REG, 0);
2637 1.41 bouyer }
2638 1.61 thorpej pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2639 1.41 bouyer if (cp->hw_ok == 0)
2640 1.41 bouyer return;
2641 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2642 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2643 1.41 bouyer cy693_setup_channel(&cp->wdc_channel);
2644 1.41 bouyer WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2645 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2646 1.28 bouyer }
2647 1.28 bouyer
2648 1.28 bouyer void
2649 1.28 bouyer cy693_setup_channel(chp)
2650 1.18 drochner struct channel_softc *chp;
2651 1.28 bouyer {
2652 1.18 drochner struct ata_drive_datas *drvp;
2653 1.18 drochner int drive;
2654 1.18 drochner u_int32_t cy_cmd_ctrl;
2655 1.18 drochner u_int32_t idedma_ctl;
2656 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2657 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2658 1.41 bouyer int dma_mode = -1;
2659 1.9 bouyer
2660 1.18 drochner cy_cmd_ctrl = idedma_ctl = 0;
2661 1.28 bouyer
2662 1.28 bouyer /* setup DMA if needed */
2663 1.28 bouyer pciide_channel_dma_setup(cp);
2664 1.28 bouyer
2665 1.18 drochner for (drive = 0; drive < 2; drive++) {
2666 1.18 drochner drvp = &chp->ch_drive[drive];
2667 1.18 drochner /* If no drive, skip */
2668 1.18 drochner if ((drvp->drive_flags & DRIVE) == 0)
2669 1.18 drochner continue;
2670 1.18 drochner /* add timing values, setup DMA if needed */
2671 1.28 bouyer if (drvp->drive_flags & DRIVE_DMA) {
2672 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2673 1.41 bouyer /* use Multiword DMA */
2674 1.41 bouyer if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
2675 1.41 bouyer dma_mode = drvp->DMA_mode;
2676 1.18 drochner }
2677 1.28 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2678 1.18 drochner CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2679 1.18 drochner cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2680 1.18 drochner CY_CMD_CTRL_IOW_REC_OFF(drive));
2681 1.33 bouyer cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2682 1.33 bouyer CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2683 1.33 bouyer cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2684 1.33 bouyer CY_CMD_CTRL_IOR_REC_OFF(drive));
2685 1.18 drochner }
2686 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2687 1.41 bouyer chp->ch_drive[0].DMA_mode = dma_mode;
2688 1.41 bouyer chp->ch_drive[1].DMA_mode = dma_mode;
2689 1.61 thorpej
2690 1.61 thorpej if (dma_mode == -1)
2691 1.61 thorpej dma_mode = 0;
2692 1.61 thorpej
2693 1.61 thorpej if (sc->sc_cy_handle != NULL) {
2694 1.61 thorpej /* Note: `multiple' is implied. */
2695 1.61 thorpej cy82c693_write(sc->sc_cy_handle,
2696 1.61 thorpej (sc->sc_cy_compatchan == 0) ?
2697 1.61 thorpej CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
2698 1.61 thorpej }
2699 1.61 thorpej
2700 1.28 bouyer pciide_print_modes(cp);
2701 1.61 thorpej
2702 1.18 drochner if (idedma_ctl != 0) {
2703 1.18 drochner /* Add software bits in status register */
2704 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2705 1.18 drochner IDEDMA_CTL, idedma_ctl);
2706 1.9 bouyer }
2707 1.1 cgd }
2708 1.1 cgd
2709 1.18 drochner void
2710 1.41 bouyer sis_chip_map(sc, pa)
2711 1.41 bouyer struct pciide_softc *sc;
2712 1.18 drochner struct pci_attach_args *pa;
2713 1.41 bouyer {
2714 1.18 drochner struct pciide_channel *cp;
2715 1.41 bouyer int channel;
2716 1.41 bouyer u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2717 1.67 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2718 1.67 bouyer pcireg_t rev = PCI_REVISION(pa->pa_class);
2719 1.18 drochner bus_size_t cmdsize, ctlsize;
2720 1.68.2.27 he pcitag_t pchb_tag;
2721 1.68.2.27 he pcireg_t pchb_id, pchb_class;
2722 1.9 bouyer
2723 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2724 1.18 drochner return;
2725 1.41 bouyer printf("%s: bus-master DMA support present",
2726 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2727 1.41 bouyer pciide_mapreg_dma(sc, pa);
2728 1.41 bouyer printf("\n");
2729 1.68.2.27 he
2730 1.68.2.27 he /* get a PCI tag for the host bridge (function 0 of the same device) */
2731 1.68.2.27 he pchb_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0);
2732 1.68.2.27 he /* and read ID and rev of the ISA bridge */
2733 1.68.2.27 he pchb_id = pci_conf_read(sc->sc_pc, pchb_tag, PCI_ID_REG);
2734 1.68.2.27 he pchb_class = pci_conf_read(sc->sc_pc, pchb_tag, PCI_CLASS_REG);
2735 1.68.2.27 he
2736 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2737 1.67 bouyer WDC_CAPABILITY_MODE;
2738 1.51 bouyer if (sc->sc_dma_ok) {
2739 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2740 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2741 1.68.2.27 he /*
2742 1.68.2.27 he * controllers associated to a rev 0x2 530 Host to PCI Bridge
2743 1.68.2.27 he * have problems with UDMA (info provided by Christos)
2744 1.68.2.27 he */
2745 1.68.2.27 he if (rev >= 0xd0 &&
2746 1.68.2.27 he (PCI_PRODUCT(pchb_id) != PCI_PRODUCT_SIS_530HB ||
2747 1.68.2.27 he PCI_REVISION(pchb_class) >= 0x03))
2748 1.51 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2749 1.51 bouyer }
2750 1.9 bouyer
2751 1.27 bouyer sc->sc_wdcdev.PIO_cap = 4;
2752 1.27 bouyer sc->sc_wdcdev.DMA_cap = 2;
2753 1.51 bouyer if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2754 1.51 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2755 1.28 bouyer sc->sc_wdcdev.set_modes = sis_setup_channel;
2756 1.15 bouyer
2757 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2758 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2759 1.28 bouyer
2760 1.28 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2761 1.28 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2762 1.28 bouyer SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2763 1.41 bouyer
2764 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2765 1.41 bouyer cp = &sc->pciide_channels[channel];
2766 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2767 1.41 bouyer continue;
2768 1.41 bouyer if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2769 1.41 bouyer (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2770 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2771 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2772 1.46 mycroft continue;
2773 1.41 bouyer }
2774 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2775 1.41 bouyer pciide_pci_intr);
2776 1.41 bouyer if (cp->hw_ok == 0)
2777 1.41 bouyer continue;
2778 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2779 1.41 bouyer if (channel == 0)
2780 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2781 1.41 bouyer else
2782 1.41 bouyer sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2783 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2784 1.41 bouyer sis_ctr0);
2785 1.41 bouyer }
2786 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2787 1.41 bouyer if (cp->hw_ok == 0)
2788 1.41 bouyer continue;
2789 1.41 bouyer sis_setup_channel(&cp->wdc_channel);
2790 1.41 bouyer }
2791 1.28 bouyer }
2792 1.28 bouyer
2793 1.28 bouyer void
2794 1.28 bouyer sis_setup_channel(chp)
2795 1.15 bouyer struct channel_softc *chp;
2796 1.28 bouyer {
2797 1.15 bouyer struct ata_drive_datas *drvp;
2798 1.28 bouyer int drive;
2799 1.18 drochner u_int32_t sis_tim;
2800 1.18 drochner u_int32_t idedma_ctl;
2801 1.28 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2802 1.28 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2803 1.15 bouyer
2804 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2805 1.28 bouyer "channel %d 0x%x\n", chp->channel,
2806 1.28 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2807 1.28 bouyer DEBUG_PROBE);
2808 1.28 bouyer sis_tim = 0;
2809 1.18 drochner idedma_ctl = 0;
2810 1.28 bouyer /* setup DMA if needed */
2811 1.28 bouyer pciide_channel_dma_setup(cp);
2812 1.28 bouyer
2813 1.28 bouyer for (drive = 0; drive < 2; drive++) {
2814 1.28 bouyer drvp = &chp->ch_drive[drive];
2815 1.28 bouyer /* If no drive, skip */
2816 1.28 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2817 1.28 bouyer continue;
2818 1.28 bouyer /* add timing values, setup DMA if needed */
2819 1.28 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2820 1.28 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0)
2821 1.28 bouyer goto pio;
2822 1.28 bouyer
2823 1.28 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2824 1.28 bouyer /* use Ultra/DMA */
2825 1.28 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2826 1.28 bouyer sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2827 1.28 bouyer SIS_TIM_UDMA_TIME_OFF(drive);
2828 1.28 bouyer sis_tim |= SIS_TIM_UDMA_EN(drive);
2829 1.28 bouyer } else {
2830 1.28 bouyer /*
2831 1.28 bouyer * use Multiword DMA
2832 1.28 bouyer * Timings will be used for both PIO and DMA,
2833 1.28 bouyer * so adjust DMA mode if needed
2834 1.28 bouyer */
2835 1.28 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2836 1.28 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2837 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2838 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2839 1.32 bouyer drvp->PIO_mode - 2 : 0;
2840 1.28 bouyer if (drvp->DMA_mode == 0)
2841 1.28 bouyer drvp->PIO_mode = 0;
2842 1.28 bouyer }
2843 1.28 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2844 1.28 bouyer pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2845 1.28 bouyer SIS_TIM_ACT_OFF(drive);
2846 1.28 bouyer sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2847 1.28 bouyer SIS_TIM_REC_OFF(drive);
2848 1.28 bouyer }
2849 1.41 bouyer WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2850 1.28 bouyer "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2851 1.28 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2852 1.18 drochner if (idedma_ctl != 0) {
2853 1.18 drochner /* Add software bits in status register */
2854 1.18 drochner bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2855 1.18 drochner IDEDMA_CTL, idedma_ctl);
2856 1.18 drochner }
2857 1.28 bouyer pciide_print_modes(cp);
2858 1.18 drochner }
2859 1.18 drochner
2860 1.18 drochner void
2861 1.41 bouyer acer_chip_map(sc, pa)
2862 1.41 bouyer struct pciide_softc *sc;
2863 1.18 drochner struct pci_attach_args *pa;
2864 1.41 bouyer {
2865 1.18 drochner struct pciide_channel *cp;
2866 1.41 bouyer int channel;
2867 1.41 bouyer pcireg_t cr, interface;
2868 1.18 drochner bus_size_t cmdsize, ctlsize;
2869 1.68.2.21 he pcireg_t rev = PCI_REVISION(pa->pa_class);
2870 1.18 drochner
2871 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
2872 1.18 drochner return;
2873 1.41 bouyer printf("%s: bus-master DMA support present",
2874 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
2875 1.41 bouyer pciide_mapreg_dma(sc, pa);
2876 1.41 bouyer printf("\n");
2877 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2878 1.67 bouyer WDC_CAPABILITY_MODE;
2879 1.67 bouyer if (sc->sc_dma_ok) {
2880 1.68.2.21 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
2881 1.68.2.21 he if (rev >= 0x20)
2882 1.68.2.21 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2883 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2884 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
2885 1.67 bouyer }
2886 1.41 bouyer
2887 1.30 bouyer sc->sc_wdcdev.PIO_cap = 4;
2888 1.30 bouyer sc->sc_wdcdev.DMA_cap = 2;
2889 1.30 bouyer sc->sc_wdcdev.UDMA_cap = 2;
2890 1.30 bouyer sc->sc_wdcdev.set_modes = acer_setup_channel;
2891 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
2892 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2893 1.30 bouyer
2894 1.30 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2895 1.30 bouyer (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2896 1.30 bouyer ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2897 1.30 bouyer
2898 1.41 bouyer /* Enable "microsoft register bits" R/W. */
2899 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2900 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2901 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2902 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2903 1.41 bouyer ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2904 1.41 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2905 1.41 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2906 1.41 bouyer ~ACER_CHANSTATUSREGS_RO);
2907 1.41 bouyer cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2908 1.41 bouyer cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2909 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2910 1.41 bouyer /* Don't use cr, re-read the real register content instead */
2911 1.41 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2912 1.41 bouyer PCI_CLASS_REG));
2913 1.41 bouyer
2914 1.30 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2915 1.41 bouyer cp = &sc->pciide_channels[channel];
2916 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
2917 1.41 bouyer continue;
2918 1.41 bouyer if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2919 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
2920 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2921 1.41 bouyer continue;
2922 1.41 bouyer }
2923 1.41 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2924 1.41 bouyer acer_pci_intr);
2925 1.41 bouyer if (cp->hw_ok == 0)
2926 1.41 bouyer continue;
2927 1.60 gmcgarry if (pciide_chan_candisable(cp)) {
2928 1.41 bouyer cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2929 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
2930 1.41 bouyer PCI_CLASS_REG, cr);
2931 1.41 bouyer }
2932 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
2933 1.41 bouyer acer_setup_channel(&cp->wdc_channel);
2934 1.30 bouyer }
2935 1.30 bouyer }
2936 1.30 bouyer
2937 1.30 bouyer void
2938 1.30 bouyer acer_setup_channel(chp)
2939 1.30 bouyer struct channel_softc *chp;
2940 1.30 bouyer {
2941 1.30 bouyer struct ata_drive_datas *drvp;
2942 1.30 bouyer int drive;
2943 1.30 bouyer u_int32_t acer_fifo_udma;
2944 1.30 bouyer u_int32_t idedma_ctl;
2945 1.30 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
2946 1.30 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2947 1.30 bouyer
2948 1.30 bouyer idedma_ctl = 0;
2949 1.30 bouyer acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2950 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2951 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
2952 1.30 bouyer /* setup DMA if needed */
2953 1.30 bouyer pciide_channel_dma_setup(cp);
2954 1.30 bouyer
2955 1.30 bouyer for (drive = 0; drive < 2; drive++) {
2956 1.30 bouyer drvp = &chp->ch_drive[drive];
2957 1.30 bouyer /* If no drive, skip */
2958 1.30 bouyer if ((drvp->drive_flags & DRIVE) == 0)
2959 1.30 bouyer continue;
2960 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2961 1.30 bouyer "channel %d drive %d 0x%x\n", chp->channel, drive,
2962 1.30 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag,
2963 1.30 bouyer ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2964 1.30 bouyer /* clear FIFO/DMA mode */
2965 1.30 bouyer acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2966 1.30 bouyer ACER_UDMA_EN(chp->channel, drive) |
2967 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive, 0x7));
2968 1.30 bouyer
2969 1.30 bouyer /* add timing values, setup DMA if needed */
2970 1.30 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2971 1.30 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) {
2972 1.30 bouyer acer_fifo_udma |=
2973 1.30 bouyer ACER_FTH_OPL(chp->channel, drive, 0x1);
2974 1.30 bouyer goto pio;
2975 1.30 bouyer }
2976 1.30 bouyer
2977 1.30 bouyer acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2978 1.30 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
2979 1.30 bouyer /* use Ultra/DMA */
2980 1.30 bouyer drvp->drive_flags &= ~DRIVE_DMA;
2981 1.30 bouyer acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2982 1.30 bouyer acer_fifo_udma |=
2983 1.30 bouyer ACER_UDMA_TIM(chp->channel, drive,
2984 1.30 bouyer acer_udma[drvp->UDMA_mode]);
2985 1.30 bouyer } else {
2986 1.30 bouyer /*
2987 1.30 bouyer * use Multiword DMA
2988 1.30 bouyer * Timings will be used for both PIO and DMA,
2989 1.30 bouyer * so adjust DMA mode if needed
2990 1.30 bouyer */
2991 1.30 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2992 1.30 bouyer drvp->PIO_mode = drvp->DMA_mode + 2;
2993 1.32 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2994 1.32 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2995 1.32 bouyer drvp->PIO_mode - 2 : 0;
2996 1.30 bouyer if (drvp->DMA_mode == 0)
2997 1.30 bouyer drvp->PIO_mode = 0;
2998 1.30 bouyer }
2999 1.30 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3000 1.30 bouyer pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
3001 1.30 bouyer ACER_IDETIM(chp->channel, drive),
3002 1.30 bouyer acer_pio[drvp->PIO_mode]);
3003 1.30 bouyer }
3004 1.41 bouyer WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
3005 1.30 bouyer acer_fifo_udma), DEBUG_PROBE);
3006 1.30 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
3007 1.30 bouyer if (idedma_ctl != 0) {
3008 1.30 bouyer /* Add software bits in status register */
3009 1.30 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3010 1.30 bouyer IDEDMA_CTL, idedma_ctl);
3011 1.30 bouyer }
3012 1.30 bouyer pciide_print_modes(cp);
3013 1.30 bouyer }
3014 1.30 bouyer
3015 1.41 bouyer int
3016 1.41 bouyer acer_pci_intr(arg)
3017 1.41 bouyer void *arg;
3018 1.41 bouyer {
3019 1.41 bouyer struct pciide_softc *sc = arg;
3020 1.41 bouyer struct pciide_channel *cp;
3021 1.41 bouyer struct channel_softc *wdc_cp;
3022 1.41 bouyer int i, rv, crv;
3023 1.41 bouyer u_int32_t chids;
3024 1.41 bouyer
3025 1.41 bouyer rv = 0;
3026 1.41 bouyer chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
3027 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3028 1.41 bouyer cp = &sc->pciide_channels[i];
3029 1.41 bouyer wdc_cp = &cp->wdc_channel;
3030 1.41 bouyer /* If a compat channel skip. */
3031 1.41 bouyer if (cp->compat)
3032 1.41 bouyer continue;
3033 1.41 bouyer if (chids & ACER_CHIDS_INT(i)) {
3034 1.41 bouyer crv = wdcintr(wdc_cp);
3035 1.41 bouyer if (crv == 0)
3036 1.41 bouyer printf("%s:%d: bogus intr\n",
3037 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3038 1.41 bouyer else
3039 1.41 bouyer rv = 1;
3040 1.41 bouyer }
3041 1.41 bouyer }
3042 1.41 bouyer return rv;
3043 1.41 bouyer }
3044 1.41 bouyer
3045 1.67 bouyer void
3046 1.67 bouyer hpt_chip_map(sc, pa)
3047 1.67 bouyer struct pciide_softc *sc;
3048 1.67 bouyer struct pci_attach_args *pa;
3049 1.67 bouyer {
3050 1.67 bouyer struct pciide_channel *cp;
3051 1.67 bouyer int i, compatchan, revision;
3052 1.67 bouyer pcireg_t interface;
3053 1.67 bouyer bus_size_t cmdsize, ctlsize;
3054 1.67 bouyer
3055 1.67 bouyer if (pciide_chipen(sc, pa) == 0)
3056 1.67 bouyer return;
3057 1.67 bouyer revision = PCI_REVISION(pa->pa_class);
3058 1.68.2.24 he printf(": Triones/Highpoint ");
3059 1.68.2.24 he if (revision == HPT370_REV)
3060 1.68.2.24 he printf("HPT370 IDE Controller\n");
3061 1.68.2.28 he else if (revision == HPT370A_REV)
3062 1.68.2.28 he printf("HPT370A IDE Controller\n");
3063 1.68.2.28 he else if (revision == HPT366_REV)
3064 1.68.2.24 he printf("HPT366 IDE Controller\n");
3065 1.68.2.28 he else
3066 1.68.2.28 he printf("unknown HPT IDE controller rev %d\n", revision);
3067 1.67 bouyer
3068 1.67 bouyer /*
3069 1.67 bouyer * when the chip is in native mode it identifies itself as a
3070 1.67 bouyer * 'misc mass storage'. Fake interface in this case.
3071 1.67 bouyer */
3072 1.67 bouyer if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3073 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3074 1.67 bouyer } else {
3075 1.67 bouyer interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3076 1.67 bouyer PCIIDE_INTERFACE_PCI(0);
3077 1.68.2.28 he if (revision == HPT370_REV || revision == HPT370A_REV)
3078 1.67 bouyer interface |= PCIIDE_INTERFACE_PCI(1);
3079 1.67 bouyer }
3080 1.67 bouyer
3081 1.67 bouyer printf("%s: bus-master DMA support present",
3082 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3083 1.67 bouyer pciide_mapreg_dma(sc, pa);
3084 1.67 bouyer printf("\n");
3085 1.67 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3086 1.67 bouyer WDC_CAPABILITY_MODE;
3087 1.67 bouyer if (sc->sc_dma_ok) {
3088 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3089 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3090 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3091 1.67 bouyer }
3092 1.67 bouyer sc->sc_wdcdev.PIO_cap = 4;
3093 1.67 bouyer sc->sc_wdcdev.DMA_cap = 2;
3094 1.67 bouyer
3095 1.67 bouyer sc->sc_wdcdev.set_modes = hpt_setup_channel;
3096 1.67 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3097 1.67 bouyer if (revision == HPT366_REV) {
3098 1.68.2.16 he sc->sc_wdcdev.UDMA_cap = 4;
3099 1.67 bouyer /*
3100 1.67 bouyer * The 366 has 2 PCI IDE functions, one for primary and one
3101 1.67 bouyer * for secondary. So we need to call pciide_mapregs_compat()
3102 1.67 bouyer * with the real channel
3103 1.67 bouyer */
3104 1.67 bouyer if (pa->pa_function == 0) {
3105 1.67 bouyer compatchan = 0;
3106 1.67 bouyer } else if (pa->pa_function == 1) {
3107 1.67 bouyer compatchan = 1;
3108 1.67 bouyer } else {
3109 1.67 bouyer printf("%s: unexpected PCI function %d\n",
3110 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
3111 1.67 bouyer return;
3112 1.67 bouyer }
3113 1.67 bouyer sc->sc_wdcdev.nchannels = 1;
3114 1.67 bouyer } else {
3115 1.67 bouyer sc->sc_wdcdev.nchannels = 2;
3116 1.68.2.16 he sc->sc_wdcdev.UDMA_cap = 5;
3117 1.67 bouyer }
3118 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3119 1.68.2.4 bouyer cp = &sc->pciide_channels[i];
3120 1.67 bouyer if (sc->sc_wdcdev.nchannels > 1) {
3121 1.67 bouyer compatchan = i;
3122 1.67 bouyer if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
3123 1.67 bouyer HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
3124 1.67 bouyer printf("%s: %s channel ignored (disabled)\n",
3125 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3126 1.67 bouyer continue;
3127 1.67 bouyer }
3128 1.67 bouyer }
3129 1.67 bouyer if (pciide_chansetup(sc, i, interface) == 0)
3130 1.67 bouyer continue;
3131 1.67 bouyer if (interface & PCIIDE_INTERFACE_PCI(i)) {
3132 1.67 bouyer cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3133 1.67 bouyer &ctlsize, hpt_pci_intr);
3134 1.67 bouyer } else {
3135 1.67 bouyer cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
3136 1.67 bouyer &cmdsize, &ctlsize);
3137 1.67 bouyer }
3138 1.67 bouyer if (cp->hw_ok == 0)
3139 1.67 bouyer return;
3140 1.67 bouyer cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3141 1.67 bouyer cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3142 1.67 bouyer wdcattach(&cp->wdc_channel);
3143 1.67 bouyer hpt_setup_channel(&cp->wdc_channel);
3144 1.67 bouyer }
3145 1.68.2.28 he if (revision == HPT370_REV || revision == HPT370A_REV) {
3146 1.68.2.9 bouyer /*
3147 1.68.2.9 bouyer * HPT370_REV has a bit to disable interrupts, make sure
3148 1.68.2.9 bouyer * to clear it
3149 1.68.2.9 bouyer */
3150 1.68.2.9 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
3151 1.68.2.9 bouyer pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
3152 1.68.2.9 bouyer ~HPT_CSEL_IRQDIS);
3153 1.68.2.9 bouyer }
3154 1.67 bouyer return;
3155 1.67 bouyer }
3156 1.67 bouyer
3157 1.67 bouyer void
3158 1.67 bouyer hpt_setup_channel(chp)
3159 1.67 bouyer struct channel_softc *chp;
3160 1.67 bouyer {
3161 1.67 bouyer struct ata_drive_datas *drvp;
3162 1.67 bouyer int drive;
3163 1.67 bouyer int cable;
3164 1.67 bouyer u_int32_t before, after;
3165 1.67 bouyer u_int32_t idedma_ctl;
3166 1.67 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3167 1.67 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3168 1.67 bouyer
3169 1.67 bouyer cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
3170 1.67 bouyer
3171 1.67 bouyer /* setup DMA if needed */
3172 1.67 bouyer pciide_channel_dma_setup(cp);
3173 1.67 bouyer
3174 1.67 bouyer idedma_ctl = 0;
3175 1.67 bouyer
3176 1.67 bouyer /* Per drive settings */
3177 1.67 bouyer for (drive = 0; drive < 2; drive++) {
3178 1.67 bouyer drvp = &chp->ch_drive[drive];
3179 1.67 bouyer /* If no drive, skip */
3180 1.67 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3181 1.67 bouyer continue;
3182 1.67 bouyer before = pci_conf_read(sc->sc_pc, sc->sc_tag,
3183 1.67 bouyer HPT_IDETIM(chp->channel, drive));
3184 1.67 bouyer
3185 1.67 bouyer /* add timing values, setup DMA if needed */
3186 1.67 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3187 1.68.2.16 he /* use Ultra/DMA */
3188 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
3189 1.67 bouyer if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
3190 1.67 bouyer drvp->UDMA_mode > 2)
3191 1.67 bouyer drvp->UDMA_mode = 2;
3192 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3193 1.67 bouyer hpt370_udma[drvp->UDMA_mode] :
3194 1.67 bouyer hpt366_udma[drvp->UDMA_mode];
3195 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3196 1.67 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3197 1.67 bouyer /*
3198 1.67 bouyer * use Multiword DMA.
3199 1.67 bouyer * Timings will be used for both PIO and DMA, so adjust
3200 1.67 bouyer * DMA mode if needed
3201 1.67 bouyer */
3202 1.67 bouyer if (drvp->PIO_mode >= 3 &&
3203 1.67 bouyer (drvp->DMA_mode + 2) > drvp->PIO_mode) {
3204 1.67 bouyer drvp->DMA_mode = drvp->PIO_mode - 2;
3205 1.67 bouyer }
3206 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3207 1.67 bouyer hpt370_dma[drvp->DMA_mode] :
3208 1.67 bouyer hpt366_dma[drvp->DMA_mode];
3209 1.67 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3210 1.67 bouyer } else {
3211 1.67 bouyer /* PIO only */
3212 1.67 bouyer after = (sc->sc_wdcdev.nchannels == 2) ?
3213 1.67 bouyer hpt370_pio[drvp->PIO_mode] :
3214 1.67 bouyer hpt366_pio[drvp->PIO_mode];
3215 1.67 bouyer }
3216 1.67 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3217 1.67 bouyer HPT_IDETIM(chp->channel, drive), after);
3218 1.67 bouyer WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
3219 1.67 bouyer "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
3220 1.67 bouyer after, before), DEBUG_PROBE);
3221 1.67 bouyer }
3222 1.67 bouyer if (idedma_ctl != 0) {
3223 1.67 bouyer /* Add software bits in status register */
3224 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3225 1.67 bouyer IDEDMA_CTL, idedma_ctl);
3226 1.67 bouyer }
3227 1.67 bouyer pciide_print_modes(cp);
3228 1.67 bouyer }
3229 1.67 bouyer
3230 1.67 bouyer int
3231 1.67 bouyer hpt_pci_intr(arg)
3232 1.67 bouyer void *arg;
3233 1.67 bouyer {
3234 1.67 bouyer struct pciide_softc *sc = arg;
3235 1.67 bouyer struct pciide_channel *cp;
3236 1.67 bouyer struct channel_softc *wdc_cp;
3237 1.67 bouyer int rv = 0;
3238 1.67 bouyer int dmastat, i, crv;
3239 1.67 bouyer
3240 1.67 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3241 1.67 bouyer dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3242 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3243 1.68.2.31 he if((dmastat & ( IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) !=
3244 1.68.2.31 he IDEDMA_CTL_INTR)
3245 1.67 bouyer continue;
3246 1.67 bouyer cp = &sc->pciide_channels[i];
3247 1.67 bouyer wdc_cp = &cp->wdc_channel;
3248 1.67 bouyer crv = wdcintr(wdc_cp);
3249 1.67 bouyer if (crv == 0) {
3250 1.67 bouyer printf("%s:%d: bogus intr\n",
3251 1.67 bouyer sc->sc_wdcdev.sc_dev.dv_xname, i);
3252 1.67 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3253 1.67 bouyer IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3254 1.67 bouyer } else
3255 1.67 bouyer rv = 1;
3256 1.67 bouyer }
3257 1.67 bouyer return rv;
3258 1.67 bouyer }
3259 1.67 bouyer
3260 1.67 bouyer
3261 1.68.2.22 he /* Macros to test product */
3262 1.68.2.13 enami #define PDC_IS_262(sc) \
3263 1.68.2.13 enami ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66 || \
3264 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3265 1.68.2.13 enami (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3266 1.68.2.22 he #define PDC_IS_265(sc) \
3267 1.68.2.22 he ((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100 || \
3268 1.68.2.22 he (sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA100X)
3269 1.48 bouyer
3270 1.30 bouyer void
3271 1.41 bouyer pdc202xx_chip_map(sc, pa)
3272 1.41 bouyer struct pciide_softc *sc;
3273 1.30 bouyer struct pci_attach_args *pa;
3274 1.41 bouyer {
3275 1.30 bouyer struct pciide_channel *cp;
3276 1.41 bouyer int channel;
3277 1.41 bouyer pcireg_t interface, st, mode;
3278 1.30 bouyer bus_size_t cmdsize, ctlsize;
3279 1.41 bouyer
3280 1.41 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3281 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
3282 1.41 bouyer DEBUG_PROBE);
3283 1.41 bouyer if (pciide_chipen(sc, pa) == 0)
3284 1.41 bouyer return;
3285 1.41 bouyer
3286 1.41 bouyer /* turn off RAID mode */
3287 1.41 bouyer st &= ~PDC2xx_STATE_IDERAID;
3288 1.31 bouyer
3289 1.31 bouyer /*
3290 1.41 bouyer * can't rely on the PCI_CLASS_REG content if the chip was in raid
3291 1.41 bouyer * mode. We have to fake interface
3292 1.31 bouyer */
3293 1.41 bouyer interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3294 1.41 bouyer if (st & PDC2xx_STATE_NATIVE)
3295 1.41 bouyer interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3296 1.41 bouyer
3297 1.41 bouyer printf("%s: bus-master DMA support present",
3298 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
3299 1.41 bouyer pciide_mapreg_dma(sc, pa);
3300 1.41 bouyer printf("\n");
3301 1.41 bouyer sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3302 1.41 bouyer WDC_CAPABILITY_MODE;
3303 1.67 bouyer if (sc->sc_dma_ok) {
3304 1.41 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3305 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3306 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3307 1.67 bouyer }
3308 1.41 bouyer sc->sc_wdcdev.PIO_cap = 4;
3309 1.41 bouyer sc->sc_wdcdev.DMA_cap = 2;
3310 1.68.2.22 he if (PDC_IS_265(sc))
3311 1.68.2.22 he sc->sc_wdcdev.UDMA_cap = 5;
3312 1.68.2.22 he else if (PDC_IS_262(sc))
3313 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 4;
3314 1.41 bouyer else
3315 1.41 bouyer sc->sc_wdcdev.UDMA_cap = 2;
3316 1.41 bouyer sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3317 1.41 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
3318 1.41 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3319 1.41 bouyer
3320 1.41 bouyer /* setup failsafe defaults */
3321 1.41 bouyer mode = 0;
3322 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3323 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3324 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3325 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3326 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3327 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3328 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3329 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3330 1.41 bouyer PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3331 1.41 bouyer DEBUG_PROBE);
3332 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3333 1.41 bouyer mode | PDC2xx_TIM_IORDYp);
3334 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3335 1.41 bouyer "initial timings 0x%x, now 0x%x\n", channel,
3336 1.41 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag,
3337 1.41 bouyer PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3338 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3339 1.41 bouyer mode);
3340 1.41 bouyer }
3341 1.41 bouyer
3342 1.41 bouyer mode = PDC2xx_SCR_DMA;
3343 1.68.2.23 he if (PDC_IS_262(sc)) {
3344 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3345 1.48 bouyer } else {
3346 1.48 bouyer /* the BIOS set it up this way */
3347 1.48 bouyer mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3348 1.48 bouyer }
3349 1.41 bouyer mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3350 1.41 bouyer mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3351 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3352 1.41 bouyer bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3353 1.41 bouyer DEBUG_PROBE);
3354 1.41 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3355 1.41 bouyer
3356 1.41 bouyer /* controller initial state register is OK even without BIOS */
3357 1.48 bouyer /* Set DMA mode to IDE DMA compatibility */
3358 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3359 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3360 1.41 bouyer DEBUG_PROBE);
3361 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3362 1.41 bouyer mode | 0x1);
3363 1.41 bouyer mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3364 1.41 bouyer WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3365 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3366 1.41 bouyer mode | 0x1);
3367 1.41 bouyer
3368 1.41 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3369 1.41 bouyer cp = &sc->pciide_channels[channel];
3370 1.41 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
3371 1.41 bouyer continue;
3372 1.48 bouyer if ((st & (PDC_IS_262(sc) ?
3373 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3374 1.41 bouyer printf("%s: %s channel ignored (disabled)\n",
3375 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3376 1.41 bouyer continue;
3377 1.41 bouyer }
3378 1.68.2.22 he if (PDC_IS_265(sc))
3379 1.68.2.22 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3380 1.68.2.22 he pdc20265_pci_intr);
3381 1.68.2.22 he else
3382 1.68.2.22 he pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3383 1.68.2.22 he pdc202xx_pci_intr);
3384 1.41 bouyer if (cp->hw_ok == 0)
3385 1.41 bouyer continue;
3386 1.60 gmcgarry if (pciide_chan_candisable(cp))
3387 1.48 bouyer st &= ~(PDC_IS_262(sc) ?
3388 1.48 bouyer PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3389 1.41 bouyer pciide_map_compat_intr(pa, cp, channel, interface);
3390 1.41 bouyer pdc202xx_setup_channel(&cp->wdc_channel);
3391 1.41 bouyer }
3392 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3393 1.41 bouyer DEBUG_PROBE);
3394 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3395 1.41 bouyer return;
3396 1.41 bouyer }
3397 1.41 bouyer
3398 1.41 bouyer void
3399 1.41 bouyer pdc202xx_setup_channel(chp)
3400 1.41 bouyer struct channel_softc *chp;
3401 1.41 bouyer {
3402 1.41 bouyer struct ata_drive_datas *drvp;
3403 1.41 bouyer int drive;
3404 1.48 bouyer pcireg_t mode, st;
3405 1.48 bouyer u_int32_t idedma_ctl, scr, atapi;
3406 1.41 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
3407 1.41 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3408 1.48 bouyer int channel = chp->channel;
3409 1.41 bouyer
3410 1.41 bouyer /* setup DMA if needed */
3411 1.41 bouyer pciide_channel_dma_setup(cp);
3412 1.30 bouyer
3413 1.41 bouyer idedma_ctl = 0;
3414 1.68.2.22 he WDCDEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
3415 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname,
3416 1.68.2.22 he bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
3417 1.68.2.22 he DEBUG_PROBE);
3418 1.48 bouyer
3419 1.48 bouyer /* Per channel settings */
3420 1.48 bouyer if (PDC_IS_262(sc)) {
3421 1.48 bouyer scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3422 1.48 bouyer PDC262_U66);
3423 1.48 bouyer st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3424 1.48 bouyer /* Trimm UDMA mode */
3425 1.68.2.1 bouyer if ((st & PDC262_STATE_80P(channel)) != 0 ||
3426 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3427 1.48 bouyer chp->ch_drive[0].UDMA_mode <= 2) ||
3428 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3429 1.48 bouyer chp->ch_drive[1].UDMA_mode <= 2)) {
3430 1.48 bouyer if (chp->ch_drive[0].UDMA_mode > 2)
3431 1.48 bouyer chp->ch_drive[0].UDMA_mode = 2;
3432 1.48 bouyer if (chp->ch_drive[1].UDMA_mode > 2)
3433 1.48 bouyer chp->ch_drive[1].UDMA_mode = 2;
3434 1.48 bouyer }
3435 1.48 bouyer /* Set U66 if needed */
3436 1.48 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3437 1.48 bouyer chp->ch_drive[0].UDMA_mode > 2) ||
3438 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3439 1.48 bouyer chp->ch_drive[1].UDMA_mode > 2))
3440 1.48 bouyer scr |= PDC262_U66_EN(channel);
3441 1.48 bouyer else
3442 1.48 bouyer scr &= ~PDC262_U66_EN(channel);
3443 1.48 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3444 1.48 bouyer PDC262_U66, scr);
3445 1.68.2.22 he WDCDEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
3446 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, channel,
3447 1.68.2.22 he bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3448 1.68.2.22 he PDC262_ATAPI(channel))), DEBUG_PROBE);
3449 1.48 bouyer if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3450 1.48 bouyer chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3451 1.48 bouyer if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3452 1.48 bouyer !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3453 1.48 bouyer (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3454 1.48 bouyer ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3455 1.48 bouyer !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3456 1.48 bouyer (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3457 1.48 bouyer atapi = 0;
3458 1.48 bouyer else
3459 1.48 bouyer atapi = PDC262_ATAPI_UDMA;
3460 1.48 bouyer bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3461 1.48 bouyer PDC262_ATAPI(channel), atapi);
3462 1.48 bouyer }
3463 1.48 bouyer }
3464 1.41 bouyer for (drive = 0; drive < 2; drive++) {
3465 1.41 bouyer drvp = &chp->ch_drive[drive];
3466 1.41 bouyer /* If no drive, skip */
3467 1.41 bouyer if ((drvp->drive_flags & DRIVE) == 0)
3468 1.41 bouyer continue;
3469 1.48 bouyer mode = 0;
3470 1.41 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
3471 1.68.2.16 he /* use Ultra/DMA */
3472 1.68.2.16 he drvp->drive_flags &= ~DRIVE_DMA;
3473 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3474 1.41 bouyer pdc2xx_udma_mb[drvp->UDMA_mode]);
3475 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3476 1.41 bouyer pdc2xx_udma_mc[drvp->UDMA_mode]);
3477 1.41 bouyer drvp->drive_flags &= ~DRIVE_DMA;
3478 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3479 1.41 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
3480 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3481 1.41 bouyer pdc2xx_dma_mb[drvp->DMA_mode]);
3482 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3483 1.41 bouyer pdc2xx_dma_mc[drvp->DMA_mode]);
3484 1.41 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3485 1.41 bouyer } else {
3486 1.41 bouyer mode = PDC2xx_TIM_SET_MB(mode,
3487 1.41 bouyer pdc2xx_dma_mb[0]);
3488 1.41 bouyer mode = PDC2xx_TIM_SET_MC(mode,
3489 1.41 bouyer pdc2xx_dma_mc[0]);
3490 1.41 bouyer }
3491 1.41 bouyer mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3492 1.41 bouyer mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3493 1.48 bouyer if (drvp->drive_flags & DRIVE_ATA)
3494 1.48 bouyer mode |= PDC2xx_TIM_PRE;
3495 1.48 bouyer mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3496 1.48 bouyer if (drvp->PIO_mode >= 3) {
3497 1.48 bouyer mode |= PDC2xx_TIM_IORDY;
3498 1.48 bouyer if (drive == 0)
3499 1.48 bouyer mode |= PDC2xx_TIM_IORDYp;
3500 1.48 bouyer }
3501 1.41 bouyer WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3502 1.41 bouyer "timings 0x%x\n",
3503 1.41 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
3504 1.41 bouyer chp->channel, drive, mode), DEBUG_PROBE);
3505 1.41 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
3506 1.41 bouyer PDC2xx_TIM(chp->channel, drive), mode);
3507 1.41 bouyer }
3508 1.41 bouyer if (idedma_ctl != 0) {
3509 1.41 bouyer /* Add software bits in status register */
3510 1.41 bouyer bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3511 1.41 bouyer IDEDMA_CTL, idedma_ctl);
3512 1.30 bouyer }
3513 1.41 bouyer pciide_print_modes(cp);
3514 1.41 bouyer }
3515 1.41 bouyer
3516 1.41 bouyer int
3517 1.41 bouyer pdc202xx_pci_intr(arg)
3518 1.41 bouyer void *arg;
3519 1.41 bouyer {
3520 1.41 bouyer struct pciide_softc *sc = arg;
3521 1.41 bouyer struct pciide_channel *cp;
3522 1.41 bouyer struct channel_softc *wdc_cp;
3523 1.41 bouyer int i, rv, crv;
3524 1.41 bouyer u_int32_t scr;
3525 1.30 bouyer
3526 1.41 bouyer rv = 0;
3527 1.41 bouyer scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3528 1.41 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3529 1.41 bouyer cp = &sc->pciide_channels[i];
3530 1.41 bouyer wdc_cp = &cp->wdc_channel;
3531 1.41 bouyer /* If a compat channel skip. */
3532 1.41 bouyer if (cp->compat)
3533 1.41 bouyer continue;
3534 1.41 bouyer if (scr & PDC2xx_SCR_INT(i)) {
3535 1.41 bouyer crv = wdcintr(wdc_cp);
3536 1.41 bouyer if (crv == 0)
3537 1.68.2.22 he printf("%s:%d: bogus intr (reg 0x%x)\n",
3538 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, i, scr);
3539 1.41 bouyer else
3540 1.41 bouyer rv = 1;
3541 1.41 bouyer }
3542 1.68.2.22 he }
3543 1.68.2.22 he return rv;
3544 1.68.2.22 he }
3545 1.68.2.22 he
3546 1.68.2.22 he int
3547 1.68.2.22 he pdc20265_pci_intr(arg)
3548 1.68.2.22 he void *arg;
3549 1.68.2.22 he {
3550 1.68.2.22 he struct pciide_softc *sc = arg;
3551 1.68.2.22 he struct pciide_channel *cp;
3552 1.68.2.22 he struct channel_softc *wdc_cp;
3553 1.68.2.22 he int i, rv, crv;
3554 1.68.2.22 he u_int32_t dmastat;
3555 1.68.2.22 he
3556 1.68.2.22 he rv = 0;
3557 1.68.2.22 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3558 1.68.2.22 he cp = &sc->pciide_channels[i];
3559 1.68.2.22 he wdc_cp = &cp->wdc_channel;
3560 1.68.2.22 he /* If a compat channel skip. */
3561 1.68.2.22 he if (cp->compat)
3562 1.68.2.22 he continue;
3563 1.68.2.22 he /*
3564 1.68.2.22 he * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
3565 1.68.2.22 he * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
3566 1.68.2.22 he * So use it instead (requires 2 reg reads instead of 1,
3567 1.68.2.22 he * but we can't do it another way).
3568 1.68.2.22 he */
3569 1.68.2.22 he dmastat = bus_space_read_1(sc->sc_dma_iot,
3570 1.68.2.22 he sc->sc_dma_ioh, IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3571 1.68.2.22 he if((dmastat & IDEDMA_CTL_INTR) == 0)
3572 1.68.2.22 he continue;
3573 1.68.2.22 he crv = wdcintr(wdc_cp);
3574 1.68.2.22 he if (crv == 0)
3575 1.68.2.22 he printf("%s:%d: bogus intr\n",
3576 1.68.2.22 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3577 1.68.2.22 he else
3578 1.68.2.22 he rv = 1;
3579 1.15 bouyer }
3580 1.41 bouyer return rv;
3581 1.59 scw }
3582 1.59 scw
3583 1.59 scw void
3584 1.59 scw opti_chip_map(sc, pa)
3585 1.59 scw struct pciide_softc *sc;
3586 1.59 scw struct pci_attach_args *pa;
3587 1.59 scw {
3588 1.59 scw struct pciide_channel *cp;
3589 1.59 scw bus_size_t cmdsize, ctlsize;
3590 1.59 scw pcireg_t interface;
3591 1.59 scw u_int8_t init_ctrl;
3592 1.59 scw int channel;
3593 1.59 scw
3594 1.59 scw if (pciide_chipen(sc, pa) == 0)
3595 1.59 scw return;
3596 1.59 scw printf("%s: bus-master DMA support present",
3597 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname);
3598 1.68.2.26 he
3599 1.68.2.26 he /*
3600 1.68.2.26 he * XXXSCW:
3601 1.68.2.26 he * There seem to be a couple of buggy revisions/implementations
3602 1.68.2.26 he * of the OPTi pciide chipset. This kludge seems to fix one of
3603 1.68.2.26 he * the reported problems (PR/11644) but still fails for the
3604 1.68.2.26 he * other (PR/13151), although the latter may be due to other
3605 1.68.2.26 he * issues too...
3606 1.68.2.26 he */
3607 1.68.2.26 he if (PCI_REVISION(pa->pa_class) <= 0x12) {
3608 1.68.2.26 he printf(" but disabled due to chip rev. <= 0x12");
3609 1.68.2.26 he sc->sc_dma_ok = 0;
3610 1.68.2.26 he sc->sc_wdcdev.cap = 0;
3611 1.68.2.26 he } else {
3612 1.68.2.26 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA32;
3613 1.68.2.26 he pciide_mapreg_dma(sc, pa);
3614 1.68.2.26 he }
3615 1.59 scw printf("\n");
3616 1.59 scw
3617 1.68.2.26 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
3618 1.59 scw sc->sc_wdcdev.PIO_cap = 4;
3619 1.59 scw if (sc->sc_dma_ok) {
3620 1.67 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3621 1.67 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
3622 1.59 scw sc->sc_wdcdev.DMA_cap = 2;
3623 1.59 scw }
3624 1.59 scw sc->sc_wdcdev.set_modes = opti_setup_channel;
3625 1.59 scw
3626 1.59 scw sc->sc_wdcdev.channels = sc->wdc_chanarray;
3627 1.59 scw sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3628 1.59 scw
3629 1.59 scw init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3630 1.59 scw OPTI_REG_INIT_CONTROL);
3631 1.59 scw
3632 1.67 bouyer interface = PCI_INTERFACE(pa->pa_class);
3633 1.59 scw
3634 1.59 scw for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3635 1.59 scw cp = &sc->pciide_channels[channel];
3636 1.59 scw if (pciide_chansetup(sc, channel, interface) == 0)
3637 1.59 scw continue;
3638 1.59 scw if (channel == 1 &&
3639 1.59 scw (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3640 1.59 scw printf("%s: %s channel ignored (disabled)\n",
3641 1.59 scw sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3642 1.59 scw continue;
3643 1.59 scw }
3644 1.59 scw pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3645 1.59 scw pciide_pci_intr);
3646 1.59 scw if (cp->hw_ok == 0)
3647 1.59 scw continue;
3648 1.59 scw pciide_map_compat_intr(pa, cp, channel, interface);
3649 1.59 scw if (cp->hw_ok == 0)
3650 1.59 scw continue;
3651 1.59 scw opti_setup_channel(&cp->wdc_channel);
3652 1.59 scw }
3653 1.59 scw }
3654 1.59 scw
3655 1.59 scw void
3656 1.59 scw opti_setup_channel(chp)
3657 1.59 scw struct channel_softc *chp;
3658 1.59 scw {
3659 1.59 scw struct ata_drive_datas *drvp;
3660 1.59 scw struct pciide_channel *cp = (struct pciide_channel*)chp;
3661 1.59 scw struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3662 1.66 scw int drive, spd;
3663 1.59 scw int mode[2];
3664 1.59 scw u_int8_t rv, mr;
3665 1.59 scw
3666 1.59 scw /*
3667 1.59 scw * The `Delay' and `Address Setup Time' fields of the
3668 1.59 scw * Miscellaneous Register are always zero initially.
3669 1.59 scw */
3670 1.59 scw mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3671 1.59 scw mr &= ~(OPTI_MISC_DELAY_MASK |
3672 1.59 scw OPTI_MISC_ADDR_SETUP_MASK |
3673 1.59 scw OPTI_MISC_INDEX_MASK);
3674 1.59 scw
3675 1.59 scw /* Prime the control register before setting timing values */
3676 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3677 1.59 scw
3678 1.66 scw /* Determine the clockrate of the PCIbus the chip is attached to */
3679 1.66 scw spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3680 1.66 scw spd &= OPTI_STRAP_PCI_SPEED_MASK;
3681 1.66 scw
3682 1.59 scw /* setup DMA if needed */
3683 1.59 scw pciide_channel_dma_setup(cp);
3684 1.59 scw
3685 1.59 scw for (drive = 0; drive < 2; drive++) {
3686 1.59 scw drvp = &chp->ch_drive[drive];
3687 1.59 scw /* If no drive, skip */
3688 1.59 scw if ((drvp->drive_flags & DRIVE) == 0) {
3689 1.59 scw mode[drive] = -1;
3690 1.59 scw continue;
3691 1.59 scw }
3692 1.59 scw
3693 1.59 scw if ((drvp->drive_flags & DRIVE_DMA)) {
3694 1.59 scw /*
3695 1.59 scw * Timings will be used for both PIO and DMA,
3696 1.59 scw * so adjust DMA mode if needed
3697 1.59 scw */
3698 1.59 scw if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3699 1.59 scw drvp->PIO_mode = drvp->DMA_mode + 2;
3700 1.59 scw if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3701 1.59 scw drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3702 1.59 scw drvp->PIO_mode - 2 : 0;
3703 1.59 scw if (drvp->DMA_mode == 0)
3704 1.59 scw drvp->PIO_mode = 0;
3705 1.59 scw
3706 1.59 scw mode[drive] = drvp->DMA_mode + 5;
3707 1.59 scw } else
3708 1.59 scw mode[drive] = drvp->PIO_mode;
3709 1.59 scw
3710 1.59 scw if (drive && mode[0] >= 0 &&
3711 1.66 scw (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3712 1.59 scw /*
3713 1.59 scw * Can't have two drives using different values
3714 1.59 scw * for `Address Setup Time'.
3715 1.59 scw * Slow down the faster drive to compensate.
3716 1.59 scw */
3717 1.66 scw int d = (opti_tim_as[spd][mode[0]] >
3718 1.66 scw opti_tim_as[spd][mode[1]]) ? 0 : 1;
3719 1.59 scw
3720 1.59 scw mode[d] = mode[1-d];
3721 1.59 scw chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3722 1.59 scw chp->ch_drive[d].DMA_mode = 0;
3723 1.59 scw chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3724 1.59 scw }
3725 1.59 scw }
3726 1.59 scw
3727 1.59 scw for (drive = 0; drive < 2; drive++) {
3728 1.59 scw int m;
3729 1.59 scw if ((m = mode[drive]) < 0)
3730 1.59 scw continue;
3731 1.59 scw
3732 1.59 scw /* Set the Address Setup Time and select appropriate index */
3733 1.66 scw rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3734 1.59 scw rv |= OPTI_MISC_INDEX(drive);
3735 1.59 scw opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3736 1.59 scw
3737 1.59 scw /* Set the pulse width and recovery timing parameters */
3738 1.66 scw rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3739 1.66 scw rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3740 1.59 scw opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3741 1.59 scw opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3742 1.59 scw
3743 1.59 scw /* Set the Enhanced Mode register appropriately */
3744 1.59 scw rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3745 1.59 scw rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3746 1.59 scw rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3747 1.59 scw pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3748 1.59 scw }
3749 1.59 scw
3750 1.59 scw /* Finally, enable the timings */
3751 1.59 scw opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3752 1.59 scw
3753 1.59 scw pciide_print_modes(cp);
3754 1.68.2.30 he }
3755 1.68.2.30 he
3756 1.68.2.30 he #define ACARD_IS_850(sc) \
3757 1.68.2.30 he ((sc)->sc_pp->ide_product == PCI_PRODUCT_ACARD_ATP850U)
3758 1.68.2.30 he
3759 1.68.2.30 he void
3760 1.68.2.30 he acard_chip_map(sc, pa)
3761 1.68.2.30 he struct pciide_softc *sc;
3762 1.68.2.30 he struct pci_attach_args *pa;
3763 1.68.2.30 he {
3764 1.68.2.30 he struct pciide_channel *cp;
3765 1.68.2.30 he int i;
3766 1.68.2.30 he pcireg_t interface;
3767 1.68.2.30 he bus_size_t cmdsize, ctlsize;
3768 1.68.2.30 he
3769 1.68.2.30 he if (pciide_chipen(sc, pa) == 0)
3770 1.68.2.30 he return;
3771 1.68.2.30 he
3772 1.68.2.30 he /*
3773 1.68.2.30 he * when the chip is in native mode it identifies itself as a
3774 1.68.2.30 he * 'misc mass storage'. Fake interface in this case.
3775 1.68.2.30 he */
3776 1.68.2.30 he if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
3777 1.68.2.30 he interface = PCI_INTERFACE(pa->pa_class);
3778 1.68.2.30 he } else {
3779 1.68.2.30 he interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
3780 1.68.2.30 he PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3781 1.68.2.30 he }
3782 1.68.2.30 he
3783 1.68.2.30 he printf("%s: bus-master DMA support present",
3784 1.68.2.30 he sc->sc_wdcdev.sc_dev.dv_xname);
3785 1.68.2.30 he pciide_mapreg_dma(sc, pa);
3786 1.68.2.30 he printf("\n");
3787 1.68.2.30 he sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3788 1.68.2.30 he WDC_CAPABILITY_MODE;
3789 1.68.2.30 he
3790 1.68.2.30 he if (sc->sc_dma_ok) {
3791 1.68.2.30 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3792 1.68.2.30 he sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3793 1.68.2.30 he sc->sc_wdcdev.irqack = pciide_irqack;
3794 1.68.2.30 he }
3795 1.68.2.30 he sc->sc_wdcdev.PIO_cap = 4;
3796 1.68.2.30 he sc->sc_wdcdev.DMA_cap = 2;
3797 1.68.2.30 he sc->sc_wdcdev.UDMA_cap = ACARD_IS_850(sc) ? 2 : 4;
3798 1.68.2.30 he
3799 1.68.2.30 he sc->sc_wdcdev.set_modes = acard_setup_channel;
3800 1.68.2.30 he sc->sc_wdcdev.channels = sc->wdc_chanarray;
3801 1.68.2.30 he sc->sc_wdcdev.nchannels = 2;
3802 1.68.2.30 he
3803 1.68.2.30 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3804 1.68.2.30 he cp = &sc->pciide_channels[i];
3805 1.68.2.30 he if (pciide_chansetup(sc, i, interface) == 0)
3806 1.68.2.30 he continue;
3807 1.68.2.30 he if (interface & PCIIDE_INTERFACE_PCI(i)) {
3808 1.68.2.30 he cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
3809 1.68.2.30 he &ctlsize, pciide_pci_intr);
3810 1.68.2.30 he } else {
3811 1.68.2.30 he cp->hw_ok = pciide_mapregs_compat(pa, cp, i,
3812 1.68.2.30 he &cmdsize, &ctlsize);
3813 1.68.2.30 he }
3814 1.68.2.30 he if (cp->hw_ok == 0)
3815 1.68.2.30 he return;
3816 1.68.2.30 he cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
3817 1.68.2.30 he cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
3818 1.68.2.30 he wdcattach(&cp->wdc_channel);
3819 1.68.2.30 he acard_setup_channel(&cp->wdc_channel);
3820 1.68.2.30 he }
3821 1.68.2.30 he if (!ACARD_IS_850(sc)) {
3822 1.68.2.30 he u_int32_t reg;
3823 1.68.2.30 he reg = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL);
3824 1.68.2.30 he reg &= ~ATP860_CTRL_INT;
3825 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL, reg);
3826 1.68.2.30 he }
3827 1.68.2.30 he }
3828 1.68.2.30 he
3829 1.68.2.30 he void
3830 1.68.2.30 he acard_setup_channel(chp)
3831 1.68.2.30 he struct channel_softc *chp;
3832 1.68.2.30 he {
3833 1.68.2.30 he struct ata_drive_datas *drvp;
3834 1.68.2.30 he struct pciide_channel *cp = (struct pciide_channel*)chp;
3835 1.68.2.30 he struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3836 1.68.2.30 he int channel = chp->channel;
3837 1.68.2.30 he int drive;
3838 1.68.2.30 he u_int32_t idetime, udma_mode;
3839 1.68.2.30 he u_int32_t idedma_ctl;
3840 1.68.2.30 he
3841 1.68.2.30 he /* setup DMA if needed */
3842 1.68.2.30 he pciide_channel_dma_setup(cp);
3843 1.68.2.30 he
3844 1.68.2.30 he if (ACARD_IS_850(sc)) {
3845 1.68.2.30 he idetime = 0;
3846 1.68.2.30 he udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP850_UDMA);
3847 1.68.2.30 he udma_mode &= ~ATP850_UDMA_MASK(channel);
3848 1.68.2.30 he } else {
3849 1.68.2.30 he idetime = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_IDETIME);
3850 1.68.2.30 he idetime &= ~ATP860_SETTIME_MASK(channel);
3851 1.68.2.30 he udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, ATP860_UDMA);
3852 1.68.2.30 he udma_mode &= ~ATP860_UDMA_MASK(channel);
3853 1.68.2.30 he
3854 1.68.2.30 he /* check 80 pins cable */
3855 1.68.2.30 he if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
3856 1.68.2.30 he (chp->ch_drive[1].drive_flags & DRIVE_UDMA)) {
3857 1.68.2.30 he if (pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
3858 1.68.2.30 he & ATP860_CTRL_80P(chp->channel)) {
3859 1.68.2.30 he if (chp->ch_drive[0].UDMA_mode > 2)
3860 1.68.2.30 he chp->ch_drive[0].UDMA_mode = 2;
3861 1.68.2.30 he if (chp->ch_drive[1].UDMA_mode > 2)
3862 1.68.2.30 he chp->ch_drive[1].UDMA_mode = 2;
3863 1.68.2.30 he }
3864 1.68.2.30 he }
3865 1.68.2.30 he }
3866 1.68.2.30 he
3867 1.68.2.30 he idedma_ctl = 0;
3868 1.68.2.30 he
3869 1.68.2.30 he /* Per drive settings */
3870 1.68.2.30 he for (drive = 0; drive < 2; drive++) {
3871 1.68.2.30 he drvp = &chp->ch_drive[drive];
3872 1.68.2.30 he /* If no drive, skip */
3873 1.68.2.30 he if ((drvp->drive_flags & DRIVE) == 0)
3874 1.68.2.30 he continue;
3875 1.68.2.30 he /* add timing values, setup DMA if needed */
3876 1.68.2.30 he if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
3877 1.68.2.30 he (drvp->drive_flags & DRIVE_UDMA)) {
3878 1.68.2.30 he /* use Ultra/DMA */
3879 1.68.2.30 he if (ACARD_IS_850(sc)) {
3880 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3881 1.68.2.30 he acard_act_udma[drvp->UDMA_mode],
3882 1.68.2.30 he acard_rec_udma[drvp->UDMA_mode]);
3883 1.68.2.30 he udma_mode |= ATP850_UDMA_MODE(channel, drive,
3884 1.68.2.30 he acard_udma_conf[drvp->UDMA_mode]);
3885 1.68.2.30 he } else {
3886 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3887 1.68.2.30 he acard_act_udma[drvp->UDMA_mode],
3888 1.68.2.30 he acard_rec_udma[drvp->UDMA_mode]);
3889 1.68.2.30 he udma_mode |= ATP860_UDMA_MODE(channel, drive,
3890 1.68.2.30 he acard_udma_conf[drvp->UDMA_mode]);
3891 1.68.2.30 he }
3892 1.68.2.30 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3893 1.68.2.30 he } else if ((chp->wdc->cap & WDC_CAPABILITY_DMA) &&
3894 1.68.2.30 he (drvp->drive_flags & DRIVE_DMA)) {
3895 1.68.2.30 he /* use Multiword DMA */
3896 1.68.2.30 he drvp->drive_flags &= ~DRIVE_UDMA;
3897 1.68.2.30 he if (ACARD_IS_850(sc)) {
3898 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3899 1.68.2.30 he acard_act_dma[drvp->DMA_mode],
3900 1.68.2.30 he acard_rec_dma[drvp->DMA_mode]);
3901 1.68.2.30 he } else {
3902 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3903 1.68.2.30 he acard_act_dma[drvp->DMA_mode],
3904 1.68.2.30 he acard_rec_dma[drvp->DMA_mode]);
3905 1.68.2.30 he }
3906 1.68.2.30 he idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3907 1.68.2.30 he } else {
3908 1.68.2.30 he /* PIO only */
3909 1.68.2.30 he drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
3910 1.68.2.30 he if (ACARD_IS_850(sc)) {
3911 1.68.2.30 he idetime |= ATP850_SETTIME(drive,
3912 1.68.2.30 he acard_act_pio[drvp->PIO_mode],
3913 1.68.2.30 he acard_rec_pio[drvp->PIO_mode]);
3914 1.68.2.30 he } else {
3915 1.68.2.30 he idetime |= ATP860_SETTIME(channel, drive,
3916 1.68.2.30 he acard_act_pio[drvp->PIO_mode],
3917 1.68.2.30 he acard_rec_pio[drvp->PIO_mode]);
3918 1.68.2.30 he }
3919 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL,
3920 1.68.2.30 he pci_conf_read(sc->sc_pc, sc->sc_tag, ATP8x0_CTRL)
3921 1.68.2.30 he | ATP8x0_CTRL_EN(channel));
3922 1.68.2.30 he }
3923 1.68.2.30 he }
3924 1.68.2.30 he
3925 1.68.2.30 he if (idedma_ctl != 0) {
3926 1.68.2.30 he /* Add software bits in status register */
3927 1.68.2.30 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3928 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel, idedma_ctl);
3929 1.68.2.30 he }
3930 1.68.2.30 he pciide_print_modes(cp);
3931 1.68.2.30 he
3932 1.68.2.30 he if (ACARD_IS_850(sc)) {
3933 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag,
3934 1.68.2.30 he ATP850_IDETIME(channel), idetime);
3935 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP850_UDMA, udma_mode);
3936 1.68.2.30 he } else {
3937 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_IDETIME, idetime);
3938 1.68.2.30 he pci_conf_write(sc->sc_pc, sc->sc_tag, ATP860_UDMA, udma_mode);
3939 1.68.2.30 he }
3940 1.68.2.30 he }
3941 1.68.2.30 he
3942 1.68.2.30 he int
3943 1.68.2.30 he acard_pci_intr(arg)
3944 1.68.2.30 he void *arg;
3945 1.68.2.30 he {
3946 1.68.2.30 he struct pciide_softc *sc = arg;
3947 1.68.2.30 he struct pciide_channel *cp;
3948 1.68.2.30 he struct channel_softc *wdc_cp;
3949 1.68.2.30 he int rv = 0;
3950 1.68.2.30 he int dmastat, i, crv;
3951 1.68.2.30 he
3952 1.68.2.30 he for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3953 1.68.2.30 he dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3954 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
3955 1.68.2.30 he if ((dmastat & IDEDMA_CTL_INTR) == 0)
3956 1.68.2.30 he continue;
3957 1.68.2.30 he cp = &sc->pciide_channels[i];
3958 1.68.2.30 he wdc_cp = &cp->wdc_channel;
3959 1.68.2.30 he if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0) {
3960 1.68.2.30 he (void)wdcintr(wdc_cp);
3961 1.68.2.30 he bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3962 1.68.2.30 he IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
3963 1.68.2.30 he continue;
3964 1.68.2.30 he }
3965 1.68.2.30 he crv = wdcintr(wdc_cp);
3966 1.68.2.30 he if (crv == 0)
3967 1.68.2.30 he printf("%s:%d: bogus intr\n",
3968 1.68.2.30 he sc->sc_wdcdev.sc_dev.dv_xname, i);
3969 1.68.2.30 he else if (crv == 1)
3970 1.68.2.30 he rv = 1;
3971 1.68.2.30 he else if (rv == 0)
3972 1.68.2.30 he rv = crv;
3973 1.68.2.30 he }
3974 1.68.2.30 he return rv;
3975 1.1 cgd }
3976