pciide.c revision 1.33.2.11 1 /* $NetBSD: pciide.c,v 1.33.2.11 2000/08/14 14:19:33 he Exp $ */
2
3
4 /*
5 * Copyright (c) 1999 Manuel Bouyer.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by the University of
18 * California, Berkeley and its contributors.
19 * 4. Neither the name of the University nor the names of its contributors
20 * may be used to endorse or promote products derived from this software
21 * without specific prior written permission.
22 *
23 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 *
34 */
35
36
37 /*
38 * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 * 1. Redistributions of source code must retain the above copyright
44 * notice, this list of conditions and the following disclaimer.
45 * 2. Redistributions in binary form must reproduce the above copyright
46 * notice, this list of conditions and the following disclaimer in the
47 * documentation and/or other materials provided with the distribution.
48 * 3. All advertising materials mentioning features or use of this software
49 * must display the following acknowledgement:
50 * This product includes software developed by Christopher G. Demetriou
51 * for the NetBSD Project.
52 * 4. The name of the author may not be used to endorse or promote products
53 * derived from this software without specific prior written permission
54 *
55 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
57 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
58 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
59 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
60 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
64 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 */
66
67 /*
68 * PCI IDE controller driver.
69 *
70 * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
71 * sys/dev/pci/ppb.c, revision 1.16).
72 *
73 * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
74 * "Programming Interface for Bus Master IDE Controller, Revision 1.0
75 * 5/16/94" from the PCI SIG.
76 *
77 */
78
79 #ifndef WDCDEBUG
80 #define WDCDEBUG
81 #endif
82
83 #define DEBUG_DMA 0x01
84 #define DEBUG_XFERS 0x02
85 #define DEBUG_FUNCS 0x08
86 #define DEBUG_PROBE 0x10
87 #ifdef WDCDEBUG
88 int wdcdebug_pciide_mask = 0;
89 #define WDCDEBUG_PRINT(args, level) \
90 if (wdcdebug_pciide_mask & (level)) printf args
91 #else
92 #define WDCDEBUG_PRINT(args, level)
93 #endif
94 #include <sys/param.h>
95 #include <sys/systm.h>
96 #include <sys/device.h>
97 #include <sys/malloc.h>
98
99 #include <machine/endian.h>
100
101 #include <vm/vm.h>
102 #include <vm/vm_param.h>
103 #include <vm/vm_kern.h>
104
105 #include <dev/pci/pcireg.h>
106 #include <dev/pci/pcivar.h>
107 #include <dev/pci/pcidevs.h>
108 #include <dev/pci/pciidereg.h>
109 #include <dev/pci/pciidevar.h>
110 #include <dev/pci/pciide_piix_reg.h>
111 #include <dev/pci/pciide_amd_reg.h>
112 #include <dev/pci/pciide_apollo_reg.h>
113 #include <dev/pci/pciide_cmd_reg.h>
114 #include <dev/pci/pciide_cy693_reg.h>
115 #include <dev/pci/pciide_sis_reg.h>
116 #include <dev/pci/pciide_acer_reg.h>
117 #include <dev/pci/pciide_pdc202xx_reg.h>
118 #include <dev/pci/pciide_opti_reg.h>
119 #include <dev/pci/pciide_hpt_reg.h>
120
121 #include "opt_pciide.h"
122
123 #if BYTE_ORDER == BIG_ENDIAN
124 #define htole16(x) bswap16((u_int16_t)(x))
125 #define htole32(x) bswap32((u_int32_t)(x))
126 #define htole64(x) bswap64((u_int64_t)(x))
127 #else /* LITTLE_ENDIAN */
128 #define htole16(x) (x)
129 #define htole32(x) (x)
130 #define htole64(x) (x)
131 #endif
132 #define le16toh(x) htole16(x)
133 #define le32toh(x) htole32(x)
134 #define le64toh(x) htole64(x)
135
136 /* inlines for reading/writing 8-bit PCI registers */
137 static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
138 int));
139 static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
140 int, u_int8_t));
141
142 static __inline u_int8_t
143 pciide_pci_read(pc, pa, reg)
144 pci_chipset_tag_t pc;
145 pcitag_t pa;
146 int reg;
147 {
148
149 return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
150 ((reg & 0x03) * 8) & 0xff);
151 }
152
153 static __inline void
154 pciide_pci_write(pc, pa, reg, val)
155 pci_chipset_tag_t pc;
156 pcitag_t pa;
157 int reg;
158 u_int8_t val;
159 {
160 pcireg_t pcival;
161
162 pcival = pci_conf_read(pc, pa, (reg & ~0x03));
163 pcival &= ~(0xff << ((reg & 0x03) * 8));
164 pcival |= (val << ((reg & 0x03) * 8));
165 pci_conf_write(pc, pa, (reg & ~0x03), pcival);
166 }
167
168 void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
169
170 void piix_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
171 void piix_setup_channel __P((struct channel_softc*));
172 void piix3_4_setup_channel __P((struct channel_softc*));
173 static u_int32_t piix_setup_idetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
174 static u_int32_t piix_setup_idetim_drvs __P((struct ata_drive_datas*));
175 static u_int32_t piix_setup_sidetim_timings __P((u_int8_t, u_int8_t, u_int8_t));
176
177 void amd756_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
178 void amd756_setup_channel __P((struct channel_softc*));
179
180 void apollo_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
181 void apollo_setup_channel __P((struct channel_softc*));
182
183 void cmd_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
184 void cmd0643_9_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
185 void cmd0643_9_setup_channel __P((struct channel_softc*));
186 void cmd_channel_map __P((struct pci_attach_args *,
187 struct pciide_softc *, int));
188 int cmd_pci_intr __P((void *));
189 void cmd646_9_irqack __P((struct channel_softc *));
190
191 void cy693_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
192 void cy693_setup_channel __P((struct channel_softc*));
193
194 void sis_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
195 void sis_setup_channel __P((struct channel_softc*));
196
197 void acer_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
198 void acer_setup_channel __P((struct channel_softc*));
199 int acer_pci_intr __P((void *));
200
201 void pdc202xx_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
202 void pdc202xx_setup_channel __P((struct channel_softc*));
203 int pdc202xx_pci_intr __P((void *));
204
205 void opti_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
206 void opti_setup_channel __P((struct channel_softc*));
207
208 void hpt_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
209 void hpt_setup_channel __P((struct channel_softc*));
210 int hpt_pci_intr __P((void *));
211
212 void pciide_channel_dma_setup __P((struct pciide_channel *));
213 int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
214 int pciide_dma_init __P((void*, int, int, void *, size_t, int));
215 void pciide_dma_start __P((void*, int, int));
216 int pciide_dma_finish __P((void*, int, int, int));
217 void pciide_irqack __P((struct channel_softc *));
218 void pciide_print_modes __P((struct pciide_channel *));
219
220 struct pciide_product_desc {
221 u_int32_t ide_product;
222 int ide_flags;
223 const char *ide_name;
224 /* map and setup chip, probe drives */
225 void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
226 };
227
228 /* Flags for ide_flags */
229 #define IDE_PCI_CLASS_OVERRIDE 0x0001 /* accept even if class != pciide */
230
231 /* Default product description for devices not known from this controller */
232 const struct pciide_product_desc default_product_desc = {
233 0,
234 0,
235 "Generic PCI IDE controller",
236 default_chip_map,
237 };
238
239 const struct pciide_product_desc pciide_intel_products[] = {
240 { PCI_PRODUCT_INTEL_82092AA,
241 0,
242 "Intel 82092AA IDE controller",
243 default_chip_map,
244 },
245 { PCI_PRODUCT_INTEL_82371FB_IDE,
246 0,
247 "Intel 82371FB IDE controller (PIIX)",
248 piix_chip_map,
249 },
250 { PCI_PRODUCT_INTEL_82371SB_IDE,
251 0,
252 "Intel 82371SB IDE Interface (PIIX3)",
253 piix_chip_map,
254 },
255 { PCI_PRODUCT_INTEL_82371AB_IDE,
256 0,
257 "Intel 82371AB IDE controller (PIIX4)",
258 piix_chip_map,
259 },
260 { PCI_PRODUCT_INTEL_82801AA_IDE,
261 0,
262 "Intel 82801AA IDE Controller (ICH)",
263 piix_chip_map,
264 },
265 { PCI_PRODUCT_INTEL_82801AB_IDE,
266 0,
267 "Intel 82801AB IDE Controller (ICH0)",
268 piix_chip_map,
269 },
270 { 0,
271 0,
272 NULL,
273 }
274 };
275
276 const struct pciide_product_desc pciide_amd_products[] = {
277 { PCI_PRODUCT_AMD_PBC756_IDE,
278 0,
279 "Advanced Micro Devices AMD756 IDE Controller",
280 amd756_chip_map
281 },
282 { 0,
283 0,
284 NULL,
285 }
286 };
287
288 const struct pciide_product_desc pciide_cmd_products[] = {
289 { PCI_PRODUCT_CMDTECH_640,
290 0,
291 "CMD Technology PCI0640",
292 cmd_chip_map
293 },
294 { PCI_PRODUCT_CMDTECH_643,
295 0,
296 "CMD Technology PCI0643",
297 cmd0643_9_chip_map,
298 },
299 { PCI_PRODUCT_CMDTECH_646,
300 0,
301 "CMD Technology PCI0646",
302 cmd0643_9_chip_map,
303 },
304 { PCI_PRODUCT_CMDTECH_648,
305 IDE_PCI_CLASS_OVERRIDE,
306 "CMD Technology PCI0648",
307 cmd0643_9_chip_map,
308 },
309 { PCI_PRODUCT_CMDTECH_649,
310 IDE_PCI_CLASS_OVERRIDE,
311 "CMD Technology PCI0649",
312 cmd0643_9_chip_map,
313 },
314 { 0,
315 0,
316 NULL,
317 }
318 };
319
320 const struct pciide_product_desc pciide_via_products[] = {
321 { PCI_PRODUCT_VIATECH_VT82C586_IDE,
322 0,
323 "VIA Tech VT82C586 IDE Controller",
324 apollo_chip_map,
325 },
326 { PCI_PRODUCT_VIATECH_VT82C586A_IDE,
327 0,
328 "VIA Tech VT82C586A IDE Controller",
329 apollo_chip_map,
330 },
331 { 0,
332 0,
333 NULL,
334 }
335 };
336
337 const struct pciide_product_desc pciide_cypress_products[] = {
338 { PCI_PRODUCT_CONTAQ_82C693,
339 0,
340 "Cypress 82C693 IDE Controller",
341 cy693_chip_map,
342 },
343 { 0,
344 0,
345 NULL,
346 }
347 };
348
349 const struct pciide_product_desc pciide_sis_products[] = {
350 { PCI_PRODUCT_SIS_5597_IDE,
351 0,
352 "Silicon Integrated System 5597/5598 IDE controller",
353 sis_chip_map,
354 },
355 { 0,
356 0,
357 NULL,
358 }
359 };
360
361 const struct pciide_product_desc pciide_acer_products[] = {
362 { PCI_PRODUCT_ALI_M5229,
363 0,
364 "Acer Labs M5229 UDMA IDE Controller",
365 acer_chip_map,
366 },
367 { 0,
368 0,
369 NULL,
370 }
371 };
372
373 const struct pciide_product_desc pciide_promise_products[] = {
374 { PCI_PRODUCT_PROMISE_ULTRA33,
375 IDE_PCI_CLASS_OVERRIDE,
376 "Promise Ultra33/ATA Bus Master IDE Accelerator",
377 pdc202xx_chip_map,
378 },
379 { PCI_PRODUCT_PROMISE_ULTRA66,
380 IDE_PCI_CLASS_OVERRIDE,
381 "Promise Ultra66/ATA Bus Master IDE Accelerator",
382 pdc202xx_chip_map,
383 },
384 { PCI_PRODUCT_PROMISE_ULTRA100,
385 IDE_PCI_CLASS_OVERRIDE,
386 "Promise Ultra100/ATA Bus Master IDE Accelerator",
387 pdc202xx_chip_map,
388 },
389 { 0,
390 0,
391 NULL,
392 }
393 };
394
395 const struct pciide_product_desc pciide_opti_products[] = {
396 { PCI_PRODUCT_OPTI_82C621,
397 0,
398 "OPTi 82c621 PCI IDE controller",
399 opti_chip_map,
400 },
401 { PCI_PRODUCT_OPTI_82C568,
402 0,
403 "OPTi 82c568 (82c621 compatible) PCI IDE controller",
404 opti_chip_map,
405 },
406 { PCI_PRODUCT_OPTI_82D568,
407 0,
408 "OPTi 82d568 (82c621 compatible) PCI IDE controller",
409 opti_chip_map,
410 },
411 { 0,
412 0,
413 NULL,
414 }
415 };
416
417 const struct pciide_product_desc pciide_triones_products[] = {
418 { PCI_PRODUCT_TRIONES_HPT366,
419 IDE_PCI_CLASS_OVERRIDE,
420 "Triones/Highpoint HPT366/370 IDE Controller",
421 hpt_chip_map,
422 },
423 { 0,
424 0,
425 NULL,
426 }
427 };
428
429 struct pciide_vendor_desc {
430 u_int32_t ide_vendor;
431 const struct pciide_product_desc *ide_products;
432 };
433
434 const struct pciide_vendor_desc pciide_vendors[] = {
435 { PCI_VENDOR_INTEL, pciide_intel_products },
436 { PCI_VENDOR_CMDTECH, pciide_cmd_products },
437 { PCI_VENDOR_VIATECH, pciide_via_products },
438 { PCI_VENDOR_CONTAQ, pciide_cypress_products },
439 { PCI_VENDOR_SIS, pciide_sis_products },
440 { PCI_VENDOR_ALI, pciide_acer_products },
441 { PCI_VENDOR_PROMISE, pciide_promise_products },
442 { PCI_VENDOR_AMD, pciide_amd_products },
443 { PCI_VENDOR_OPTI, pciide_opti_products },
444 { PCI_VENDOR_TRIONES, pciide_triones_products },
445 { 0, NULL }
446 };
447
448 /* options passed via the 'flags' config keyword */
449 #define PCIIDE_OPTIONS_DMA 0x01
450
451 int pciide_match __P((struct device *, struct cfdata *, void *));
452 void pciide_attach __P((struct device *, struct device *, void *));
453
454 struct cfattach pciide_ca = {
455 sizeof(struct pciide_softc), pciide_match, pciide_attach
456 };
457 int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
458 int pciide_mapregs_compat __P(( struct pci_attach_args *,
459 struct pciide_channel *, int, bus_size_t *, bus_size_t*));
460 int pciide_mapregs_native __P((struct pci_attach_args *,
461 struct pciide_channel *, bus_size_t *, bus_size_t *,
462 int (*pci_intr) __P((void *))));
463 void pciide_mapreg_dma __P((struct pciide_softc *,
464 struct pci_attach_args *));
465 int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
466 void pciide_mapchan __P((struct pci_attach_args *,
467 struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
468 int (*pci_intr) __P((void *))));
469 int pciide_chan_candisable __P((struct pciide_channel *));
470 void pciide_map_compat_intr __P(( struct pci_attach_args *,
471 struct pciide_channel *, int, int));
472 int pciide_print __P((void *, const char *pnp));
473 int pciide_compat_intr __P((void *));
474 int pciide_pci_intr __P((void *));
475 const struct pciide_product_desc* pciide_lookup_product __P((u_int32_t));
476
477 const struct pciide_product_desc *
478 pciide_lookup_product(id)
479 u_int32_t id;
480 {
481 const struct pciide_product_desc *pp;
482 const struct pciide_vendor_desc *vp;
483
484 for (vp = pciide_vendors; vp->ide_products != NULL; vp++)
485 if (PCI_VENDOR(id) == vp->ide_vendor)
486 break;
487
488 if ((pp = vp->ide_products) == NULL)
489 return NULL;
490
491 for (; pp->ide_name != NULL; pp++)
492 if (PCI_PRODUCT(id) == pp->ide_product)
493 break;
494
495 if (pp->ide_name == NULL)
496 return NULL;
497 return pp;
498 }
499
500 int
501 pciide_match(parent, match, aux)
502 struct device *parent;
503 struct cfdata *match;
504 void *aux;
505 {
506 struct pci_attach_args *pa = aux;
507 const struct pciide_product_desc *pp;
508
509 /*
510 * Check the ID register to see that it's a PCI IDE controller.
511 * If it is, we assume that we can deal with it; it _should_
512 * work in a standardized way...
513 */
514 if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
515 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
516 return (1);
517 }
518
519 /*
520 * Some controllers (e.g. promise Utra-33) don't claim to be PCI IDE
521 * controllers. Let see if we can deal with it anyway.
522 */
523 pp = pciide_lookup_product(pa->pa_id);
524 if (pp && (pp->ide_flags & IDE_PCI_CLASS_OVERRIDE)) {
525 return (1);
526 }
527
528 return (0);
529 }
530
531 void
532 pciide_attach(parent, self, aux)
533 struct device *parent, *self;
534 void *aux;
535 {
536 struct pci_attach_args *pa = aux;
537 pci_chipset_tag_t pc = pa->pa_pc;
538 pcitag_t tag = pa->pa_tag;
539 struct pciide_softc *sc = (struct pciide_softc *)self;
540 pcireg_t csr;
541 char devinfo[256];
542 const char *displaydev;
543
544 sc->sc_pp = pciide_lookup_product(pa->pa_id);
545 if (sc->sc_pp == NULL) {
546 sc->sc_pp = &default_product_desc;
547 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
548 displaydev = devinfo;
549 } else
550 displaydev = sc->sc_pp->ide_name;
551
552 printf(": %s (rev. 0x%02x)\n", displaydev, PCI_REVISION(pa->pa_class));
553
554 sc->sc_pc = pa->pa_pc;
555 sc->sc_tag = pa->pa_tag;
556 #ifdef WDCDEBUG
557 if (wdcdebug_pciide_mask & DEBUG_PROBE)
558 pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
559 #endif
560 sc->sc_pp->chip_map(sc, pa);
561
562 if (sc->sc_dma_ok) {
563 csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
564 csr |= PCI_COMMAND_MASTER_ENABLE;
565 pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
566 }
567 WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
568 pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
569 }
570
571 /* tell wether the chip is enabled or not */
572 int
573 pciide_chipen(sc, pa)
574 struct pciide_softc *sc;
575 struct pci_attach_args *pa;
576 {
577 pcireg_t csr;
578 if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
579 csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
580 PCI_COMMAND_STATUS_REG);
581 printf("%s: device disabled (at %s)\n",
582 sc->sc_wdcdev.sc_dev.dv_xname,
583 (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
584 "device" : "bridge");
585 return 0;
586 }
587 return 1;
588 }
589
590 int
591 pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
592 struct pci_attach_args *pa;
593 struct pciide_channel *cp;
594 int compatchan;
595 bus_size_t *cmdsizep, *ctlsizep;
596 {
597 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
598 struct channel_softc *wdc_cp = &cp->wdc_channel;
599
600 cp->compat = 1;
601 *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
602 *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
603
604 wdc_cp->cmd_iot = pa->pa_iot;
605 if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
606 PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_ioh) != 0) {
607 printf("%s: couldn't map %s channel cmd regs\n",
608 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
609 return (0);
610 }
611
612 wdc_cp->ctl_iot = pa->pa_iot;
613 if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
614 PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
615 printf("%s: couldn't map %s channel ctl regs\n",
616 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
617 bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh,
618 PCIIDE_COMPAT_CMD_SIZE);
619 return (0);
620 }
621
622 return (1);
623 }
624
625 int
626 pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
627 struct pci_attach_args * pa;
628 struct pciide_channel *cp;
629 bus_size_t *cmdsizep, *ctlsizep;
630 int (*pci_intr) __P((void *));
631 {
632 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
633 struct channel_softc *wdc_cp = &cp->wdc_channel;
634 const char *intrstr;
635 pci_intr_handle_t intrhandle;
636
637 cp->compat = 0;
638
639 if (sc->sc_pci_ih == NULL) {
640 if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
641 pa->pa_intrline, &intrhandle) != 0) {
642 printf("%s: couldn't map native-PCI interrupt\n",
643 sc->sc_wdcdev.sc_dev.dv_xname);
644 return 0;
645 }
646 intrstr = pci_intr_string(pa->pa_pc, intrhandle);
647 sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
648 intrhandle, IPL_BIO, pci_intr, sc);
649 if (sc->sc_pci_ih != NULL) {
650 printf("%s: using %s for native-PCI interrupt\n",
651 sc->sc_wdcdev.sc_dev.dv_xname,
652 intrstr ? intrstr : "unknown interrupt");
653 } else {
654 printf("%s: couldn't establish native-PCI interrupt",
655 sc->sc_wdcdev.sc_dev.dv_xname);
656 if (intrstr != NULL)
657 printf(" at %s", intrstr);
658 printf("\n");
659 return 0;
660 }
661 }
662 cp->ih = sc->sc_pci_ih;
663 if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
664 PCI_MAPREG_TYPE_IO, 0,
665 &wdc_cp->cmd_iot, &wdc_cp->cmd_ioh, NULL, cmdsizep) != 0) {
666 printf("%s: couldn't map %s channel cmd regs\n",
667 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
668 return 0;
669 }
670
671 if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
672 PCI_MAPREG_TYPE_IO, 0,
673 &wdc_cp->ctl_iot, &wdc_cp->ctl_ioh, NULL, ctlsizep) != 0) {
674 printf("%s: couldn't map %s channel ctl regs\n",
675 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
676 bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_ioh, *cmdsizep);
677 return 0;
678 }
679 return (1);
680 }
681
682 void
683 pciide_mapreg_dma(sc, pa)
684 struct pciide_softc *sc;
685 struct pci_attach_args *pa;
686 {
687 /*
688 * Map DMA registers
689 *
690 * Note that sc_dma_ok is the right variable to test to see if
691 * DMA can be done. If the interface doesn't support DMA,
692 * sc_dma_ok will never be non-zero. If the DMA regs couldn't
693 * be mapped, it'll be zero. I.e., sc_dma_ok will only be
694 * non-zero if the interface supports DMA and the registers
695 * could be mapped.
696 *
697 * XXX Note that despite the fact that the Bus Master IDE specs
698 * XXX say that "The bus master IDE function uses 16 bytes of IO
699 * XXX space," some controllers (at least the United
700 * XXX Microelectronics UM8886BF) place it in memory space.
701 */
702 sc->sc_dma_ok = (pci_mapreg_map(pa,
703 PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 0,
704 &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
705 sc->sc_dmat = pa->pa_dmat;
706 if (sc->sc_dma_ok == 0) {
707 printf(", but unused (couldn't map registers)");
708 } else {
709 sc->sc_wdcdev.dma_arg = sc;
710 sc->sc_wdcdev.dma_init = pciide_dma_init;
711 sc->sc_wdcdev.dma_start = pciide_dma_start;
712 sc->sc_wdcdev.dma_finish = pciide_dma_finish;
713 }
714 }
715
716 int
717 pciide_compat_intr(arg)
718 void *arg;
719 {
720 struct pciide_channel *cp = arg;
721
722 #ifdef DIAGNOSTIC
723 /* should only be called for a compat channel */
724 if (cp->compat == 0)
725 panic("pciide compat intr called for non-compat chan %p\n", cp);
726 #endif
727 return (wdcintr(&cp->wdc_channel));
728 }
729
730 int
731 pciide_pci_intr(arg)
732 void *arg;
733 {
734 struct pciide_softc *sc = arg;
735 struct pciide_channel *cp;
736 struct channel_softc *wdc_cp;
737 int i, rv, crv;
738
739 rv = 0;
740 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
741 cp = &sc->pciide_channels[i];
742 wdc_cp = &cp->wdc_channel;
743
744 /* If a compat channel skip. */
745 if (cp->compat)
746 continue;
747 /* if this channel not waiting for intr, skip */
748 if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
749 continue;
750
751 crv = wdcintr(wdc_cp);
752 if (crv == 0)
753 ; /* leave rv alone */
754 else if (crv == 1)
755 rv = 1; /* claim the intr */
756 else if (rv == 0) /* crv should be -1 in this case */
757 rv = crv; /* if we've done no better, take it */
758 }
759 return (rv);
760 }
761
762 void
763 pciide_channel_dma_setup(cp)
764 struct pciide_channel *cp;
765 {
766 int drive;
767 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
768 struct ata_drive_datas *drvp;
769
770 for (drive = 0; drive < 2; drive++) {
771 drvp = &cp->wdc_channel.ch_drive[drive];
772 /* If no drive, skip */
773 if ((drvp->drive_flags & DRIVE) == 0)
774 continue;
775 /* setup DMA if needed */
776 if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
777 (drvp->drive_flags & DRIVE_UDMA) == 0) ||
778 sc->sc_dma_ok == 0) {
779 drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
780 continue;
781 }
782 if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
783 != 0) {
784 /* Abort DMA setup */
785 drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
786 continue;
787 }
788 }
789 }
790
791 int
792 pciide_dma_table_setup(sc, channel, drive)
793 struct pciide_softc *sc;
794 int channel, drive;
795 {
796 bus_dma_segment_t seg;
797 int error, rseg;
798 const bus_size_t dma_table_size =
799 sizeof(struct idedma_table) * NIDEDMA_TABLES;
800 struct pciide_dma_maps *dma_maps =
801 &sc->pciide_channels[channel].dma_maps[drive];
802
803 /* If table was already allocated, just return */
804 if (dma_maps->dma_table)
805 return 0;
806
807 /* Allocate memory for the DMA tables and map it */
808 if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
809 IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
810 BUS_DMA_NOWAIT)) != 0) {
811 printf("%s:%d: unable to allocate table DMA for "
812 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
813 channel, drive, error);
814 return error;
815 }
816 if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
817 dma_table_size,
818 (caddr_t *)&dma_maps->dma_table,
819 BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
820 printf("%s:%d: unable to map table DMA for"
821 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
822 channel, drive, error);
823 return error;
824 }
825 WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %ld, "
826 "phy 0x%lx\n", dma_maps->dma_table, dma_table_size,
827 seg.ds_addr), DEBUG_PROBE);
828
829 /* Create and load table DMA map for this disk */
830 if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
831 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
832 &dma_maps->dmamap_table)) != 0) {
833 printf("%s:%d: unable to create table DMA map for "
834 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
835 channel, drive, error);
836 return error;
837 }
838 if ((error = bus_dmamap_load(sc->sc_dmat,
839 dma_maps->dmamap_table,
840 dma_maps->dma_table,
841 dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
842 printf("%s:%d: unable to load table DMA map for "
843 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
844 channel, drive, error);
845 return error;
846 }
847 WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
848 dma_maps->dmamap_table->dm_segs[0].ds_addr), DEBUG_PROBE);
849 /* Create a xfer DMA map for this drive */
850 if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
851 NIDEDMA_TABLES, IDEDMA_BYTE_COUNT_MAX, IDEDMA_BYTE_COUNT_ALIGN,
852 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
853 &dma_maps->dmamap_xfer)) != 0) {
854 printf("%s:%d: unable to create xfer DMA map for "
855 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
856 channel, drive, error);
857 return error;
858 }
859 return 0;
860 }
861
862 int
863 pciide_dma_init(v, channel, drive, databuf, datalen, flags)
864 void *v;
865 int channel, drive;
866 void *databuf;
867 size_t datalen;
868 int flags;
869 {
870 struct pciide_softc *sc = v;
871 int error, seg;
872 struct pciide_dma_maps *dma_maps =
873 &sc->pciide_channels[channel].dma_maps[drive];
874
875 error = bus_dmamap_load(sc->sc_dmat,
876 dma_maps->dmamap_xfer,
877 databuf, datalen, NULL, BUS_DMA_NOWAIT);
878 if (error) {
879 printf("%s:%d: unable to load xfer DMA map for"
880 "drive %d, error=%d\n", sc->sc_wdcdev.sc_dev.dv_xname,
881 channel, drive, error);
882 return error;
883 }
884
885 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
886 dma_maps->dmamap_xfer->dm_mapsize,
887 (flags & WDC_DMA_READ) ?
888 BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
889
890 for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
891 #ifdef DIAGNOSTIC
892 /* A segment must not cross a 64k boundary */
893 {
894 u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
895 u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
896 if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
897 ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
898 printf("pciide_dma: segment %d physical addr 0x%lx"
899 " len 0x%lx not properly aligned\n",
900 seg, phys, len);
901 panic("pciide_dma: buf align");
902 }
903 }
904 #endif
905 dma_maps->dma_table[seg].base_addr =
906 htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
907 dma_maps->dma_table[seg].byte_count =
908 htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
909 IDEDMA_BYTE_COUNT_MASK);
910 WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
911 seg, le32toh(dma_maps->dma_table[seg].byte_count),
912 le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
913
914 }
915 dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
916 htole32(IDEDMA_BYTE_COUNT_EOT);
917
918 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
919 dma_maps->dmamap_table->dm_mapsize,
920 BUS_DMASYNC_PREWRITE);
921
922 /* Maps are ready. Start DMA function */
923 #ifdef DIAGNOSTIC
924 if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
925 printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
926 dma_maps->dmamap_table->dm_segs[0].ds_addr);
927 panic("pciide_dma_init: table align");
928 }
929 #endif
930
931 /* Clear status bits */
932 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
933 IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel,
934 bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
935 IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel));
936 /* Write table addr */
937 bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
938 IDEDMA_TBL + IDEDMA_SCH_OFFSET * channel,
939 dma_maps->dmamap_table->dm_segs[0].ds_addr);
940 /* set read/write */
941 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
942 IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
943 (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE: 0);
944 /* remember flags */
945 dma_maps->dma_flags = flags;
946 return 0;
947 }
948
949 void
950 pciide_dma_start(v, channel, drive)
951 void *v;
952 int channel, drive;
953 {
954 struct pciide_softc *sc = v;
955
956 WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
957 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
958 IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
959 bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
960 IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) | IDEDMA_CMD_START);
961 }
962
963 int
964 pciide_dma_finish(v, channel, drive, force)
965 void *v;
966 int channel, drive;
967 int force;
968 {
969 struct pciide_softc *sc = v;
970 u_int8_t status;
971 int error = 0;
972 struct pciide_dma_maps *dma_maps =
973 &sc->pciide_channels[channel].dma_maps[drive];
974
975 status = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
976 IDEDMA_CTL + IDEDMA_SCH_OFFSET * channel);
977 WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
978 DEBUG_XFERS);
979
980 if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
981 return WDC_DMAST_NOIRQ;
982
983 /* stop DMA channel */
984 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
985 IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel,
986 bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
987 IDEDMA_CMD + IDEDMA_SCH_OFFSET * channel) & ~IDEDMA_CMD_START);
988
989 /* Unload the map of the data buffer */
990 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
991 dma_maps->dmamap_xfer->dm_mapsize,
992 (dma_maps->dma_flags & WDC_DMA_READ) ?
993 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
994 bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
995
996 if ((status & IDEDMA_CTL_ERR) != 0) {
997 printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
998 sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
999 error |= WDC_DMAST_ERR;
1000 }
1001
1002 if ((status & IDEDMA_CTL_INTR) == 0) {
1003 printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
1004 "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
1005 drive, status);
1006 error |= WDC_DMAST_NOIRQ;
1007 }
1008
1009 if ((status & IDEDMA_CTL_ACT) != 0) {
1010 /* data underrun, may be a valid condition for ATAPI */
1011 error |= WDC_DMAST_UNDER;
1012 }
1013 return error;
1014 }
1015
1016 void
1017 pciide_irqack(chp)
1018 struct channel_softc *chp;
1019 {
1020 struct pciide_channel *cp = (struct pciide_channel*)chp;
1021 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1022
1023 /* clear status bits in IDE DMA registers */
1024 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1025 IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel,
1026 bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1027 IDEDMA_CTL + IDEDMA_SCH_OFFSET * chp->channel));
1028 }
1029
1030 /* some common code used by several chip_map */
1031 int
1032 pciide_chansetup(sc, channel, interface)
1033 struct pciide_softc *sc;
1034 int channel;
1035 pcireg_t interface;
1036 {
1037 struct pciide_channel *cp = &sc->pciide_channels[channel];
1038 sc->wdc_chanarray[channel] = &cp->wdc_channel;
1039 cp->name = PCIIDE_CHANNEL_NAME(channel);
1040 cp->wdc_channel.channel = channel;
1041 cp->wdc_channel.wdc = &sc->sc_wdcdev;
1042 cp->wdc_channel.ch_queue =
1043 malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
1044 if (cp->wdc_channel.ch_queue == NULL) {
1045 printf("%s %s channel: "
1046 "can't allocate memory for command queue",
1047 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1048 return 0;
1049 }
1050 printf("%s: %s channel %s to %s mode\n",
1051 sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1052 (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
1053 "configured" : "wired",
1054 (interface & PCIIDE_INTERFACE_PCI(channel)) ?
1055 "native-PCI" : "compatibility");
1056 return 1;
1057 }
1058
1059 /* some common code used by several chip channel_map */
1060 void
1061 pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
1062 struct pci_attach_args *pa;
1063 struct pciide_channel *cp;
1064 pcireg_t interface;
1065 bus_size_t *cmdsizep, *ctlsizep;
1066 int (*pci_intr) __P((void *));
1067 {
1068 struct channel_softc *wdc_cp = &cp->wdc_channel;
1069
1070 if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
1071 cp->hw_ok = pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep,
1072 pci_intr);
1073 else
1074 cp->hw_ok = pciide_mapregs_compat(pa, cp,
1075 wdc_cp->channel, cmdsizep, ctlsizep);
1076
1077 if (cp->hw_ok == 0)
1078 return;
1079 wdc_cp->data32iot = wdc_cp->cmd_iot;
1080 wdc_cp->data32ioh = wdc_cp->cmd_ioh;
1081 wdcattach(wdc_cp);
1082 }
1083
1084 /*
1085 * Generic code to call to know if a channel can be disabled. Return 1
1086 * if channel can be disabled, 0 if not
1087 */
1088 int
1089 pciide_chan_candisable(cp)
1090 struct pciide_channel *cp;
1091 {
1092 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1093 struct channel_softc *wdc_cp = &cp->wdc_channel;
1094
1095 if ((wdc_cp->ch_drive[0].drive_flags & DRIVE) == 0 &&
1096 (wdc_cp->ch_drive[1].drive_flags & DRIVE) == 0) {
1097 printf("%s: disabling %s channel (no drives)\n",
1098 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1099 cp->hw_ok = 0;
1100 return 1;
1101 }
1102 return 0;
1103 }
1104
1105 /*
1106 * generic code to map the compat intr if hw_ok=1 and it is a compat channel.
1107 * Set hw_ok=0 on failure
1108 */
1109 void
1110 pciide_map_compat_intr(pa, cp, compatchan, interface)
1111 struct pci_attach_args *pa;
1112 struct pciide_channel *cp;
1113 int compatchan, interface;
1114 {
1115 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1116 struct channel_softc *wdc_cp = &cp->wdc_channel;
1117
1118 if (cp->hw_ok == 0)
1119 return;
1120 if ((interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel)) != 0)
1121 return;
1122
1123 cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
1124 pa, compatchan, pciide_compat_intr, cp);
1125 if (cp->ih == NULL) {
1126 printf("%s: no compatibility interrupt for use by %s "
1127 "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1128 cp->hw_ok = 0;
1129 }
1130 }
1131
1132 void
1133 pciide_print_modes(cp)
1134 struct pciide_channel *cp;
1135 {
1136 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1137 int drive;
1138 struct channel_softc *chp;
1139 struct ata_drive_datas *drvp;
1140
1141 chp = &cp->wdc_channel;
1142 for (drive = 0; drive < 2; drive++) {
1143 drvp = &chp->ch_drive[drive];
1144 if ((drvp->drive_flags & DRIVE) == 0)
1145 continue;
1146 printf("%s(%s:%d:%d): using PIO mode %d",
1147 drvp->drv_softc->dv_xname,
1148 sc->sc_wdcdev.sc_dev.dv_xname,
1149 chp->channel, drive, drvp->PIO_mode);
1150 if (drvp->drive_flags & DRIVE_DMA)
1151 printf(", DMA mode %d", drvp->DMA_mode);
1152 if (drvp->drive_flags & DRIVE_UDMA)
1153 printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1154 if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1155 printf(" (using DMA data transfers)");
1156 printf("\n");
1157 }
1158 }
1159
1160 void
1161 default_chip_map(sc, pa)
1162 struct pciide_softc *sc;
1163 struct pci_attach_args *pa;
1164 {
1165 struct pciide_channel *cp;
1166 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1167 pcireg_t csr;
1168 int channel, drive;
1169 struct ata_drive_datas *drvp;
1170 u_int8_t idedma_ctl;
1171 bus_size_t cmdsize, ctlsize;
1172 char *failreason;
1173
1174 if (pciide_chipen(sc, pa) == 0)
1175 return;
1176
1177 if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
1178 printf("%s: bus-master DMA support present",
1179 sc->sc_wdcdev.sc_dev.dv_xname);
1180 if (sc->sc_pp == &default_product_desc &&
1181 (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
1182 PCIIDE_OPTIONS_DMA) == 0) {
1183 printf(", but unused (no driver support)");
1184 sc->sc_dma_ok = 0;
1185 } else {
1186 pciide_mapreg_dma(sc, pa);
1187 if (sc->sc_dma_ok != 0)
1188 printf(", used without full driver "
1189 "support");
1190 }
1191 } else {
1192 printf("%s: hardware does not support DMA",
1193 sc->sc_wdcdev.sc_dev.dv_xname);
1194 sc->sc_dma_ok = 0;
1195 }
1196 printf("\n");
1197 if (sc->sc_dma_ok) {
1198 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1199 sc->sc_wdcdev.irqack = pciide_irqack;
1200 }
1201 sc->sc_wdcdev.PIO_cap = 0;
1202 sc->sc_wdcdev.DMA_cap = 0;
1203
1204 sc->sc_wdcdev.channels = sc->wdc_chanarray;
1205 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1206 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
1207
1208 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1209 cp = &sc->pciide_channels[channel];
1210 if (pciide_chansetup(sc, channel, interface) == 0)
1211 continue;
1212 if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1213 cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
1214 &ctlsize, pciide_pci_intr);
1215 } else {
1216 cp->hw_ok = pciide_mapregs_compat(pa, cp,
1217 channel, &cmdsize, &ctlsize);
1218 }
1219 if (cp->hw_ok == 0)
1220 continue;
1221 /*
1222 * Check to see if something appears to be there.
1223 */
1224 failreason = NULL;
1225 if (!wdcprobe(&cp->wdc_channel)) {
1226 failreason = "not responding; disabled or no drives?";
1227 goto next;
1228 }
1229 /*
1230 * Now, make sure it's actually attributable to this PCI IDE
1231 * channel by trying to access the channel again while the
1232 * PCI IDE controller's I/O space is disabled. (If the
1233 * channel no longer appears to be there, it belongs to
1234 * this controller.) YUCK!
1235 */
1236 csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1237 PCI_COMMAND_STATUS_REG);
1238 pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1239 csr & ~PCI_COMMAND_IO_ENABLE);
1240 if (wdcprobe(&cp->wdc_channel))
1241 failreason = "other hardware responding at addresses";
1242 pci_conf_write(sc->sc_pc, sc->sc_tag,
1243 PCI_COMMAND_STATUS_REG, csr);
1244 next:
1245 if (failreason) {
1246 printf("%s: %s channel ignored (%s)\n",
1247 sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
1248 failreason);
1249 cp->hw_ok = 0;
1250 bus_space_unmap(cp->wdc_channel.cmd_iot,
1251 cp->wdc_channel.cmd_ioh, cmdsize);
1252 bus_space_unmap(cp->wdc_channel.ctl_iot,
1253 cp->wdc_channel.ctl_ioh, ctlsize);
1254 } else {
1255 pciide_map_compat_intr(pa, cp, channel, interface);
1256 }
1257 if (cp->hw_ok) {
1258 cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
1259 cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
1260 wdcattach(&cp->wdc_channel);
1261 }
1262 }
1263
1264 if (sc->sc_dma_ok == 0)
1265 return;
1266
1267 /* Allocate DMA maps */
1268 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1269 idedma_ctl = 0;
1270 cp = &sc->pciide_channels[channel];
1271 for (drive = 0; drive < 2; drive++) {
1272 drvp = &cp->wdc_channel.ch_drive[drive];
1273 /* If no drive, skip */
1274 if ((drvp->drive_flags & DRIVE) == 0)
1275 continue;
1276 if ((drvp->drive_flags & DRIVE_DMA) == 0)
1277 continue;
1278 if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1279 /* Abort DMA setup */
1280 printf("%s:%d:%d: can't allocate DMA maps, "
1281 "using PIO transfers\n",
1282 sc->sc_wdcdev.sc_dev.dv_xname,
1283 channel, drive);
1284 drvp->drive_flags &= ~DRIVE_DMA;
1285 }
1286 printf("%s:%d:%d: using DMA data transfers\n",
1287 sc->sc_wdcdev.sc_dev.dv_xname,
1288 channel, drive);
1289 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1290 }
1291 if (idedma_ctl != 0) {
1292 /* Add software bits in status register */
1293 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1294 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1295 idedma_ctl);
1296 }
1297 }
1298 }
1299
1300 void
1301 piix_chip_map(sc, pa)
1302 struct pciide_softc *sc;
1303 struct pci_attach_args *pa;
1304 {
1305 struct pciide_channel *cp;
1306 int channel;
1307 u_int32_t idetim;
1308 bus_size_t cmdsize, ctlsize;
1309
1310 if (pciide_chipen(sc, pa) == 0)
1311 return;
1312
1313 printf("%s: bus-master DMA support present",
1314 sc->sc_wdcdev.sc_dev.dv_xname);
1315 pciide_mapreg_dma(sc, pa);
1316 printf("\n");
1317 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1318 WDC_CAPABILITY_MODE;
1319 if (sc->sc_dma_ok) {
1320 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1321 sc->sc_wdcdev.irqack = pciide_irqack;
1322 switch(sc->sc_pp->ide_product) {
1323 case PCI_PRODUCT_INTEL_82371AB_IDE:
1324 case PCI_PRODUCT_INTEL_82801AA_IDE:
1325 case PCI_PRODUCT_INTEL_82801AB_IDE:
1326 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1327 }
1328 }
1329 sc->sc_wdcdev.PIO_cap = 4;
1330 sc->sc_wdcdev.DMA_cap = 2;
1331 sc->sc_wdcdev.UDMA_cap =
1332 (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) ? 4 : 2;
1333 if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
1334 sc->sc_wdcdev.set_modes = piix_setup_channel;
1335 else
1336 sc->sc_wdcdev.set_modes = piix3_4_setup_channel;
1337 sc->sc_wdcdev.channels = sc->wdc_chanarray;
1338 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1339
1340 WDCDEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
1341 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1342 DEBUG_PROBE);
1343 if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1344 WDCDEBUG_PRINT((", sidetim=0x%x",
1345 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1346 DEBUG_PROBE);
1347 if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1348 WDCDEBUG_PRINT((", udamreg 0x%x",
1349 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1350 DEBUG_PROBE);
1351 }
1352 if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1353 sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1354 WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1355 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1356 DEBUG_PROBE);
1357 }
1358
1359 }
1360 WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1361
1362 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1363 cp = &sc->pciide_channels[channel];
1364 /* PIIX is compat-only */
1365 if (pciide_chansetup(sc, channel, 0) == 0)
1366 continue;
1367 idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1368 if ((PIIX_IDETIM_READ(idetim, channel) &
1369 PIIX_IDETIM_IDE) == 0) {
1370 printf("%s: %s channel ignored (disabled)\n",
1371 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1372 continue;
1373 }
1374 /* PIIX are compat-only pciide devices */
1375 pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
1376 if (cp->hw_ok == 0)
1377 continue;
1378 if (pciide_chan_candisable(cp)) {
1379 idetim = PIIX_IDETIM_CLEAR(idetim, PIIX_IDETIM_IDE,
1380 channel);
1381 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
1382 idetim);
1383 }
1384 pciide_map_compat_intr(pa, cp, channel, 0);
1385 if (cp->hw_ok == 0)
1386 continue;
1387 sc->sc_wdcdev.set_modes(&cp->wdc_channel);
1388 }
1389
1390 WDCDEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
1391 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
1392 DEBUG_PROBE);
1393 if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
1394 WDCDEBUG_PRINT((", sidetim=0x%x",
1395 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
1396 DEBUG_PROBE);
1397 if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
1398 WDCDEBUG_PRINT((", udamreg 0x%x",
1399 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
1400 DEBUG_PROBE);
1401 }
1402 if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1403 sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1404 WDCDEBUG_PRINT((", IDE_CONTROL 0x%x",
1405 pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
1406 DEBUG_PROBE);
1407 }
1408 }
1409 WDCDEBUG_PRINT(("\n"), DEBUG_PROBE);
1410 }
1411
1412 void
1413 piix_setup_channel(chp)
1414 struct channel_softc *chp;
1415 {
1416 u_int8_t mode[2], drive;
1417 u_int32_t oidetim, idetim, idedma_ctl;
1418 struct pciide_channel *cp = (struct pciide_channel*)chp;
1419 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1420 struct ata_drive_datas *drvp = cp->wdc_channel.ch_drive;
1421
1422 oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1423 idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->channel);
1424 idedma_ctl = 0;
1425
1426 /* set up new idetim: Enable IDE registers decode */
1427 idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
1428 chp->channel);
1429
1430 /* setup DMA */
1431 pciide_channel_dma_setup(cp);
1432
1433 /*
1434 * Here we have to mess up with drives mode: PIIX can't have
1435 * different timings for master and slave drives.
1436 * We need to find the best combination.
1437 */
1438
1439 /* If both drives supports DMA, take the lower mode */
1440 if ((drvp[0].drive_flags & DRIVE_DMA) &&
1441 (drvp[1].drive_flags & DRIVE_DMA)) {
1442 mode[0] = mode[1] =
1443 min(drvp[0].DMA_mode, drvp[1].DMA_mode);
1444 drvp[0].DMA_mode = mode[0];
1445 drvp[1].DMA_mode = mode[1];
1446 goto ok;
1447 }
1448 /*
1449 * If only one drive supports DMA, use its mode, and
1450 * put the other one in PIO mode 0 if mode not compatible
1451 */
1452 if (drvp[0].drive_flags & DRIVE_DMA) {
1453 mode[0] = drvp[0].DMA_mode;
1454 mode[1] = drvp[1].PIO_mode;
1455 if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
1456 piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
1457 mode[1] = drvp[1].PIO_mode = 0;
1458 goto ok;
1459 }
1460 if (drvp[1].drive_flags & DRIVE_DMA) {
1461 mode[1] = drvp[1].DMA_mode;
1462 mode[0] = drvp[0].PIO_mode;
1463 if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
1464 piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
1465 mode[0] = drvp[0].PIO_mode = 0;
1466 goto ok;
1467 }
1468 /*
1469 * If both drives are not DMA, takes the lower mode, unless
1470 * one of them is PIO mode < 2
1471 */
1472 if (drvp[0].PIO_mode < 2) {
1473 mode[0] = drvp[0].PIO_mode = 0;
1474 mode[1] = drvp[1].PIO_mode;
1475 } else if (drvp[1].PIO_mode < 2) {
1476 mode[1] = drvp[1].PIO_mode = 0;
1477 mode[0] = drvp[0].PIO_mode;
1478 } else {
1479 mode[0] = mode[1] =
1480 min(drvp[1].PIO_mode, drvp[0].PIO_mode);
1481 drvp[0].PIO_mode = mode[0];
1482 drvp[1].PIO_mode = mode[1];
1483 }
1484 ok: /* The modes are setup */
1485 for (drive = 0; drive < 2; drive++) {
1486 if (drvp[drive].drive_flags & DRIVE_DMA) {
1487 idetim |= piix_setup_idetim_timings(
1488 mode[drive], 1, chp->channel);
1489 goto end;
1490 }
1491 }
1492 /* If we are there, none of the drives are DMA */
1493 if (mode[0] >= 2)
1494 idetim |= piix_setup_idetim_timings(
1495 mode[0], 0, chp->channel);
1496 else
1497 idetim |= piix_setup_idetim_timings(
1498 mode[1], 0, chp->channel);
1499 end: /*
1500 * timing mode is now set up in the controller. Enable
1501 * it per-drive
1502 */
1503 for (drive = 0; drive < 2; drive++) {
1504 /* If no drive, skip */
1505 if ((drvp[drive].drive_flags & DRIVE) == 0)
1506 continue;
1507 idetim |= piix_setup_idetim_drvs(&drvp[drive]);
1508 if (drvp[drive].drive_flags & DRIVE_DMA)
1509 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1510 }
1511 if (idedma_ctl != 0) {
1512 /* Add software bits in status register */
1513 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1514 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1515 idedma_ctl);
1516 }
1517 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1518 pciide_print_modes(cp);
1519 }
1520
1521 void
1522 piix3_4_setup_channel(chp)
1523 struct channel_softc *chp;
1524 {
1525 struct ata_drive_datas *drvp;
1526 u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
1527 struct pciide_channel *cp = (struct pciide_channel*)chp;
1528 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1529 int drive;
1530 int channel = chp->channel;
1531
1532 oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
1533 sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
1534 udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
1535 ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
1536 idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
1537 sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
1538 PIIX_SIDETIM_RTC_MASK(channel));
1539
1540 idedma_ctl = 0;
1541 /* If channel disabled, no need to go further */
1542 if ((PIIX_IDETIM_READ(oidetim, channel) & PIIX_IDETIM_IDE) == 0)
1543 return;
1544 /* set up new idetim: Enable IDE registers decode */
1545 idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
1546
1547 /* setup DMA if needed */
1548 pciide_channel_dma_setup(cp);
1549
1550 for (drive = 0; drive < 2; drive++) {
1551 udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
1552 PIIX_UDMATIM_SET(0x3, channel, drive));
1553 drvp = &chp->ch_drive[drive];
1554 /* If no drive, skip */
1555 if ((drvp->drive_flags & DRIVE) == 0)
1556 continue;
1557 if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1558 (drvp->drive_flags & DRIVE_UDMA) == 0))
1559 goto pio;
1560
1561 if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
1562 sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE) {
1563 ideconf |= PIIX_CONFIG_PINGPONG;
1564 }
1565 if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
1566 /* setup Ultra/66 */
1567 if (drvp->UDMA_mode > 2 &&
1568 (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
1569 drvp->UDMA_mode = 2;
1570 if (drvp->UDMA_mode > 2)
1571 ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
1572 else
1573 ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
1574 }
1575 if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1576 (drvp->drive_flags & DRIVE_UDMA)) {
1577 /* use Ultra/DMA */
1578 drvp->drive_flags &= ~DRIVE_DMA;
1579 udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
1580 udmareg |= PIIX_UDMATIM_SET(
1581 piix4_sct_udma[drvp->UDMA_mode], channel, drive);
1582 } else {
1583 /* use Multiword DMA */
1584 drvp->drive_flags &= ~DRIVE_UDMA;
1585 if (drive == 0) {
1586 idetim |= piix_setup_idetim_timings(
1587 drvp->DMA_mode, 1, channel);
1588 } else {
1589 sidetim |= piix_setup_sidetim_timings(
1590 drvp->DMA_mode, 1, channel);
1591 idetim =PIIX_IDETIM_SET(idetim,
1592 PIIX_IDETIM_SITRE, channel);
1593 }
1594 }
1595 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1596
1597 pio: /* use PIO mode */
1598 idetim |= piix_setup_idetim_drvs(drvp);
1599 if (drive == 0) {
1600 idetim |= piix_setup_idetim_timings(
1601 drvp->PIO_mode, 0, channel);
1602 } else {
1603 sidetim |= piix_setup_sidetim_timings(
1604 drvp->PIO_mode, 0, channel);
1605 idetim =PIIX_IDETIM_SET(idetim,
1606 PIIX_IDETIM_SITRE, channel);
1607 }
1608 }
1609 if (idedma_ctl != 0) {
1610 /* Add software bits in status register */
1611 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1612 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * channel),
1613 idedma_ctl);
1614 }
1615 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
1616 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
1617 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
1618 pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
1619 pciide_print_modes(cp);
1620 }
1621
1622
1623 /* setup ISP and RTC fields, based on mode */
1624 static u_int32_t
1625 piix_setup_idetim_timings(mode, dma, channel)
1626 u_int8_t mode;
1627 u_int8_t dma;
1628 u_int8_t channel;
1629 {
1630
1631 if (dma)
1632 return PIIX_IDETIM_SET(0,
1633 PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
1634 PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
1635 channel);
1636 else
1637 return PIIX_IDETIM_SET(0,
1638 PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
1639 PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
1640 channel);
1641 }
1642
1643 /* setup DTE, PPE, IE and TIME field based on PIO mode */
1644 static u_int32_t
1645 piix_setup_idetim_drvs(drvp)
1646 struct ata_drive_datas *drvp;
1647 {
1648 u_int32_t ret = 0;
1649 struct channel_softc *chp = drvp->chnl_softc;
1650 u_int8_t channel = chp->channel;
1651 u_int8_t drive = drvp->drive;
1652
1653 /*
1654 * If drive is using UDMA, timings setups are independant
1655 * So just check DMA and PIO here.
1656 */
1657 if (drvp->drive_flags & DRIVE_DMA) {
1658 /* if mode = DMA mode 0, use compatible timings */
1659 if ((drvp->drive_flags & DRIVE_DMA) &&
1660 drvp->DMA_mode == 0) {
1661 drvp->PIO_mode = 0;
1662 return ret;
1663 }
1664 ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1665 /*
1666 * PIO and DMA timings are the same, use fast timings for PIO
1667 * too, else use compat timings.
1668 */
1669 if ((piix_isp_pio[drvp->PIO_mode] !=
1670 piix_isp_dma[drvp->DMA_mode]) ||
1671 (piix_rtc_pio[drvp->PIO_mode] !=
1672 piix_rtc_dma[drvp->DMA_mode]))
1673 drvp->PIO_mode = 0;
1674 /* if PIO mode <= 2, use compat timings for PIO */
1675 if (drvp->PIO_mode <= 2) {
1676 ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
1677 channel);
1678 return ret;
1679 }
1680 }
1681
1682 /*
1683 * Now setup PIO modes. If mode < 2, use compat timings.
1684 * Else enable fast timings. Enable IORDY and prefetch/post
1685 * if PIO mode >= 3.
1686 */
1687
1688 if (drvp->PIO_mode < 2)
1689 return ret;
1690
1691 ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
1692 if (drvp->PIO_mode >= 3) {
1693 ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
1694 ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
1695 }
1696 return ret;
1697 }
1698
1699 /* setup values in SIDETIM registers, based on mode */
1700 static u_int32_t
1701 piix_setup_sidetim_timings(mode, dma, channel)
1702 u_int8_t mode;
1703 u_int8_t dma;
1704 u_int8_t channel;
1705 {
1706 if (dma)
1707 return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
1708 PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
1709 else
1710 return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
1711 PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
1712 }
1713
1714 void
1715 amd756_chip_map(sc, pa)
1716 struct pciide_softc *sc;
1717 struct pci_attach_args *pa;
1718 {
1719 struct pciide_channel *cp;
1720 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1721 int channel;
1722 pcireg_t chanenable;
1723 bus_size_t cmdsize, ctlsize;
1724
1725 if (pciide_chipen(sc, pa) == 0)
1726 return;
1727 printf("%s: bus-master DMA support present",
1728 sc->sc_wdcdev.sc_dev.dv_xname);
1729 pciide_mapreg_dma(sc, pa);
1730 printf("\n");
1731 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1732 WDC_CAPABILITY_MODE;
1733 if (sc->sc_dma_ok) {
1734 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
1735 sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
1736 sc->sc_wdcdev.irqack = pciide_irqack;
1737 }
1738 sc->sc_wdcdev.PIO_cap = 4;
1739 sc->sc_wdcdev.DMA_cap = 2;
1740 sc->sc_wdcdev.UDMA_cap = 4;
1741 sc->sc_wdcdev.set_modes = amd756_setup_channel;
1742 sc->sc_wdcdev.channels = sc->wdc_chanarray;
1743 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1744 chanenable = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN);
1745
1746 WDCDEBUG_PRINT(("amd756_chip_map: Channel enable=0x%x\n", chanenable),
1747 DEBUG_PROBE);
1748 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1749 cp = &sc->pciide_channels[channel];
1750 if (pciide_chansetup(sc, channel, interface) == 0)
1751 continue;
1752
1753 if ((chanenable & AMD756_CHAN_EN(channel)) == 0) {
1754 printf("%s: %s channel ignored (disabled)\n",
1755 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1756 continue;
1757 }
1758 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1759 pciide_pci_intr);
1760
1761 if (pciide_chan_candisable(cp))
1762 chanenable &= ~AMD756_CHAN_EN(channel);
1763 pciide_map_compat_intr(pa, cp, channel, interface);
1764 if (cp->hw_ok == 0)
1765 continue;
1766
1767 amd756_setup_channel(&cp->wdc_channel);
1768 }
1769 pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_CHANSTATUS_EN,
1770 chanenable);
1771 return;
1772 }
1773
1774 void
1775 amd756_setup_channel(chp)
1776 struct channel_softc *chp;
1777 {
1778 u_int32_t udmatim_reg, datatim_reg;
1779 u_int8_t idedma_ctl;
1780 int mode, drive;
1781 struct ata_drive_datas *drvp;
1782 struct pciide_channel *cp = (struct pciide_channel*)chp;
1783 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1784 #ifndef PCIIDE_AMD756_ENABLEDMA
1785 int rev = PCI_REVISION(
1786 pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
1787 #endif
1788
1789 idedma_ctl = 0;
1790 datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_DATATIM);
1791 udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, AMD756_UDMA);
1792 datatim_reg &= ~AMD756_DATATIM_MASK(chp->channel);
1793 udmatim_reg &= ~AMD756_UDMA_MASK(chp->channel);
1794
1795 /* setup DMA if needed */
1796 pciide_channel_dma_setup(cp);
1797
1798 for (drive = 0; drive < 2; drive++) {
1799 drvp = &chp->ch_drive[drive];
1800 /* If no drive, skip */
1801 if ((drvp->drive_flags & DRIVE) == 0)
1802 continue;
1803 /* add timing values, setup DMA if needed */
1804 if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1805 (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1806 mode = drvp->PIO_mode;
1807 goto pio;
1808 }
1809 if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1810 (drvp->drive_flags & DRIVE_UDMA)) {
1811 /* use Ultra/DMA */
1812 drvp->drive_flags &= ~DRIVE_DMA;
1813 udmatim_reg |= AMD756_UDMA_EN(chp->channel, drive) |
1814 AMD756_UDMA_EN_MTH(chp->channel, drive) |
1815 AMD756_UDMA_TIME(chp->channel, drive,
1816 amd756_udma_tim[drvp->UDMA_mode]);
1817 /* can use PIO timings, MW DMA unused */
1818 mode = drvp->PIO_mode;
1819 } else {
1820 /* use Multiword DMA, but only if revision is OK */
1821 drvp->drive_flags &= ~DRIVE_UDMA;
1822 #ifndef PCIIDE_AMD756_ENABLEDMA
1823 /*
1824 * The workaround doesn't seem to be necessary
1825 * with all drives, so it can be disabled by
1826 * PCIIDE_AMD756_ENABLEDMA. It causes a hard hang if
1827 * triggered.
1828 */
1829 if (AMD756_CHIPREV_DISABLEDMA(rev)) {
1830 printf("%s:%d:%d: multi-word DMA disabled due "
1831 "to chip revision\n",
1832 sc->sc_wdcdev.sc_dev.dv_xname,
1833 chp->channel, drive);
1834 mode = drvp->PIO_mode;
1835 drvp->drive_flags &= ~DRIVE_DMA;
1836 goto pio;
1837 }
1838 #endif
1839 /* mode = min(pio, dma+2) */
1840 if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1841 mode = drvp->PIO_mode;
1842 else
1843 mode = drvp->DMA_mode + 2;
1844 }
1845 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1846
1847 pio: /* setup PIO mode */
1848 if (mode <= 2) {
1849 drvp->DMA_mode = 0;
1850 drvp->PIO_mode = 0;
1851 mode = 0;
1852 } else {
1853 drvp->PIO_mode = mode;
1854 drvp->DMA_mode = mode - 2;
1855 }
1856 datatim_reg |=
1857 AMD756_DATATIM_PULSE(chp->channel, drive,
1858 amd756_pio_set[mode]) |
1859 AMD756_DATATIM_RECOV(chp->channel, drive,
1860 amd756_pio_rec[mode]);
1861 }
1862 if (idedma_ctl != 0) {
1863 /* Add software bits in status register */
1864 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
1865 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
1866 idedma_ctl);
1867 }
1868 pciide_print_modes(cp);
1869 pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_DATATIM, datatim_reg);
1870 pci_conf_write(sc->sc_pc, sc->sc_tag, AMD756_UDMA, udmatim_reg);
1871 }
1872
1873 void
1874 apollo_chip_map(sc, pa)
1875 struct pciide_softc *sc;
1876 struct pci_attach_args *pa;
1877 {
1878 struct pciide_channel *cp;
1879 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
1880 int channel;
1881 u_int32_t ideconf;
1882 bus_size_t cmdsize, ctlsize;
1883
1884 if (pciide_chipen(sc, pa) == 0)
1885 return;
1886 printf("%s: bus-master DMA support present",
1887 sc->sc_wdcdev.sc_dev.dv_xname);
1888 pciide_mapreg_dma(sc, pa);
1889 printf("\n");
1890 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
1891 WDC_CAPABILITY_MODE;
1892 if (sc->sc_dma_ok) {
1893 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
1894 sc->sc_wdcdev.irqack = pciide_irqack;
1895 if (sc->sc_pp->ide_product == PCI_PRODUCT_VIATECH_VT82C586A_IDE)
1896 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
1897 }
1898 sc->sc_wdcdev.PIO_cap = 4;
1899 sc->sc_wdcdev.DMA_cap = 2;
1900 sc->sc_wdcdev.UDMA_cap = 2;
1901 sc->sc_wdcdev.set_modes = apollo_setup_channel;
1902 sc->sc_wdcdev.channels = sc->wdc_chanarray;
1903 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
1904
1905 WDCDEBUG_PRINT(("apollo_chip_map: old APO_IDECONF=0x%x, "
1906 "APO_CTLMISC=0x%x, APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1907 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF),
1908 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_CTLMISC),
1909 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1910 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)),
1911 DEBUG_PROBE);
1912
1913 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
1914 cp = &sc->pciide_channels[channel];
1915 if (pciide_chansetup(sc, channel, interface) == 0)
1916 continue;
1917
1918 ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_IDECONF);
1919 if ((ideconf & APO_IDECONF_EN(channel)) == 0) {
1920 printf("%s: %s channel ignored (disabled)\n",
1921 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
1922 continue;
1923 }
1924 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
1925 pciide_pci_intr);
1926 if (cp->hw_ok == 0)
1927 continue;
1928 if (pciide_chan_candisable(cp)) {
1929 ideconf &= ~APO_IDECONF_EN(channel);
1930 pci_conf_write(sc->sc_pc, sc->sc_tag, APO_IDECONF,
1931 ideconf);
1932 }
1933 pciide_map_compat_intr(pa, cp, channel, interface);
1934
1935 if (cp->hw_ok == 0)
1936 continue;
1937 apollo_setup_channel(&sc->pciide_channels[channel].wdc_channel);
1938 }
1939 WDCDEBUG_PRINT(("apollo_chip_map: APO_DATATIM=0x%x, APO_UDMA=0x%x\n",
1940 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM),
1941 pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA)), DEBUG_PROBE);
1942 }
1943
1944 void
1945 apollo_setup_channel(chp)
1946 struct channel_softc *chp;
1947 {
1948 u_int32_t udmatim_reg, datatim_reg;
1949 u_int8_t idedma_ctl;
1950 int mode, drive;
1951 struct ata_drive_datas *drvp;
1952 struct pciide_channel *cp = (struct pciide_channel*)chp;
1953 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
1954
1955 idedma_ctl = 0;
1956 datatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_DATATIM);
1957 udmatim_reg = pci_conf_read(sc->sc_pc, sc->sc_tag, APO_UDMA);
1958 datatim_reg &= ~APO_DATATIM_MASK(chp->channel);
1959 udmatim_reg &= ~AP0_UDMA_MASK(chp->channel);
1960
1961 /* setup DMA if needed */
1962 pciide_channel_dma_setup(cp);
1963
1964 for (drive = 0; drive < 2; drive++) {
1965 drvp = &chp->ch_drive[drive];
1966 /* If no drive, skip */
1967 if ((drvp->drive_flags & DRIVE) == 0)
1968 continue;
1969 /* add timing values, setup DMA if needed */
1970 if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
1971 (drvp->drive_flags & DRIVE_UDMA) == 0)) {
1972 mode = drvp->PIO_mode;
1973 goto pio;
1974 }
1975 if ((chp->wdc->cap & WDC_CAPABILITY_UDMA) &&
1976 (drvp->drive_flags & DRIVE_UDMA)) {
1977 /* use Ultra/DMA */
1978 drvp->drive_flags &= ~DRIVE_DMA;
1979 udmatim_reg |= APO_UDMA_EN(chp->channel, drive) |
1980 APO_UDMA_EN_MTH(chp->channel, drive) |
1981 APO_UDMA_TIME(chp->channel, drive,
1982 apollo_udma_tim[drvp->UDMA_mode]);
1983 /* can use PIO timings, MW DMA unused */
1984 mode = drvp->PIO_mode;
1985 } else {
1986 /* use Multiword DMA */
1987 drvp->drive_flags &= ~DRIVE_UDMA;
1988 /* mode = min(pio, dma+2) */
1989 if (drvp->PIO_mode <= (drvp->DMA_mode +2))
1990 mode = drvp->PIO_mode;
1991 else
1992 mode = drvp->DMA_mode + 2;
1993 }
1994 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1995
1996 pio: /* setup PIO mode */
1997 if (mode <= 2) {
1998 drvp->DMA_mode = 0;
1999 drvp->PIO_mode = 0;
2000 mode = 0;
2001 } else {
2002 drvp->PIO_mode = mode;
2003 drvp->DMA_mode = mode - 2;
2004 }
2005 datatim_reg |=
2006 APO_DATATIM_PULSE(chp->channel, drive,
2007 apollo_pio_set[mode]) |
2008 APO_DATATIM_RECOV(chp->channel, drive,
2009 apollo_pio_rec[mode]);
2010 }
2011 if (idedma_ctl != 0) {
2012 /* Add software bits in status register */
2013 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2014 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2015 idedma_ctl);
2016 }
2017 pciide_print_modes(cp);
2018 pci_conf_write(sc->sc_pc, sc->sc_tag, APO_DATATIM, datatim_reg);
2019 pci_conf_write(sc->sc_pc, sc->sc_tag, APO_UDMA, udmatim_reg);
2020 }
2021
2022 void
2023 cmd_channel_map(pa, sc, channel)
2024 struct pci_attach_args *pa;
2025 struct pciide_softc *sc;
2026 int channel;
2027 {
2028 struct pciide_channel *cp = &sc->pciide_channels[channel];
2029 bus_size_t cmdsize, ctlsize;
2030 u_int8_t ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CTRL);
2031 int interface;
2032
2033 /*
2034 * The 0648/0649 can be told to identify as a RAID controller.
2035 * In this case, we have to fake interface
2036 */
2037 if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_MASS_STORAGE_IDE) {
2038 interface = PCIIDE_INTERFACE_SETTABLE(0) |
2039 PCIIDE_INTERFACE_SETTABLE(1);
2040 if (pciide_pci_read(pa->pa_pc, pa->pa_tag, CMD_CONF) &
2041 CMD_CONF_DSA1)
2042 interface |= PCIIDE_INTERFACE_PCI(0) |
2043 PCIIDE_INTERFACE_PCI(1);
2044 } else {
2045 interface = PCI_INTERFACE(pa->pa_class);
2046 }
2047
2048 sc->wdc_chanarray[channel] = &cp->wdc_channel;
2049 cp->name = PCIIDE_CHANNEL_NAME(channel);
2050 cp->wdc_channel.channel = channel;
2051 cp->wdc_channel.wdc = &sc->sc_wdcdev;
2052
2053 if (channel > 0) {
2054 cp->wdc_channel.ch_queue =
2055 sc->pciide_channels[0].wdc_channel.ch_queue;
2056 } else {
2057 cp->wdc_channel.ch_queue =
2058 malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2059 }
2060 if (cp->wdc_channel.ch_queue == NULL) {
2061 printf("%s %s channel: "
2062 "can't allocate memory for command queue",
2063 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2064 return;
2065 }
2066
2067 printf("%s: %s channel %s to %s mode\n",
2068 sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
2069 (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
2070 "configured" : "wired",
2071 (interface & PCIIDE_INTERFACE_PCI(channel)) ?
2072 "native-PCI" : "compatibility");
2073
2074 /*
2075 * with a CMD PCI64x, if we get here, the first channel is enabled:
2076 * there's no way to disable the first channel without disabling
2077 * the whole device
2078 */
2079 if (channel != 0 && (ctrl & CMD_CTRL_2PORT) == 0) {
2080 printf("%s: %s channel ignored (disabled)\n",
2081 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2082 return;
2083 }
2084
2085 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, cmd_pci_intr);
2086 if (cp->hw_ok == 0)
2087 return;
2088 if (channel == 1) {
2089 if (pciide_chan_candisable(cp)) {
2090 ctrl &= ~CMD_CTRL_2PORT;
2091 pciide_pci_write(pa->pa_pc, pa->pa_tag,
2092 CMD_CTRL, ctrl);
2093 }
2094 }
2095 pciide_map_compat_intr(pa, cp, channel, interface);
2096 }
2097
2098 int
2099 cmd_pci_intr(arg)
2100 void *arg;
2101 {
2102 struct pciide_softc *sc = arg;
2103 struct pciide_channel *cp;
2104 struct channel_softc *wdc_cp;
2105 int i, rv, crv;
2106 u_int32_t priirq, secirq;
2107
2108 rv = 0;
2109 priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2110 secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2111 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2112 cp = &sc->pciide_channels[i];
2113 wdc_cp = &cp->wdc_channel;
2114 /* If a compat channel skip. */
2115 if (cp->compat)
2116 continue;
2117 if ((i == 0 && (priirq & CMD_CONF_DRV0_INTR)) ||
2118 (i == 1 && (secirq & CMD_ARTTIM23_IRQ))) {
2119 crv = wdcintr(wdc_cp);
2120 if (crv == 0)
2121 printf("%s:%d: bogus intr\n",
2122 sc->sc_wdcdev.sc_dev.dv_xname, i);
2123 else
2124 rv = 1;
2125 }
2126 }
2127 return rv;
2128 }
2129
2130 void
2131 cmd_chip_map(sc, pa)
2132 struct pciide_softc *sc;
2133 struct pci_attach_args *pa;
2134 {
2135 int channel;
2136
2137 /*
2138 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2139 * and base adresses registers can be disabled at
2140 * hardware level. In this case, the device is wired
2141 * in compat mode and its first channel is always enabled,
2142 * but we can't rely on PCI_COMMAND_IO_ENABLE.
2143 * In fact, it seems that the first channel of the CMD PCI0640
2144 * can't be disabled.
2145 */
2146
2147 #ifdef PCIIDE_CMD064x_DISABLE
2148 if (pciide_chipen(sc, pa) == 0)
2149 return;
2150 #endif
2151
2152 printf("%s: hardware does not support DMA\n",
2153 sc->sc_wdcdev.sc_dev.dv_xname);
2154 sc->sc_dma_ok = 0;
2155
2156 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2157 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2158 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16;
2159
2160 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2161 cmd_channel_map(pa, sc, channel);
2162 }
2163 }
2164
2165 void
2166 cmd0643_9_chip_map(sc, pa)
2167 struct pciide_softc *sc;
2168 struct pci_attach_args *pa;
2169 {
2170 struct pciide_channel *cp;
2171 int channel;
2172 int rev = PCI_REVISION(
2173 pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG));
2174
2175 /*
2176 * For a CMD PCI064x, the use of PCI_COMMAND_IO_ENABLE
2177 * and base adresses registers can be disabled at
2178 * hardware level. In this case, the device is wired
2179 * in compat mode and its first channel is always enabled,
2180 * but we can't rely on PCI_COMMAND_IO_ENABLE.
2181 * In fact, it seems that the first channel of the CMD PCI0640
2182 * can't be disabled.
2183 */
2184
2185 #ifdef PCIIDE_CMD064x_DISABLE
2186 if (pciide_chipen(sc, pa) == 0)
2187 return;
2188 #endif
2189 printf("%s: bus-master DMA support present",
2190 sc->sc_wdcdev.sc_dev.dv_xname);
2191 pciide_mapreg_dma(sc, pa);
2192 printf("\n");
2193 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2194 WDC_CAPABILITY_MODE;
2195 if (sc->sc_dma_ok) {
2196 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2197 switch (sc->sc_pp->ide_product) {
2198 case PCI_PRODUCT_CMDTECH_649:
2199 case PCI_PRODUCT_CMDTECH_648:
2200 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2201 sc->sc_wdcdev.UDMA_cap = 4;
2202 sc->sc_wdcdev.irqack = cmd646_9_irqack;
2203 break;
2204 case PCI_PRODUCT_CMDTECH_646:
2205 if (rev >= CMD0646U2_REV) {
2206 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2207 sc->sc_wdcdev.UDMA_cap = 2;
2208 } else if (rev >= CMD0646U_REV) {
2209 /*
2210 * Linux's driver claims that the 646U is broken
2211 * with UDMA. Only enable it if we know what we're
2212 * doing
2213 */
2214 #ifdef PCIIDE_CMD0646U_ENABLEUDMA
2215 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2216 sc->sc_wdcdev.UDMA_cap = 2;
2217 #endif
2218 /* explicitely disable UDMA */
2219 pciide_pci_write(sc->sc_pc, sc->sc_tag,
2220 CMD_UDMATIM(0), 0);
2221 pciide_pci_write(sc->sc_pc, sc->sc_tag,
2222 CMD_UDMATIM(1), 0);
2223 }
2224 sc->sc_wdcdev.irqack = cmd646_9_irqack;
2225 break;
2226 default:
2227 sc->sc_wdcdev.irqack = pciide_irqack;
2228 }
2229 }
2230
2231 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2232 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2233 sc->sc_wdcdev.PIO_cap = 4;
2234 sc->sc_wdcdev.DMA_cap = 2;
2235 sc->sc_wdcdev.set_modes = cmd0643_9_setup_channel;
2236
2237 WDCDEBUG_PRINT(("cmd0643_9_chip_map: old timings reg 0x%x 0x%x\n",
2238 pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2239 pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2240 DEBUG_PROBE);
2241
2242 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2243 cp = &sc->pciide_channels[channel];
2244 cmd_channel_map(pa, sc, channel);
2245 if (cp->hw_ok == 0)
2246 continue;
2247 cmd0643_9_setup_channel(&cp->wdc_channel);
2248 }
2249 /*
2250 * note - this also makes sure we clear the irq disable and reset
2251 * bits
2252 */
2253 pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_DMA_MODE, CMD_DMA_MULTIPLE);
2254 WDCDEBUG_PRINT(("cmd0643_9_chip_map: timings reg now 0x%x 0x%x\n",
2255 pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54),
2256 pci_conf_read(sc->sc_pc, sc->sc_tag, 0x58)),
2257 DEBUG_PROBE);
2258 }
2259
2260 void
2261 cmd0643_9_setup_channel(chp)
2262 struct channel_softc *chp;
2263 {
2264 struct ata_drive_datas *drvp;
2265 u_int8_t tim;
2266 u_int32_t idedma_ctl, udma_reg;
2267 int drive;
2268 struct pciide_channel *cp = (struct pciide_channel*)chp;
2269 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2270
2271 idedma_ctl = 0;
2272 /* setup DMA if needed */
2273 pciide_channel_dma_setup(cp);
2274
2275 for (drive = 0; drive < 2; drive++) {
2276 drvp = &chp->ch_drive[drive];
2277 /* If no drive, skip */
2278 if ((drvp->drive_flags & DRIVE) == 0)
2279 continue;
2280 /* add timing values, setup DMA if needed */
2281 tim = cmd0643_9_data_tim_pio[drvp->PIO_mode];
2282 if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
2283 if (drvp->drive_flags & DRIVE_UDMA) {
2284 /* UltraDMA on a 646U2, 0648 or 0649 */
2285 udma_reg = pciide_pci_read(sc->sc_pc,
2286 sc->sc_tag, CMD_UDMATIM(chp->channel));
2287 if (drvp->UDMA_mode > 2 &&
2288 (pciide_pci_read(sc->sc_pc, sc->sc_tag,
2289 CMD_BICSR) &
2290 CMD_BICSR_80(chp->channel)) == 0)
2291 drvp->UDMA_mode = 2;
2292 if (drvp->UDMA_mode > 2)
2293 udma_reg &= ~CMD_UDMATIM_UDMA33(drive);
2294 else if (sc->sc_wdcdev.UDMA_cap > 2)
2295 udma_reg |= CMD_UDMATIM_UDMA33(drive);
2296 udma_reg |= CMD_UDMATIM_UDMA(drive);
2297 udma_reg &= ~(CMD_UDMATIM_TIM_MASK <<
2298 CMD_UDMATIM_TIM_OFF(drive));
2299 udma_reg |=
2300 (cmd0646_9_tim_udma[drvp->UDMA_mode] <<
2301 CMD_UDMATIM_TIM_OFF(drive));
2302 pciide_pci_write(sc->sc_pc, sc->sc_tag,
2303 CMD_UDMATIM(chp->channel), udma_reg);
2304 } else {
2305 /*
2306 * use Multiword DMA.
2307 * Timings will be used for both PIO and DMA,
2308 * so adjust DMA mode if needed
2309 * if we have a 0646U2/8/9, turn off UDMA
2310 */
2311 if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA) {
2312 udma_reg = pciide_pci_read(sc->sc_pc,
2313 sc->sc_tag,
2314 CMD_UDMATIM(chp->channel));
2315 udma_reg &= ~CMD_UDMATIM_UDMA(drive);
2316 pciide_pci_write(sc->sc_pc, sc->sc_tag,
2317 CMD_UDMATIM(chp->channel),
2318 udma_reg);
2319 }
2320 if (drvp->PIO_mode >= 3 &&
2321 (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2322 drvp->DMA_mode = drvp->PIO_mode - 2;
2323 }
2324 tim = cmd0643_9_data_tim_dma[drvp->DMA_mode];
2325 }
2326 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2327 }
2328 pciide_pci_write(sc->sc_pc, sc->sc_tag,
2329 CMD_DATA_TIM(chp->channel, drive), tim);
2330 }
2331 if (idedma_ctl != 0) {
2332 /* Add software bits in status register */
2333 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2334 IDEDMA_CTL + (IDEDMA_SCH_OFFSET * chp->channel),
2335 idedma_ctl);
2336 }
2337 pciide_print_modes(cp);
2338 }
2339
2340 void
2341 cmd646_9_irqack(chp)
2342 struct channel_softc *chp;
2343 {
2344 u_int32_t priirq, secirq;
2345 struct pciide_channel *cp = (struct pciide_channel*)chp;
2346 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2347
2348 if (chp->channel == 0) {
2349 priirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_CONF);
2350 pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_CONF, priirq);
2351 } else {
2352 secirq = pciide_pci_read(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23);
2353 pciide_pci_write(sc->sc_pc, sc->sc_tag, CMD_ARTTIM23, secirq);
2354 }
2355 pciide_irqack(chp);
2356 }
2357
2358 void
2359 cy693_chip_map(sc, pa)
2360 struct pciide_softc *sc;
2361 struct pci_attach_args *pa;
2362 {
2363 struct pciide_channel *cp;
2364 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2365 bus_size_t cmdsize, ctlsize;
2366
2367 if (pciide_chipen(sc, pa) == 0)
2368 return;
2369 /*
2370 * this chip has 2 PCI IDE functions, one for primary and one for
2371 * secondary. So we need to call pciide_mapregs_compat() with
2372 * the real channel
2373 */
2374 if (pa->pa_function == 1) {
2375 sc->sc_cy_compatchan = 0;
2376 } else if (pa->pa_function == 2) {
2377 sc->sc_cy_compatchan = 1;
2378 } else {
2379 printf("%s: unexpected PCI function %d\n",
2380 sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2381 return;
2382 }
2383 if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
2384 printf("%s: bus-master DMA support present, "
2385 "but unused (no driver support)",
2386 sc->sc_wdcdev.sc_dev.dv_xname);
2387 } else {
2388 printf("%s: hardware does not support DMA",
2389 sc->sc_wdcdev.sc_dev.dv_xname);
2390 }
2391 sc->sc_dma_ok = 0;
2392 printf("\n");
2393
2394 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2395 WDC_CAPABILITY_MODE;
2396 sc->sc_wdcdev.PIO_cap = 4;
2397 sc->sc_wdcdev.set_modes = cy693_setup_channel;
2398
2399 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2400 sc->sc_wdcdev.nchannels = 1;
2401
2402 /* Only one channel for this chip; if we are here it's enabled */
2403 cp = &sc->pciide_channels[0];
2404 sc->wdc_chanarray[0] = &cp->wdc_channel;
2405 cp->name = PCIIDE_CHANNEL_NAME(0);
2406 cp->wdc_channel.channel = 0;
2407 cp->wdc_channel.wdc = &sc->sc_wdcdev;
2408 cp->wdc_channel.ch_queue =
2409 malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
2410 if (cp->wdc_channel.ch_queue == NULL) {
2411 printf("%s primary channel: "
2412 "can't allocate memory for command queue",
2413 sc->sc_wdcdev.sc_dev.dv_xname);
2414 return;
2415 }
2416 printf("%s: primary channel %s to ",
2417 sc->sc_wdcdev.sc_dev.dv_xname,
2418 (interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
2419 "configured" : "wired");
2420 if (interface & PCIIDE_INTERFACE_PCI(0)) {
2421 printf("native-PCI");
2422 cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
2423 pciide_pci_intr);
2424 } else {
2425 printf("compatibility");
2426 cp->hw_ok = pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan,
2427 &cmdsize, &ctlsize);
2428 }
2429 printf(" mode\n");
2430 cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2431 cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2432 wdcattach(&cp->wdc_channel);
2433 if (pciide_chan_candisable(cp)) {
2434 pci_conf_write(sc->sc_pc, sc->sc_tag,
2435 PCI_COMMAND_STATUS_REG, 0);
2436 }
2437 pciide_map_compat_intr(pa, cp, sc->sc_cy_compatchan, interface);
2438 if (cp->hw_ok == 0)
2439 return;
2440 WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
2441 pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
2442 cy693_setup_channel(&cp->wdc_channel);
2443 WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
2444 pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
2445 }
2446
2447 void
2448 cy693_setup_channel(chp)
2449 struct channel_softc *chp;
2450 {
2451 struct ata_drive_datas *drvp;
2452 int drive;
2453 u_int32_t cy_cmd_ctrl;
2454 u_int32_t idedma_ctl;
2455 struct pciide_channel *cp = (struct pciide_channel*)chp;
2456 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2457 cy_cmd_ctrl = idedma_ctl = 0;
2458
2459 for (drive = 0; drive < 2; drive++) {
2460 drvp = &chp->ch_drive[drive];
2461 /* If no drive, skip */
2462 if ((drvp->drive_flags & DRIVE) == 0)
2463 continue;
2464 cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2465 CY_CMD_CTRL_IOW_PULSE_OFF(drive));
2466 cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2467 CY_CMD_CTRL_IOW_REC_OFF(drive));
2468 cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
2469 CY_CMD_CTRL_IOR_PULSE_OFF(drive));
2470 cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
2471 CY_CMD_CTRL_IOR_REC_OFF(drive));
2472 }
2473 pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
2474
2475 pciide_print_modes(cp);
2476
2477 if (idedma_ctl != 0) {
2478 /* Add software bits in status register */
2479 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2480 IDEDMA_CTL, idedma_ctl);
2481 }
2482 }
2483
2484 void
2485 sis_chip_map(sc, pa)
2486 struct pciide_softc *sc;
2487 struct pci_attach_args *pa;
2488 {
2489 struct pciide_channel *cp;
2490 int channel;
2491 u_int8_t sis_ctr0 = pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_CTRL0);
2492 pcireg_t interface = PCI_INTERFACE(pa->pa_class);
2493 pcireg_t rev = PCI_REVISION(pa->pa_class);
2494 bus_size_t cmdsize, ctlsize;
2495
2496 if (pciide_chipen(sc, pa) == 0)
2497 return;
2498 printf("%s: bus-master DMA support present",
2499 sc->sc_wdcdev.sc_dev.dv_xname);
2500 pciide_mapreg_dma(sc, pa);
2501 printf("\n");
2502 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2503 WDC_CAPABILITY_MODE;
2504 if (sc->sc_dma_ok) {
2505 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
2506 sc->sc_wdcdev.irqack = pciide_irqack;
2507 if (rev >= 0xd0)
2508 sc->sc_wdcdev.cap |= WDC_CAPABILITY_UDMA;
2509 }
2510
2511 sc->sc_wdcdev.PIO_cap = 4;
2512 sc->sc_wdcdev.DMA_cap = 2;
2513 if (sc->sc_wdcdev.cap & WDC_CAPABILITY_UDMA)
2514 sc->sc_wdcdev.UDMA_cap = 2;
2515 sc->sc_wdcdev.set_modes = sis_setup_channel;
2516
2517 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2518 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2519
2520 pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_MISC,
2521 pciide_pci_read(sc->sc_pc, sc->sc_tag, SIS_MISC) |
2522 SIS_MISC_TIM_SEL | SIS_MISC_FIFO_SIZE);
2523
2524 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2525 cp = &sc->pciide_channels[channel];
2526 if (pciide_chansetup(sc, channel, interface) == 0)
2527 continue;
2528 if ((channel == 0 && (sis_ctr0 & SIS_CTRL0_CHAN0_EN) == 0) ||
2529 (channel == 1 && (sis_ctr0 & SIS_CTRL0_CHAN1_EN) == 0)) {
2530 printf("%s: %s channel ignored (disabled)\n",
2531 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2532 continue;
2533 }
2534 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2535 pciide_pci_intr);
2536 if (cp->hw_ok == 0)
2537 continue;
2538 if (pciide_chan_candisable(cp)) {
2539 if (channel == 0)
2540 sis_ctr0 &= ~SIS_CTRL0_CHAN0_EN;
2541 else
2542 sis_ctr0 &= ~SIS_CTRL0_CHAN1_EN;
2543 pciide_pci_write(sc->sc_pc, sc->sc_tag, SIS_CTRL0,
2544 sis_ctr0);
2545 }
2546 pciide_map_compat_intr(pa, cp, channel, interface);
2547 if (cp->hw_ok == 0)
2548 continue;
2549 sis_setup_channel(&cp->wdc_channel);
2550 }
2551 }
2552
2553 void
2554 sis_setup_channel(chp)
2555 struct channel_softc *chp;
2556 {
2557 struct ata_drive_datas *drvp;
2558 int drive;
2559 u_int32_t sis_tim;
2560 u_int32_t idedma_ctl;
2561 struct pciide_channel *cp = (struct pciide_channel*)chp;
2562 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2563
2564 WDCDEBUG_PRINT(("sis_setup_channel: old timings reg for "
2565 "channel %d 0x%x\n", chp->channel,
2566 pci_conf_read(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel))),
2567 DEBUG_PROBE);
2568 sis_tim = 0;
2569 idedma_ctl = 0;
2570 /* setup DMA if needed */
2571 pciide_channel_dma_setup(cp);
2572
2573 for (drive = 0; drive < 2; drive++) {
2574 drvp = &chp->ch_drive[drive];
2575 /* If no drive, skip */
2576 if ((drvp->drive_flags & DRIVE) == 0)
2577 continue;
2578 /* add timing values, setup DMA if needed */
2579 if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2580 (drvp->drive_flags & DRIVE_UDMA) == 0)
2581 goto pio;
2582
2583 if (drvp->drive_flags & DRIVE_UDMA) {
2584 /* use Ultra/DMA */
2585 drvp->drive_flags &= ~DRIVE_DMA;
2586 sis_tim |= sis_udma_tim[drvp->UDMA_mode] <<
2587 SIS_TIM_UDMA_TIME_OFF(drive);
2588 sis_tim |= SIS_TIM_UDMA_EN(drive);
2589 } else {
2590 /*
2591 * use Multiword DMA
2592 * Timings will be used for both PIO and DMA,
2593 * so adjust DMA mode if needed
2594 */
2595 if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2596 drvp->PIO_mode = drvp->DMA_mode + 2;
2597 if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2598 drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2599 drvp->PIO_mode - 2 : 0;
2600 if (drvp->DMA_mode == 0)
2601 drvp->PIO_mode = 0;
2602 }
2603 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2604 pio: sis_tim |= sis_pio_act[drvp->PIO_mode] <<
2605 SIS_TIM_ACT_OFF(drive);
2606 sis_tim |= sis_pio_rec[drvp->PIO_mode] <<
2607 SIS_TIM_REC_OFF(drive);
2608 }
2609 WDCDEBUG_PRINT(("sis_setup_channel: new timings reg for "
2610 "channel %d 0x%x\n", chp->channel, sis_tim), DEBUG_PROBE);
2611 pci_conf_write(sc->sc_pc, sc->sc_tag, SIS_TIM(chp->channel), sis_tim);
2612 if (idedma_ctl != 0) {
2613 /* Add software bits in status register */
2614 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2615 IDEDMA_CTL, idedma_ctl);
2616 }
2617 pciide_print_modes(cp);
2618 }
2619
2620 void
2621 acer_chip_map(sc, pa)
2622 struct pciide_softc *sc;
2623 struct pci_attach_args *pa;
2624 {
2625 struct pciide_channel *cp;
2626 int channel;
2627 pcireg_t cr, interface;
2628 bus_size_t cmdsize, ctlsize;
2629
2630 if (pciide_chipen(sc, pa) == 0)
2631 return;
2632 printf("%s: bus-master DMA support present",
2633 sc->sc_wdcdev.sc_dev.dv_xname);
2634 pciide_mapreg_dma(sc, pa);
2635 printf("\n");
2636 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2637 WDC_CAPABILITY_MODE;
2638 if (sc->sc_dma_ok) {
2639 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2640 sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2641 sc->sc_wdcdev.irqack = pciide_irqack;
2642 }
2643
2644 sc->sc_wdcdev.PIO_cap = 4;
2645 sc->sc_wdcdev.DMA_cap = 2;
2646 sc->sc_wdcdev.UDMA_cap = 2;
2647 sc->sc_wdcdev.set_modes = acer_setup_channel;
2648 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2649 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
2650
2651 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CDRC,
2652 (pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CDRC) |
2653 ACER_CDRC_DMA_EN) & ~ACER_CDRC_FIFO_DISABLE);
2654
2655 /* Enable "microsoft register bits" R/W. */
2656 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR3,
2657 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR3) | ACER_CCAR3_PI);
2658 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR1,
2659 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR1) &
2660 ~(ACER_CHANSTATUS_RO|PCIIDE_CHAN_RO(0)|PCIIDE_CHAN_RO(1)));
2661 pciide_pci_write(sc->sc_pc, sc->sc_tag, ACER_CCAR2,
2662 pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CCAR2) &
2663 ~ACER_CHANSTATUSREGS_RO);
2664 cr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG);
2665 cr |= (PCIIDE_CHANSTATUS_EN << PCI_INTERFACE_SHIFT);
2666 pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_CLASS_REG, cr);
2667 /* Don't use cr, re-read the real register content instead */
2668 interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc, sc->sc_tag,
2669 PCI_CLASS_REG));
2670
2671 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
2672 cp = &sc->pciide_channels[channel];
2673 if (pciide_chansetup(sc, channel, interface) == 0)
2674 continue;
2675 if ((interface & PCIIDE_CHAN_EN(channel)) == 0) {
2676 printf("%s: %s channel ignored (disabled)\n",
2677 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2678 continue;
2679 }
2680 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
2681 acer_pci_intr);
2682 if (cp->hw_ok == 0)
2683 continue;
2684 if (pciide_chan_candisable(cp)) {
2685 cr &= ~(PCIIDE_CHAN_EN(channel) << PCI_INTERFACE_SHIFT);
2686 pci_conf_write(sc->sc_pc, sc->sc_tag,
2687 PCI_CLASS_REG, cr);
2688 }
2689 pciide_map_compat_intr(pa, cp, channel, interface);
2690 acer_setup_channel(&cp->wdc_channel);
2691 }
2692 }
2693
2694 void
2695 acer_setup_channel(chp)
2696 struct channel_softc *chp;
2697 {
2698 struct ata_drive_datas *drvp;
2699 int drive;
2700 u_int32_t acer_fifo_udma;
2701 u_int32_t idedma_ctl;
2702 struct pciide_channel *cp = (struct pciide_channel*)chp;
2703 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2704
2705 idedma_ctl = 0;
2706 acer_fifo_udma = pci_conf_read(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA);
2707 WDCDEBUG_PRINT(("acer_setup_channel: old fifo/udma reg 0x%x\n",
2708 acer_fifo_udma), DEBUG_PROBE);
2709 /* setup DMA if needed */
2710 pciide_channel_dma_setup(cp);
2711
2712 for (drive = 0; drive < 2; drive++) {
2713 drvp = &chp->ch_drive[drive];
2714 /* If no drive, skip */
2715 if ((drvp->drive_flags & DRIVE) == 0)
2716 continue;
2717 WDCDEBUG_PRINT(("acer_setup_channel: old timings reg for "
2718 "channel %d drive %d 0x%x\n", chp->channel, drive,
2719 pciide_pci_read(sc->sc_pc, sc->sc_tag,
2720 ACER_IDETIM(chp->channel, drive))), DEBUG_PROBE);
2721 /* clear FIFO/DMA mode */
2722 acer_fifo_udma &= ~(ACER_FTH_OPL(chp->channel, drive, 0x3) |
2723 ACER_UDMA_EN(chp->channel, drive) |
2724 ACER_UDMA_TIM(chp->channel, drive, 0x7));
2725
2726 /* add timing values, setup DMA if needed */
2727 if ((drvp->drive_flags & DRIVE_DMA) == 0 &&
2728 (drvp->drive_flags & DRIVE_UDMA) == 0) {
2729 acer_fifo_udma |=
2730 ACER_FTH_OPL(chp->channel, drive, 0x1);
2731 goto pio;
2732 }
2733
2734 acer_fifo_udma |= ACER_FTH_OPL(chp->channel, drive, 0x2);
2735 if (drvp->drive_flags & DRIVE_UDMA) {
2736 /* use Ultra/DMA */
2737 drvp->drive_flags &= ~DRIVE_DMA;
2738 acer_fifo_udma |= ACER_UDMA_EN(chp->channel, drive);
2739 acer_fifo_udma |=
2740 ACER_UDMA_TIM(chp->channel, drive,
2741 acer_udma[drvp->UDMA_mode]);
2742 } else {
2743 /*
2744 * use Multiword DMA
2745 * Timings will be used for both PIO and DMA,
2746 * so adjust DMA mode if needed
2747 */
2748 if (drvp->PIO_mode > (drvp->DMA_mode + 2))
2749 drvp->PIO_mode = drvp->DMA_mode + 2;
2750 if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
2751 drvp->DMA_mode = (drvp->PIO_mode > 2) ?
2752 drvp->PIO_mode - 2 : 0;
2753 if (drvp->DMA_mode == 0)
2754 drvp->PIO_mode = 0;
2755 }
2756 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2757 pio: pciide_pci_write(sc->sc_pc, sc->sc_tag,
2758 ACER_IDETIM(chp->channel, drive),
2759 acer_pio[drvp->PIO_mode]);
2760 }
2761 WDCDEBUG_PRINT(("acer_setup_channel: new fifo/udma reg 0x%x\n",
2762 acer_fifo_udma), DEBUG_PROBE);
2763 pci_conf_write(sc->sc_pc, sc->sc_tag, ACER_FTH_UDMA, acer_fifo_udma);
2764 if (idedma_ctl != 0) {
2765 /* Add software bits in status register */
2766 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2767 IDEDMA_CTL, idedma_ctl);
2768 }
2769 pciide_print_modes(cp);
2770 }
2771
2772 int
2773 acer_pci_intr(arg)
2774 void *arg;
2775 {
2776 struct pciide_softc *sc = arg;
2777 struct pciide_channel *cp;
2778 struct channel_softc *wdc_cp;
2779 int i, rv, crv;
2780 u_int32_t chids;
2781
2782 rv = 0;
2783 chids = pciide_pci_read(sc->sc_pc, sc->sc_tag, ACER_CHIDS);
2784 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2785 cp = &sc->pciide_channels[i];
2786 wdc_cp = &cp->wdc_channel;
2787 /* If a compat channel skip. */
2788 if (cp->compat)
2789 continue;
2790 if (chids & ACER_CHIDS_INT(i)) {
2791 crv = wdcintr(wdc_cp);
2792 if (crv == 0)
2793 printf("%s:%d: bogus intr\n",
2794 sc->sc_wdcdev.sc_dev.dv_xname, i);
2795 else
2796 rv = 1;
2797 }
2798 }
2799 return rv;
2800 }
2801
2802 void
2803 hpt_chip_map(sc, pa)
2804 struct pciide_softc *sc;
2805 struct pci_attach_args *pa;
2806 {
2807 struct pciide_channel *cp;
2808 int i, compatchan, revision;
2809 pcireg_t interface;
2810 bus_size_t cmdsize, ctlsize;
2811
2812 if (pciide_chipen(sc, pa) == 0)
2813 return;
2814 revision = PCI_REVISION(pa->pa_class);
2815
2816 /*
2817 * when the chip is in native mode it identifies itself as a
2818 * 'misc mass storage'. Fake interface in this case.
2819 */
2820 if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
2821 interface = PCI_INTERFACE(pa->pa_class);
2822 } else {
2823 interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
2824 PCIIDE_INTERFACE_PCI(0);
2825 if (revision == HPT370_REV)
2826 interface |= PCIIDE_INTERFACE_PCI(1);
2827 }
2828
2829 printf("%s: bus-master DMA support present",
2830 sc->sc_wdcdev.sc_dev.dv_xname);
2831 pciide_mapreg_dma(sc, pa);
2832 printf("\n");
2833 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
2834 WDC_CAPABILITY_MODE;
2835 if (sc->sc_dma_ok) {
2836 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
2837 sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
2838 sc->sc_wdcdev.irqack = pciide_irqack;
2839 }
2840 sc->sc_wdcdev.PIO_cap = 4;
2841 sc->sc_wdcdev.DMA_cap = 2;
2842 sc->sc_wdcdev.UDMA_cap = 4;
2843
2844 sc->sc_wdcdev.set_modes = hpt_setup_channel;
2845 sc->sc_wdcdev.channels = sc->wdc_chanarray;
2846 if (revision == HPT366_REV) {
2847 /*
2848 * The 366 has 2 PCI IDE functions, one for primary and one
2849 * for secondary. So we need to call pciide_mapregs_compat()
2850 * with the real channel
2851 */
2852 if (pa->pa_function == 0) {
2853 compatchan = 0;
2854 } else if (pa->pa_function == 1) {
2855 compatchan = 1;
2856 } else {
2857 printf("%s: unexpected PCI function %d\n",
2858 sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
2859 return;
2860 }
2861 sc->sc_wdcdev.nchannels = 1;
2862 } else {
2863 sc->sc_wdcdev.nchannels = 2;
2864 }
2865 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2866 cp = &sc->pciide_channels[i];
2867 if (sc->sc_wdcdev.nchannels > 1) {
2868 compatchan = i;
2869 if((pciide_pci_read(sc->sc_pc, sc->sc_tag,
2870 HPT370_CTRL1(i)) & HPT370_CTRL1_EN) == 0) {
2871 printf("%s: %s channel ignored (disabled)\n",
2872 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
2873 continue;
2874 }
2875 }
2876 if (pciide_chansetup(sc, i, interface) == 0)
2877 continue;
2878 if (interface & PCIIDE_INTERFACE_PCI(i)) {
2879 cp->hw_ok = pciide_mapregs_native(pa, cp, &cmdsize,
2880 &ctlsize, hpt_pci_intr);
2881 } else {
2882 cp->hw_ok = pciide_mapregs_compat(pa, cp, compatchan,
2883 &cmdsize, &ctlsize);
2884 }
2885 if (cp->hw_ok == 0)
2886 return;
2887 cp->wdc_channel.data32iot = cp->wdc_channel.cmd_iot;
2888 cp->wdc_channel.data32ioh = cp->wdc_channel.cmd_ioh;
2889 wdcattach(&cp->wdc_channel);
2890 hpt_setup_channel(&cp->wdc_channel);
2891 }
2892 if (revision == HPT370_REV) {
2893 /*
2894 * HPT370_REV has a bit to disable interrupts, make sure
2895 * to clear it
2896 */
2897 pciide_pci_write(sc->sc_pc, sc->sc_tag, HPT_CSEL,
2898 pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL) &
2899 ~HPT_CSEL_IRQDIS);
2900 }
2901 return;
2902 }
2903
2904
2905 void
2906 hpt_setup_channel(chp)
2907 struct channel_softc *chp;
2908 {
2909 struct ata_drive_datas *drvp;
2910 int drive;
2911 int cable;
2912 u_int32_t before, after;
2913 u_int32_t idedma_ctl;
2914 struct pciide_channel *cp = (struct pciide_channel*)chp;
2915 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
2916
2917 cable = pciide_pci_read(sc->sc_pc, sc->sc_tag, HPT_CSEL);
2918
2919 /* setup DMA if needed */
2920 pciide_channel_dma_setup(cp);
2921
2922 idedma_ctl = 0;
2923
2924 /* Per drive settings */
2925 for (drive = 0; drive < 2; drive++) {
2926 drvp = &chp->ch_drive[drive];
2927 /* If no drive, skip */
2928 if ((drvp->drive_flags & DRIVE) == 0)
2929 continue;
2930 before = pci_conf_read(sc->sc_pc, sc->sc_tag,
2931 HPT_IDETIM(chp->channel, drive));
2932
2933 /* add timing values, setup DMA if needed */
2934 if (drvp->drive_flags & DRIVE_UDMA) {
2935 if ((cable & HPT_CSEL_CBLID(chp->channel)) != 0 &&
2936 drvp->UDMA_mode > 2)
2937 drvp->UDMA_mode = 2;
2938 after = (sc->sc_wdcdev.nchannels == 2) ?
2939 hpt370_udma[drvp->UDMA_mode] :
2940 hpt366_udma[drvp->UDMA_mode];
2941 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2942 } else if (drvp->drive_flags & DRIVE_DMA) {
2943 /*
2944 * use Multiword DMA.
2945 * Timings will be used for both PIO and DMA, so adjust
2946 * DMA mode if needed
2947 */
2948 if (drvp->PIO_mode >= 3 &&
2949 (drvp->DMA_mode + 2) > drvp->PIO_mode) {
2950 drvp->DMA_mode = drvp->PIO_mode - 2;
2951 }
2952 after = (sc->sc_wdcdev.nchannels == 2) ?
2953 hpt370_dma[drvp->DMA_mode] :
2954 hpt366_dma[drvp->DMA_mode];
2955 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
2956 } else {
2957 /* PIO only */
2958 after = (sc->sc_wdcdev.nchannels == 2) ?
2959 hpt370_pio[drvp->PIO_mode] :
2960 hpt366_pio[drvp->PIO_mode];
2961 }
2962 pci_conf_write(sc->sc_pc, sc->sc_tag,
2963 HPT_IDETIM(chp->channel, drive), after);
2964 WDCDEBUG_PRINT(("%s: bus speed register set to 0x%08x "
2965 "(BIOS 0x%08x)\n", drvp->drv_softc->dv_xname,
2966 after, before), DEBUG_PROBE);
2967 }
2968 if (idedma_ctl != 0) {
2969 /* Add software bits in status register */
2970 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2971 IDEDMA_CTL, idedma_ctl);
2972 }
2973 pciide_print_modes(cp);
2974 }
2975
2976 int
2977 hpt_pci_intr(arg)
2978 void *arg;
2979 {
2980 struct pciide_softc *sc = arg;
2981 struct pciide_channel *cp;
2982 struct channel_softc *wdc_cp;
2983 int rv = 0;
2984 int dmastat, i, crv;
2985
2986 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
2987 dmastat = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2988 IDEDMA_CTL + IDEDMA_SCH_OFFSET * i);
2989 if((dmastat & IDEDMA_CTL_INTR) == 0)
2990 continue;
2991 cp = &sc->pciide_channels[i];
2992 wdc_cp = &cp->wdc_channel;
2993 crv = wdcintr(wdc_cp);
2994 if (crv == 0) {
2995 printf("%s:%d: bogus intr\n",
2996 sc->sc_wdcdev.sc_dev.dv_xname, i);
2997 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
2998 IDEDMA_CTL + IDEDMA_SCH_OFFSET * i, dmastat);
2999 } else
3000 rv = 1;
3001 }
3002 return rv;
3003 }
3004
3005
3006 /* A macro to test product */
3007 #define PDC_IS_262(sc) (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_ULTRA66)
3008
3009 void
3010 pdc202xx_chip_map(sc, pa)
3011 struct pciide_softc *sc;
3012 struct pci_attach_args *pa;
3013 {
3014 struct pciide_channel *cp;
3015 int channel;
3016 pcireg_t interface, st, mode;
3017 bus_size_t cmdsize, ctlsize;
3018
3019 st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3020 WDCDEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n", st),
3021 DEBUG_PROBE);
3022 if (pciide_chipen(sc, pa) == 0)
3023 return;
3024
3025 /* turn off RAID mode */
3026 st &= ~PDC2xx_STATE_IDERAID;
3027
3028 /*
3029 * can't rely on the PCI_CLASS_REG content if the chip was in raid
3030 * mode. We have to fake interface
3031 */
3032 interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
3033 if (st & PDC2xx_STATE_NATIVE)
3034 interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
3035
3036 printf("%s: bus-master DMA support present",
3037 sc->sc_wdcdev.sc_dev.dv_xname);
3038 pciide_mapreg_dma(sc, pa);
3039 printf("\n");
3040 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3041 WDC_CAPABILITY_MODE;
3042 if (sc->sc_dma_ok) {
3043 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_UDMA;
3044 sc->sc_wdcdev.cap |= WDC_CAPABILITY_IRQACK;
3045 sc->sc_wdcdev.irqack = pciide_irqack;
3046 }
3047 sc->sc_wdcdev.PIO_cap = 4;
3048 sc->sc_wdcdev.DMA_cap = 2;
3049 if (PDC_IS_262(sc))
3050 sc->sc_wdcdev.UDMA_cap = 4;
3051 else
3052 sc->sc_wdcdev.UDMA_cap = 2;
3053 sc->sc_wdcdev.set_modes = pdc202xx_setup_channel;
3054 sc->sc_wdcdev.channels = sc->wdc_chanarray;
3055 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3056
3057 /* setup failsafe defaults */
3058 mode = 0;
3059 mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
3060 mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
3061 mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
3062 mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
3063 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3064 WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 0 "
3065 "initial timings 0x%x, now 0x%x\n", channel,
3066 pci_conf_read(sc->sc_pc, sc->sc_tag,
3067 PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
3068 DEBUG_PROBE);
3069 pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 0),
3070 mode | PDC2xx_TIM_IORDYp);
3071 WDCDEBUG_PRINT(("pdc202xx_setup_chip: channel %d drive 1 "
3072 "initial timings 0x%x, now 0x%x\n", channel,
3073 pci_conf_read(sc->sc_pc, sc->sc_tag,
3074 PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
3075 pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_TIM(channel, 1),
3076 mode);
3077 }
3078
3079 mode = PDC2xx_SCR_DMA;
3080 if (PDC_IS_262(sc)) {
3081 mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
3082 } else {
3083 /* the BIOS set it up this way */
3084 mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
3085 }
3086 mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
3087 mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
3088 WDCDEBUG_PRINT(("pdc202xx_setup_chip: initial SCR 0x%x, now 0x%x\n",
3089 bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR), mode),
3090 DEBUG_PROBE);
3091 bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR, mode);
3092
3093 /* controller initial state register is OK even without BIOS */
3094 /* Set DMA mode to IDE DMA compatibility */
3095 mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
3096 WDCDEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode ),
3097 DEBUG_PROBE);
3098 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
3099 mode | 0x1);
3100 mode = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
3101 WDCDEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
3102 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
3103 mode | 0x1);
3104
3105 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3106 cp = &sc->pciide_channels[channel];
3107 if (pciide_chansetup(sc, channel, interface) == 0)
3108 continue;
3109 if ((st & (PDC_IS_262(sc) ?
3110 PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
3111 printf("%s: %s channel ignored (disabled)\n",
3112 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3113 continue;
3114 }
3115 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3116 pdc202xx_pci_intr);
3117 if (cp->hw_ok == 0)
3118 continue;
3119 if (pciide_chan_candisable(cp))
3120 st &= ~(PDC_IS_262(sc) ?
3121 PDC262_STATE_EN(channel):PDC246_STATE_EN(channel));
3122 pciide_map_compat_intr(pa, cp, channel, interface);
3123 pdc202xx_setup_channel(&cp->wdc_channel);
3124 }
3125 WDCDEBUG_PRINT(("pdc202xx_setup_chip: new controller state 0x%x\n", st),
3126 DEBUG_PROBE);
3127 pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
3128 return;
3129 }
3130
3131 void
3132 pdc202xx_setup_channel(chp)
3133 struct channel_softc *chp;
3134 {
3135 struct ata_drive_datas *drvp;
3136 int drive;
3137 pcireg_t mode, st;
3138 u_int32_t idedma_ctl, scr, atapi;
3139 struct pciide_channel *cp = (struct pciide_channel*)chp;
3140 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3141 int channel = chp->channel;
3142
3143 /* setup DMA if needed */
3144 pciide_channel_dma_setup(cp);
3145
3146 idedma_ctl = 0;
3147
3148 /* Per channel settings */
3149 if (PDC_IS_262(sc)) {
3150 scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3151 PDC262_U66);
3152 st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
3153 /* Trimm UDMA mode */
3154 if ((st & PDC262_STATE_80P(channel)) != 0 ||
3155 (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3156 chp->ch_drive[0].UDMA_mode <= 2) ||
3157 (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3158 chp->ch_drive[1].UDMA_mode <= 2)) {
3159 if (chp->ch_drive[0].UDMA_mode > 2)
3160 chp->ch_drive[0].UDMA_mode = 2;
3161 if (chp->ch_drive[1].UDMA_mode > 2)
3162 chp->ch_drive[1].UDMA_mode = 2;
3163 }
3164 /* Set U66 if needed */
3165 if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
3166 chp->ch_drive[0].UDMA_mode > 2) ||
3167 (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
3168 chp->ch_drive[1].UDMA_mode > 2))
3169 scr |= PDC262_U66_EN(channel);
3170 else
3171 scr &= ~PDC262_U66_EN(channel);
3172 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3173 PDC262_U66, scr);
3174 if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
3175 chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
3176 if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3177 !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3178 (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
3179 ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
3180 !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
3181 (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
3182 atapi = 0;
3183 else
3184 atapi = PDC262_ATAPI_UDMA;
3185 bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
3186 PDC262_ATAPI(channel), atapi);
3187 }
3188 }
3189 for (drive = 0; drive < 2; drive++) {
3190 drvp = &chp->ch_drive[drive];
3191 /* If no drive, skip */
3192 if ((drvp->drive_flags & DRIVE) == 0)
3193 continue;
3194 mode = 0;
3195 if (drvp->drive_flags & DRIVE_UDMA) {
3196 mode = PDC2xx_TIM_SET_MB(mode,
3197 pdc2xx_udma_mb[drvp->UDMA_mode]);
3198 mode = PDC2xx_TIM_SET_MC(mode,
3199 pdc2xx_udma_mc[drvp->UDMA_mode]);
3200 drvp->drive_flags &= ~DRIVE_DMA;
3201 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3202 } else if (drvp->drive_flags & DRIVE_DMA) {
3203 mode = PDC2xx_TIM_SET_MB(mode,
3204 pdc2xx_dma_mb[drvp->DMA_mode]);
3205 mode = PDC2xx_TIM_SET_MC(mode,
3206 pdc2xx_dma_mc[drvp->DMA_mode]);
3207 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
3208 } else {
3209 mode = PDC2xx_TIM_SET_MB(mode,
3210 pdc2xx_dma_mb[0]);
3211 mode = PDC2xx_TIM_SET_MC(mode,
3212 pdc2xx_dma_mc[0]);
3213 }
3214 mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
3215 mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
3216 if (drvp->drive_flags & DRIVE_ATA)
3217 mode |= PDC2xx_TIM_PRE;
3218 mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
3219 if (drvp->PIO_mode >= 3) {
3220 mode |= PDC2xx_TIM_IORDY;
3221 if (drive == 0)
3222 mode |= PDC2xx_TIM_IORDYp;
3223 }
3224 WDCDEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
3225 "timings 0x%x\n",
3226 sc->sc_wdcdev.sc_dev.dv_xname,
3227 chp->channel, drive, mode), DEBUG_PROBE);
3228 pci_conf_write(sc->sc_pc, sc->sc_tag,
3229 PDC2xx_TIM(chp->channel, drive), mode);
3230 }
3231 if (idedma_ctl != 0) {
3232 /* Add software bits in status register */
3233 bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
3234 IDEDMA_CTL, idedma_ctl);
3235 }
3236 pciide_print_modes(cp);
3237 }
3238
3239 int
3240 pdc202xx_pci_intr(arg)
3241 void *arg;
3242 {
3243 struct pciide_softc *sc = arg;
3244 struct pciide_channel *cp;
3245 struct channel_softc *wdc_cp;
3246 int i, rv, crv;
3247 u_int32_t scr;
3248
3249 rv = 0;
3250 scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
3251 for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
3252 cp = &sc->pciide_channels[i];
3253 wdc_cp = &cp->wdc_channel;
3254 /* If a compat channel skip. */
3255 if (cp->compat)
3256 continue;
3257 if (scr & PDC2xx_SCR_INT(i)) {
3258 crv = wdcintr(wdc_cp);
3259 if (crv == 0)
3260 printf("%s:%d: bogus intr\n",
3261 sc->sc_wdcdev.sc_dev.dv_xname, i);
3262 else
3263 rv = 1;
3264 }
3265 }
3266 return rv;
3267 }
3268
3269 void
3270 opti_chip_map(sc, pa)
3271 struct pciide_softc *sc;
3272 struct pci_attach_args *pa;
3273 {
3274 struct pciide_channel *cp;
3275 bus_size_t cmdsize, ctlsize;
3276 pcireg_t interface;
3277 u_int8_t init_ctrl;
3278 int channel;
3279
3280 if (pciide_chipen(sc, pa) == 0)
3281 return;
3282 printf("%s: bus-master DMA support present",
3283 sc->sc_wdcdev.sc_dev.dv_xname);
3284 pciide_mapreg_dma(sc, pa);
3285 printf("\n");
3286
3287 sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
3288 WDC_CAPABILITY_MODE;
3289 sc->sc_wdcdev.PIO_cap = 4;
3290 if (sc->sc_dma_ok) {
3291 sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
3292 sc->sc_wdcdev.irqack = pciide_irqack;
3293 sc->sc_wdcdev.DMA_cap = 2;
3294 }
3295 sc->sc_wdcdev.set_modes = opti_setup_channel;
3296
3297 sc->sc_wdcdev.channels = sc->wdc_chanarray;
3298 sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
3299
3300 init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
3301 OPTI_REG_INIT_CONTROL);
3302
3303 interface = PCI_INTERFACE(pa->pa_class);
3304
3305 for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
3306 cp = &sc->pciide_channels[channel];
3307 if (pciide_chansetup(sc, channel, interface) == 0)
3308 continue;
3309 if (channel == 1 &&
3310 (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
3311 printf("%s: %s channel ignored (disabled)\n",
3312 sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
3313 continue;
3314 }
3315 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
3316 pciide_pci_intr);
3317 if (cp->hw_ok == 0)
3318 continue;
3319 pciide_map_compat_intr(pa, cp, channel, interface);
3320 if (cp->hw_ok == 0)
3321 continue;
3322 opti_setup_channel(&cp->wdc_channel);
3323 }
3324 }
3325
3326 void
3327 opti_setup_channel(chp)
3328 struct channel_softc *chp;
3329 {
3330 struct ata_drive_datas *drvp;
3331 struct pciide_channel *cp = (struct pciide_channel*)chp;
3332 struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
3333 int drive, spd;
3334 int mode[2];
3335 u_int8_t rv, mr;
3336
3337 /*
3338 * The `Delay' and `Address Setup Time' fields of the
3339 * Miscellaneous Register are always zero initially.
3340 */
3341 mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
3342 mr &= ~(OPTI_MISC_DELAY_MASK |
3343 OPTI_MISC_ADDR_SETUP_MASK |
3344 OPTI_MISC_INDEX_MASK);
3345
3346 /* Prime the control register before setting timing values */
3347 opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
3348
3349 /* Determine the clockrate of the PCIbus the chip is attached to */
3350 spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
3351 spd &= OPTI_STRAP_PCI_SPEED_MASK;
3352
3353 /* setup DMA if needed */
3354 pciide_channel_dma_setup(cp);
3355
3356 for (drive = 0; drive < 2; drive++) {
3357 drvp = &chp->ch_drive[drive];
3358 /* If no drive, skip */
3359 if ((drvp->drive_flags & DRIVE) == 0) {
3360 mode[drive] = -1;
3361 continue;
3362 }
3363
3364 if ((drvp->drive_flags & DRIVE_DMA)) {
3365 /*
3366 * Timings will be used for both PIO and DMA,
3367 * so adjust DMA mode if needed
3368 */
3369 if (drvp->PIO_mode > (drvp->DMA_mode + 2))
3370 drvp->PIO_mode = drvp->DMA_mode + 2;
3371 if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
3372 drvp->DMA_mode = (drvp->PIO_mode > 2) ?
3373 drvp->PIO_mode - 2 : 0;
3374 if (drvp->DMA_mode == 0)
3375 drvp->PIO_mode = 0;
3376
3377 mode[drive] = drvp->DMA_mode + 5;
3378 } else
3379 mode[drive] = drvp->PIO_mode;
3380
3381 if (drive && mode[0] >= 0 &&
3382 (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
3383 /*
3384 * Can't have two drives using different values
3385 * for `Address Setup Time'.
3386 * Slow down the faster drive to compensate.
3387 */
3388 int d = (opti_tim_as[spd][mode[0]] >
3389 opti_tim_as[spd][mode[1]]) ? 0 : 1;
3390
3391 mode[d] = mode[1-d];
3392 chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
3393 chp->ch_drive[d].DMA_mode = 0;
3394 chp->ch_drive[d].drive_flags &= DRIVE_DMA;
3395 }
3396 }
3397
3398 for (drive = 0; drive < 2; drive++) {
3399 int m;
3400 if ((m = mode[drive]) < 0)
3401 continue;
3402
3403 /* Set the Address Setup Time and select appropriate index */
3404 rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
3405 rv |= OPTI_MISC_INDEX(drive);
3406 opti_write_config(chp, OPTI_REG_MISC, mr | rv);
3407
3408 /* Set the pulse width and recovery timing parameters */
3409 rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
3410 rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
3411 opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
3412 opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
3413
3414 /* Set the Enhanced Mode register appropriately */
3415 rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
3416 rv &= ~OPTI_ENH_MODE_MASK(chp->channel, drive);
3417 rv |= OPTI_ENH_MODE(chp->channel, drive, opti_tim_em[m]);
3418 pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
3419 }
3420
3421 /* Finally, enable the timings */
3422 opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
3423
3424 pciide_print_modes(cp);
3425 }
3426