pciide_acer_reg.h revision 1.2 1 1.2 bouyer /* $NetBSD: pciide_acer_reg.h,v 1.2 1999/08/29 17:20:10 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by the University of
17 1.1 bouyer * California, Berkeley and its contributors.
18 1.1 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.1 bouyer * may be used to endorse or promote products derived from this software
20 1.1 bouyer * without specific prior written permission.
21 1.1 bouyer *
22 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 bouyer * SUCH DAMAGE.
33 1.1 bouyer *
34 1.1 bouyer */
35 1.1 bouyer
36 1.1 bouyer /* class code attribute register 1 (1 byte) */
37 1.1 bouyer #define ACER_CCAR1 0x43
38 1.1 bouyer #define ACER_CHANSTATUS_RO 0x40
39 1.1 bouyer #define PCIIDE_CHAN_RO(chan) (0x20 >> (chan))
40 1.1 bouyer
41 1.1 bouyer /* class code attribute register 2 (1 byte) */
42 1.1 bouyer #define ACER_CCAR2 0x4d
43 1.1 bouyer #define ACER_CHANSTATUSREGS_RO 0x80
44 1.1 bouyer
45 1.1 bouyer /* class code attribute register 3 (1 byte) */
46 1.1 bouyer #define ACER_CCAR3 0x50
47 1.1 bouyer #define ACER_CCAR3_PI 0x02
48 1.1 bouyer
49 1.1 bouyer /* flexible channel setting register */
50 1.1 bouyer #define ACER_FCS 0x52
51 1.1 bouyer #define ACER_FCS_TIMREG(chan,drv) ((0x8) >> ((drv) + (chan) * 2))
52 1.1 bouyer
53 1.1 bouyer /* CD-ROM control register */
54 1.1 bouyer #define ACER_CDRC 0x53
55 1.1 bouyer #define ACER_CDRC_FIFO_DISABLE 0x02
56 1.1 bouyer #define ACER_CDRC_DMA_EN 0x01
57 1.1 bouyer
58 1.1 bouyer /* Fifo threshold and Ultra-DMA settings (4 bytes). */
59 1.1 bouyer #define ACER_FTH_UDMA 0x54
60 1.1 bouyer #define ACER_FTH_VAL(chan, drv, val) \
61 1.1 bouyer (((val) & 0x3) << ((drv) * 4 + (chan) * 8))
62 1.1 bouyer #define ACER_FTH_OPL(chan, drv, val) \
63 1.1 bouyer (((val) & 0x3) << (2 + (drv) * 4 + (chan) * 8))
64 1.1 bouyer #define ACER_UDMA_EN(chan, drv) \
65 1.1 bouyer (0x8 << (16 + (drv) * 4 + (chan) * 8))
66 1.1 bouyer #define ACER_UDMA_TIM(chan, drv, val) \
67 1.1 bouyer (((val) & 0x7) << (16 + (drv) * 4 + (chan) * 8))
68 1.1 bouyer
69 1.1 bouyer /* drives timings setup (1 byte) */
70 1.1 bouyer #define ACER_IDETIM(chan, drv) (0x5a + (drv) + (chan) * 4)
71 1.2 bouyer
72 1.2 bouyer /* IRQ and drive select status */
73 1.2 bouyer #define ACER_CHIDS 0x75
74 1.2 bouyer #define ACER_CHIDS_DRV(channel) ((0x4) << (channel))
75 1.2 bouyer #define ACER_CHIDS_INT(channel) ((0x1) << (channel))
76 1.1 bouyer
77 1.1 bouyer /*
78 1.1 bouyer * IDE bus frequency (1 byte)
79 1.1 bouyer * This should be setup by the BIOS - can we rely on this ?
80 1.1 bouyer */
81 1.1 bouyer #define ACER_IDE_CLK 0x78
82 1.1 bouyer
83 1.1 bouyer static int8_t acer_udma[] = {0x4, 0x3, 0x2};
84 1.1 bouyer static int8_t acer_pio[] = {0x0c, 0x58, 0x44, 0x33, 0x31};
85 1.1 bouyer #ifdef unused
86 1.1 bouyer static int8_t acer_dma[] = {0x08, 0x33, 0x31};
87 1.1 bouyer #endif
88