Home | History | Annotate | Line # | Download | only in pci
pciide_cmd_reg.h revision 1.6.4.4
      1  1.6.4.4      he /*	$NetBSD: pciide_cmd_reg.h,v 1.6.4.4 2002/01/05 18:05:42 he Exp $	*/
      2      1.2  bouyer 
      3      1.2  bouyer /*
      4      1.2  bouyer  * Copyright (c) 1998 Manuel Bouyer.
      5      1.2  bouyer  *
      6      1.2  bouyer  * Redistribution and use in source and binary forms, with or without
      7      1.2  bouyer  * modification, are permitted provided that the following conditions
      8      1.2  bouyer  * are met:
      9      1.2  bouyer  * 1. Redistributions of source code must retain the above copyright
     10      1.2  bouyer  *    notice, this list of conditions and the following disclaimer.
     11      1.2  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.2  bouyer  *    notice, this list of conditions and the following disclaimer in the
     13      1.2  bouyer  *    documentation and/or other materials provided with the distribution.
     14      1.2  bouyer  * 3. All advertising materials mentioning features or use of this software
     15      1.2  bouyer  *    must display the following acknowledgement:
     16      1.2  bouyer  *	This product includes software developed by the University of
     17      1.2  bouyer  *	California, Berkeley and its contributors.
     18      1.2  bouyer  * 4. Neither the name of the University nor the names of its contributors
     19      1.2  bouyer  *    may be used to endorse or promote products derived from this software
     20      1.2  bouyer  *    without specific prior written permission.
     21      1.2  bouyer  *
     22      1.6  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23      1.6  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.6  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.6  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26      1.6  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27      1.6  bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28      1.6  bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29      1.6  bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30      1.6  bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31      1.6  bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32      1.2  bouyer  *
     33      1.2  bouyer  */
     34      1.2  bouyer 
     35      1.2  bouyer /*
     36      1.2  bouyer  * Registers definitions for CMD Technologies's PCI 064x IDE controllers.
     37      1.2  bouyer  * Available from http://www.cmd.com/
     38      1.2  bouyer  */
     39      1.2  bouyer 
     40  1.6.4.3  bouyer /* Interesting revision of the 0646 */
     41  1.6.4.2  bouyer #define CMD0646U2_REV 0x05
     42  1.6.4.3  bouyer #define CMD0646U_REV 0x03
     43  1.6.4.2  bouyer 
     44      1.3  bouyer /* Configuration (RO) */
     45      1.3  bouyer #define CMD_CONF 0x50
     46  1.6.4.1  bouyer #define CMD_CONF_REV_MASK	0x03 /* 0640/3/6 only */
     47      1.3  bouyer #define CMD_CONF_DRV0_INTR	0x04
     48  1.6.4.1  bouyer #define CMD_CONF_DEVID		0x18 /* 0640/3/6 only */
     49  1.6.4.1  bouyer #define CMD_CONF_VESAPRT	0x20 /* 0640/3/6 only */
     50      1.3  bouyer #define CMD_CONF_DSA1		0x40
     51  1.6.4.1  bouyer #define CMD_CONF_DSA0		0x80 /* 0640/3/6 only */
     52      1.3  bouyer 
     53      1.3  bouyer /* Control register (RW) */
     54      1.3  bouyer #define CMD_CTRL 0x51
     55  1.6.4.1  bouyer #define CMD_CTRL_HR_FIFO		0x01 /* 0640/3/6 only */
     56  1.6.4.1  bouyer #define CMD_CTRL_HW_FIFO		0x02 /* 0640/3/6 only */
     57      1.3  bouyer #define CMD_CTRL_DEVSEL			0x04
     58      1.3  bouyer #define CMD_CTRL_2PORT			0x08
     59  1.6.4.1  bouyer #define CMD_CTRL_PAR			0x10 /* 0640/3/6 only */
     60  1.6.4.1  bouyer #define CMD_CTRL_HW_HLD			0x20 /* 0640/3/6 only */
     61      1.3  bouyer #define CMD_CTRL_DRV0_RAHEAD		0x40
     62      1.3  bouyer #define CMD_CTRL_DRV1_RAHEAD		0x80
     63      1.2  bouyer 
     64      1.3  bouyer /*
     65      1.3  bouyer  * data read/write timing registers . 0640 uses the same for drive 0 and 1
     66      1.3  bouyer  * on the secondary channel
     67      1.3  bouyer  */
     68      1.3  bouyer #define CMD_DATA_TIM(chan, drive) \
     69      1.3  bouyer 	(((chan) == 0) ? \
     70      1.3  bouyer 		((drive) == 0) ? 0x54: 0x56 \
     71      1.3  bouyer 		: \
     72      1.3  bouyer 		((drive) == 0) ? 0x58 : 0x5b)
     73      1.5  bouyer 
     74      1.5  bouyer /* secondary channel status and addr timings */
     75      1.5  bouyer #define CMD_ARTTIM23	0x57
     76      1.5  bouyer #define CMD_ARTTIM23_IRQ	0x10
     77      1.5  bouyer #define CMD_ARTTIM23_RHAEAD(d)	((0x4) << (d))
     78      1.4  bouyer 
     79      1.4  bouyer /* DMA master read mode select */
     80      1.4  bouyer #define CMD_DMA_MODE 0x71
     81  1.6.4.2  bouyer #define CMD_DMA_MASK		0x03
     82      1.4  bouyer #define CMD_DMA			0x00
     83      1.4  bouyer #define CMD_DMA_MULTIPLE	0x01
     84  1.6.4.2  bouyer #define CMD_DMA_LINE		0x03
     85  1.6.4.2  bouyer /* the followings bits are only for 0646U/646U2/648/649 */
     86  1.6.4.2  bouyer #define CMD_DMA_IRQ(chan) 	(0x4 << (chan))
     87  1.6.4.2  bouyer #define CMD_DMA_IRQ_DIS(chan) 	(0x10 << (chan))
     88  1.6.4.2  bouyer #define CMD_DMA_RST		0x40
     89  1.6.4.1  bouyer 
     90  1.6.4.2  bouyer /* the followings are only for 0646U/646U2/648/649 */
     91  1.6.4.1  bouyer /* busmaster control/status register */
     92  1.6.4.1  bouyer #define CMD_BICSR	0x79
     93  1.6.4.1  bouyer #define CMD_BICSR_80(chan)	(0x01 << (chan))
     94  1.6.4.1  bouyer /* Ultra/DMA timings reg */
     95  1.6.4.1  bouyer #define CMD_UDMATIM(channel)	(0x73 + (8 * (channel)))
     96  1.6.4.1  bouyer #define CMD_UDMATIM_UDMA(drive)	(0x01 << (drive))
     97  1.6.4.1  bouyer #define CMD_UDMATIM_UDMA33(drive) (0x04 << (drive))
     98  1.6.4.1  bouyer #define CMD_UDMATIM_TIM_MASK	0x3
     99  1.6.4.1  bouyer #define CMD_UDMATIM_TIM_OFF(drive) (4 + ((drive) * 2))
    100  1.6.4.4      he static int8_t cmd0646_9_tim_udma[] = {0x03, 0x02, 0x01, 0x02, 0x01, 0x00};
    101      1.2  bouyer 
    102      1.3  bouyer /*
    103  1.6.4.1  bouyer  * timings values for the 0643/6/8/9
    104      1.3  bouyer  * for all dma_mode we have to have
    105      1.3  bouyer  * DMA_timings(dma_mode) >= PIO_timings(dma_mode + 2)
    106      1.3  bouyer  */
    107  1.6.4.1  bouyer static int8_t cmd0643_9_data_tim_pio[] = {0xA9, 0x57, 0x44, 0x32, 0x3F};
    108  1.6.4.1  bouyer static int8_t cmd0643_9_data_tim_dma[] = {0x87, 0x32, 0x3F};
    109