pciide_common.c revision 1.14.2.6 1 1.14.2.6 skrll /* $NetBSD: pciide_common.c,v 1.14.2.6 2004/11/29 07:24:17 skrll Exp $ */
2 1.14.2.2 skrll
3 1.14.2.2 skrll
4 1.14.2.2 skrll /*
5 1.14.2.2 skrll * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
6 1.14.2.2 skrll *
7 1.14.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.14.2.2 skrll * modification, are permitted provided that the following conditions
9 1.14.2.2 skrll * are met:
10 1.14.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.14.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.14.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.14.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.14.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.14.2.2 skrll * 3. All advertising materials mentioning features or use of this software
16 1.14.2.2 skrll * must display the following acknowledgement:
17 1.14.2.2 skrll * This product includes software developed by Manuel Bouyer.
18 1.14.2.2 skrll * 4. Neither the name of the University nor the names of its contributors
19 1.14.2.2 skrll * may be used to endorse or promote products derived from this software
20 1.14.2.2 skrll * without specific prior written permission.
21 1.14.2.2 skrll *
22 1.14.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.14.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.14.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.14.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.14.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.14.2.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.14.2.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.14.2.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.14.2.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.14.2.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.14.2.2 skrll *
33 1.14.2.2 skrll */
34 1.14.2.2 skrll
35 1.14.2.2 skrll
36 1.14.2.2 skrll /*
37 1.14.2.2 skrll * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
38 1.14.2.2 skrll *
39 1.14.2.2 skrll * Redistribution and use in source and binary forms, with or without
40 1.14.2.2 skrll * modification, are permitted provided that the following conditions
41 1.14.2.2 skrll * are met:
42 1.14.2.2 skrll * 1. Redistributions of source code must retain the above copyright
43 1.14.2.2 skrll * notice, this list of conditions and the following disclaimer.
44 1.14.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
45 1.14.2.2 skrll * notice, this list of conditions and the following disclaimer in the
46 1.14.2.2 skrll * documentation and/or other materials provided with the distribution.
47 1.14.2.2 skrll * 3. All advertising materials mentioning features or use of this software
48 1.14.2.2 skrll * must display the following acknowledgement:
49 1.14.2.2 skrll * This product includes software developed by Christopher G. Demetriou
50 1.14.2.2 skrll * for the NetBSD Project.
51 1.14.2.2 skrll * 4. The name of the author may not be used to endorse or promote products
52 1.14.2.2 skrll * derived from this software without specific prior written permission
53 1.14.2.2 skrll *
54 1.14.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.14.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.14.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.14.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.14.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.14.2.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.14.2.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.14.2.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.14.2.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.14.2.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.14.2.2 skrll */
65 1.14.2.2 skrll
66 1.14.2.2 skrll /*
67 1.14.2.2 skrll * PCI IDE controller driver.
68 1.14.2.2 skrll *
69 1.14.2.2 skrll * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
70 1.14.2.2 skrll * sys/dev/pci/ppb.c, revision 1.16).
71 1.14.2.2 skrll *
72 1.14.2.2 skrll * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
73 1.14.2.2 skrll * "Programming Interface for Bus Master IDE Controller, Revision 1.0
74 1.14.2.2 skrll * 5/16/94" from the PCI SIG.
75 1.14.2.2 skrll *
76 1.14.2.2 skrll */
77 1.14.2.2 skrll
78 1.14.2.2 skrll #include <sys/cdefs.h>
79 1.14.2.6 skrll __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.14.2.6 2004/11/29 07:24:17 skrll Exp $");
80 1.14.2.2 skrll
81 1.14.2.2 skrll #include <sys/param.h>
82 1.14.2.2 skrll #include <sys/malloc.h>
83 1.14.2.2 skrll
84 1.14.2.2 skrll #include <uvm/uvm_extern.h>
85 1.14.2.2 skrll
86 1.14.2.2 skrll #include <dev/pci/pcireg.h>
87 1.14.2.2 skrll #include <dev/pci/pcivar.h>
88 1.14.2.2 skrll #include <dev/pci/pcidevs.h>
89 1.14.2.2 skrll #include <dev/pci/pciidereg.h>
90 1.14.2.2 skrll #include <dev/pci/pciidevar.h>
91 1.14.2.2 skrll
92 1.14.2.2 skrll #include <dev/ic/wdcreg.h>
93 1.14.2.2 skrll
94 1.14.2.3 skrll #ifdef ATADEBUG
95 1.14.2.3 skrll int atadebug_pciide_mask = 0;
96 1.14.2.2 skrll #endif
97 1.14.2.2 skrll
98 1.14.2.2 skrll static const char dmaerrfmt[] =
99 1.14.2.2 skrll "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
100 1.14.2.2 skrll
101 1.14.2.2 skrll /* Default product description for devices not known from this controller */
102 1.14.2.2 skrll const struct pciide_product_desc default_product_desc = {
103 1.14.2.2 skrll 0,
104 1.14.2.2 skrll 0,
105 1.14.2.2 skrll "Generic PCI IDE controller",
106 1.14.2.2 skrll default_chip_map,
107 1.14.2.2 skrll };
108 1.14.2.2 skrll
109 1.14.2.2 skrll const struct pciide_product_desc *
110 1.14.2.2 skrll pciide_lookup_product(id, pp)
111 1.14.2.2 skrll pcireg_t id;
112 1.14.2.2 skrll const struct pciide_product_desc *pp;
113 1.14.2.2 skrll {
114 1.14.2.2 skrll for (; pp->chip_map != NULL; pp++)
115 1.14.2.2 skrll if (PCI_PRODUCT(id) == pp->ide_product)
116 1.14.2.2 skrll break;
117 1.14.2.2 skrll
118 1.14.2.2 skrll if (pp->chip_map == NULL)
119 1.14.2.2 skrll return NULL;
120 1.14.2.2 skrll return pp;
121 1.14.2.2 skrll }
122 1.14.2.2 skrll
123 1.14.2.2 skrll void
124 1.14.2.2 skrll pciide_common_attach(sc, pa, pp)
125 1.14.2.2 skrll struct pciide_softc *sc;
126 1.14.2.2 skrll struct pci_attach_args *pa;
127 1.14.2.2 skrll const struct pciide_product_desc *pp;
128 1.14.2.2 skrll {
129 1.14.2.2 skrll pci_chipset_tag_t pc = pa->pa_pc;
130 1.14.2.2 skrll pcitag_t tag = pa->pa_tag;
131 1.14.2.2 skrll pcireg_t csr;
132 1.14.2.2 skrll char devinfo[256];
133 1.14.2.2 skrll const char *displaydev;
134 1.14.2.2 skrll
135 1.14.2.2 skrll aprint_naive(": disk controller\n");
136 1.14.2.2 skrll aprint_normal("\n");
137 1.14.2.2 skrll
138 1.14.2.2 skrll sc->sc_pci_id = pa->pa_id;
139 1.14.2.2 skrll if (pp == NULL) {
140 1.14.2.2 skrll /* should only happen for generic pciide devices */
141 1.14.2.2 skrll sc->sc_pp = &default_product_desc;
142 1.14.2.2 skrll pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
143 1.14.2.2 skrll displaydev = devinfo;
144 1.14.2.2 skrll } else {
145 1.14.2.2 skrll sc->sc_pp = pp;
146 1.14.2.2 skrll displaydev = sc->sc_pp->ide_name;
147 1.14.2.2 skrll }
148 1.14.2.2 skrll
149 1.14.2.2 skrll /* if displaydev == NULL, printf is done in chip-specific map */
150 1.14.2.2 skrll if (displaydev)
151 1.14.2.2 skrll aprint_normal("%s: %s (rev. 0x%02x)\n",
152 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, displaydev,
153 1.14.2.2 skrll PCI_REVISION(pa->pa_class));
154 1.14.2.2 skrll
155 1.14.2.2 skrll sc->sc_pc = pa->pa_pc;
156 1.14.2.2 skrll sc->sc_tag = pa->pa_tag;
157 1.14.2.2 skrll
158 1.14.2.2 skrll /* Set up DMA defaults; these might be adjusted by chip_map. */
159 1.14.2.2 skrll sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
160 1.14.2.2 skrll sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
161 1.14.2.2 skrll
162 1.14.2.3 skrll #ifdef ATADEBUG
163 1.14.2.3 skrll if (atadebug_pciide_mask & DEBUG_PROBE)
164 1.14.2.2 skrll pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
165 1.14.2.2 skrll #endif
166 1.14.2.2 skrll sc->sc_pp->chip_map(sc, pa);
167 1.14.2.2 skrll
168 1.14.2.2 skrll if (sc->sc_dma_ok) {
169 1.14.2.2 skrll csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
170 1.14.2.2 skrll csr |= PCI_COMMAND_MASTER_ENABLE;
171 1.14.2.2 skrll pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
172 1.14.2.2 skrll }
173 1.14.2.3 skrll ATADEBUG_PRINT(("pciide: command/status register=%x\n",
174 1.14.2.2 skrll pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
175 1.14.2.2 skrll }
176 1.14.2.2 skrll
177 1.14.2.2 skrll /* tell whether the chip is enabled or not */
178 1.14.2.2 skrll int
179 1.14.2.2 skrll pciide_chipen(sc, pa)
180 1.14.2.2 skrll struct pciide_softc *sc;
181 1.14.2.2 skrll struct pci_attach_args *pa;
182 1.14.2.2 skrll {
183 1.14.2.2 skrll pcireg_t csr;
184 1.14.2.2 skrll
185 1.14.2.2 skrll if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
186 1.14.2.2 skrll csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
187 1.14.2.2 skrll PCI_COMMAND_STATUS_REG);
188 1.14.2.2 skrll aprint_normal("%s: device disabled (at %s)\n",
189 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
190 1.14.2.2 skrll (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
191 1.14.2.2 skrll "device" : "bridge");
192 1.14.2.2 skrll return 0;
193 1.14.2.2 skrll }
194 1.14.2.2 skrll return 1;
195 1.14.2.2 skrll }
196 1.14.2.2 skrll
197 1.14.2.2 skrll void
198 1.14.2.2 skrll pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
199 1.14.2.2 skrll struct pci_attach_args *pa;
200 1.14.2.2 skrll struct pciide_channel *cp;
201 1.14.2.2 skrll int compatchan;
202 1.14.2.2 skrll bus_size_t *cmdsizep, *ctlsizep;
203 1.14.2.2 skrll {
204 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
205 1.14.2.3 skrll struct ata_channel *wdc_cp = &cp->ata_channel;
206 1.14.2.3 skrll struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
207 1.14.2.2 skrll int i;
208 1.14.2.2 skrll
209 1.14.2.2 skrll cp->compat = 1;
210 1.14.2.2 skrll *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
211 1.14.2.2 skrll *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
212 1.14.2.2 skrll
213 1.14.2.3 skrll wdr->cmd_iot = pa->pa_iot;
214 1.14.2.3 skrll if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
215 1.14.2.3 skrll PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
216 1.14.2.2 skrll aprint_error("%s: couldn't map %s channel cmd regs\n",
217 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
218 1.14.2.2 skrll goto bad;
219 1.14.2.2 skrll }
220 1.14.2.2 skrll
221 1.14.2.3 skrll wdr->ctl_iot = pa->pa_iot;
222 1.14.2.3 skrll if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
223 1.14.2.3 skrll PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
224 1.14.2.2 skrll aprint_error("%s: couldn't map %s channel ctl regs\n",
225 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
226 1.14.2.3 skrll bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
227 1.14.2.2 skrll PCIIDE_COMPAT_CMD_SIZE);
228 1.14.2.2 skrll goto bad;
229 1.14.2.2 skrll }
230 1.14.2.2 skrll
231 1.14.2.2 skrll for (i = 0; i < WDC_NREG; i++) {
232 1.14.2.3 skrll if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
233 1.14.2.3 skrll i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
234 1.14.2.2 skrll aprint_error("%s: couldn't subregion %s channel "
235 1.14.2.2 skrll "cmd regs\n",
236 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
237 1.14.2.2 skrll goto bad;
238 1.14.2.2 skrll }
239 1.14.2.2 skrll }
240 1.14.2.2 skrll wdc_init_shadow_regs(wdc_cp);
241 1.14.2.3 skrll wdr->data32iot = wdr->cmd_iot;
242 1.14.2.3 skrll wdr->data32ioh = wdr->cmd_iohs[0];
243 1.14.2.2 skrll return;
244 1.14.2.2 skrll
245 1.14.2.2 skrll bad:
246 1.14.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
247 1.14.2.2 skrll return;
248 1.14.2.2 skrll }
249 1.14.2.2 skrll
250 1.14.2.2 skrll void
251 1.14.2.2 skrll pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
252 1.14.2.2 skrll struct pci_attach_args * pa;
253 1.14.2.2 skrll struct pciide_channel *cp;
254 1.14.2.2 skrll bus_size_t *cmdsizep, *ctlsizep;
255 1.14.2.2 skrll int (*pci_intr) __P((void *));
256 1.14.2.2 skrll {
257 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
258 1.14.2.3 skrll struct ata_channel *wdc_cp = &cp->ata_channel;
259 1.14.2.3 skrll struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
260 1.14.2.2 skrll const char *intrstr;
261 1.14.2.2 skrll pci_intr_handle_t intrhandle;
262 1.14.2.2 skrll int i;
263 1.14.2.2 skrll
264 1.14.2.2 skrll cp->compat = 0;
265 1.14.2.2 skrll
266 1.14.2.2 skrll if (sc->sc_pci_ih == NULL) {
267 1.14.2.2 skrll if (pci_intr_map(pa, &intrhandle) != 0) {
268 1.14.2.2 skrll aprint_error("%s: couldn't map native-PCI interrupt\n",
269 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
270 1.14.2.2 skrll goto bad;
271 1.14.2.2 skrll }
272 1.14.2.2 skrll intrstr = pci_intr_string(pa->pa_pc, intrhandle);
273 1.14.2.2 skrll sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
274 1.14.2.2 skrll intrhandle, IPL_BIO, pci_intr, sc);
275 1.14.2.2 skrll if (sc->sc_pci_ih != NULL) {
276 1.14.2.2 skrll aprint_normal("%s: using %s for native-PCI interrupt\n",
277 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
278 1.14.2.2 skrll intrstr ? intrstr : "unknown interrupt");
279 1.14.2.2 skrll } else {
280 1.14.2.2 skrll aprint_error(
281 1.14.2.2 skrll "%s: couldn't establish native-PCI interrupt",
282 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
283 1.14.2.2 skrll if (intrstr != NULL)
284 1.14.2.2 skrll aprint_normal(" at %s", intrstr);
285 1.14.2.2 skrll aprint_normal("\n");
286 1.14.2.2 skrll goto bad;
287 1.14.2.2 skrll }
288 1.14.2.2 skrll }
289 1.14.2.2 skrll cp->ih = sc->sc_pci_ih;
290 1.14.2.2 skrll if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
291 1.14.2.2 skrll PCI_MAPREG_TYPE_IO, 0,
292 1.14.2.3 skrll &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
293 1.14.2.2 skrll aprint_error("%s: couldn't map %s channel cmd regs\n",
294 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
295 1.14.2.2 skrll goto bad;
296 1.14.2.2 skrll }
297 1.14.2.2 skrll
298 1.14.2.2 skrll if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
299 1.14.2.2 skrll PCI_MAPREG_TYPE_IO, 0,
300 1.14.2.3 skrll &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
301 1.14.2.2 skrll aprint_error("%s: couldn't map %s channel ctl regs\n",
302 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
303 1.14.2.3 skrll bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
304 1.14.2.2 skrll *cmdsizep);
305 1.14.2.2 skrll goto bad;
306 1.14.2.2 skrll }
307 1.14.2.2 skrll /*
308 1.14.2.2 skrll * In native mode, 4 bytes of I/O space are mapped for the control
309 1.14.2.2 skrll * register, the control register is at offset 2. Pass the generic
310 1.14.2.2 skrll * code a handle for only one byte at the right offset.
311 1.14.2.2 skrll */
312 1.14.2.3 skrll if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
313 1.14.2.3 skrll &wdr->ctl_ioh) != 0) {
314 1.14.2.2 skrll aprint_error("%s: unable to subregion %s channel ctl regs\n",
315 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
316 1.14.2.3 skrll bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
317 1.14.2.2 skrll *cmdsizep);
318 1.14.2.3 skrll bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
319 1.14.2.2 skrll goto bad;
320 1.14.2.2 skrll }
321 1.14.2.2 skrll
322 1.14.2.2 skrll for (i = 0; i < WDC_NREG; i++) {
323 1.14.2.3 skrll if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
324 1.14.2.3 skrll i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
325 1.14.2.2 skrll aprint_error("%s: couldn't subregion %s channel "
326 1.14.2.2 skrll "cmd regs\n",
327 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
328 1.14.2.2 skrll goto bad;
329 1.14.2.2 skrll }
330 1.14.2.2 skrll }
331 1.14.2.2 skrll wdc_init_shadow_regs(wdc_cp);
332 1.14.2.3 skrll wdr->data32iot = wdr->cmd_iot;
333 1.14.2.3 skrll wdr->data32ioh = wdr->cmd_iohs[0];
334 1.14.2.2 skrll return;
335 1.14.2.2 skrll
336 1.14.2.2 skrll bad:
337 1.14.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
338 1.14.2.2 skrll return;
339 1.14.2.2 skrll }
340 1.14.2.2 skrll
341 1.14.2.2 skrll void
342 1.14.2.2 skrll pciide_mapreg_dma(sc, pa)
343 1.14.2.2 skrll struct pciide_softc *sc;
344 1.14.2.2 skrll struct pci_attach_args *pa;
345 1.14.2.2 skrll {
346 1.14.2.2 skrll pcireg_t maptype;
347 1.14.2.2 skrll bus_addr_t addr;
348 1.14.2.2 skrll struct pciide_channel *pc;
349 1.14.2.2 skrll int reg, chan;
350 1.14.2.2 skrll bus_size_t size;
351 1.14.2.2 skrll
352 1.14.2.2 skrll /*
353 1.14.2.2 skrll * Map DMA registers
354 1.14.2.2 skrll *
355 1.14.2.2 skrll * Note that sc_dma_ok is the right variable to test to see if
356 1.14.2.2 skrll * DMA can be done. If the interface doesn't support DMA,
357 1.14.2.2 skrll * sc_dma_ok will never be non-zero. If the DMA regs couldn't
358 1.14.2.2 skrll * be mapped, it'll be zero. I.e., sc_dma_ok will only be
359 1.14.2.2 skrll * non-zero if the interface supports DMA and the registers
360 1.14.2.2 skrll * could be mapped.
361 1.14.2.2 skrll *
362 1.14.2.2 skrll * XXX Note that despite the fact that the Bus Master IDE specs
363 1.14.2.2 skrll * XXX say that "The bus master IDE function uses 16 bytes of IO
364 1.14.2.2 skrll * XXX space," some controllers (at least the United
365 1.14.2.2 skrll * XXX Microelectronics UM8886BF) place it in memory space.
366 1.14.2.2 skrll */
367 1.14.2.2 skrll maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
368 1.14.2.2 skrll PCIIDE_REG_BUS_MASTER_DMA);
369 1.14.2.2 skrll
370 1.14.2.2 skrll switch (maptype) {
371 1.14.2.2 skrll case PCI_MAPREG_TYPE_IO:
372 1.14.2.2 skrll sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
373 1.14.2.2 skrll PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
374 1.14.2.2 skrll &addr, NULL, NULL) == 0);
375 1.14.2.2 skrll if (sc->sc_dma_ok == 0) {
376 1.14.2.2 skrll aprint_normal(
377 1.14.2.2 skrll ", but unused (couldn't query registers)");
378 1.14.2.2 skrll break;
379 1.14.2.2 skrll }
380 1.14.2.2 skrll if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
381 1.14.2.2 skrll && addr >= 0x10000) {
382 1.14.2.2 skrll sc->sc_dma_ok = 0;
383 1.14.2.2 skrll aprint_normal(
384 1.14.2.2 skrll ", but unused (registers at unsafe address "
385 1.14.2.2 skrll "%#lx)", (unsigned long)addr);
386 1.14.2.2 skrll break;
387 1.14.2.2 skrll }
388 1.14.2.2 skrll /* FALLTHROUGH */
389 1.14.2.2 skrll
390 1.14.2.2 skrll case PCI_MAPREG_MEM_TYPE_32BIT:
391 1.14.2.2 skrll sc->sc_dma_ok = (pci_mapreg_map(pa,
392 1.14.2.2 skrll PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
393 1.14.2.2 skrll &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
394 1.14.2.2 skrll sc->sc_dmat = pa->pa_dmat;
395 1.14.2.2 skrll if (sc->sc_dma_ok == 0) {
396 1.14.2.2 skrll aprint_normal(", but unused (couldn't map registers)");
397 1.14.2.2 skrll } else {
398 1.14.2.2 skrll sc->sc_wdcdev.dma_arg = sc;
399 1.14.2.2 skrll sc->sc_wdcdev.dma_init = pciide_dma_init;
400 1.14.2.2 skrll sc->sc_wdcdev.dma_start = pciide_dma_start;
401 1.14.2.2 skrll sc->sc_wdcdev.dma_finish = pciide_dma_finish;
402 1.14.2.2 skrll }
403 1.14.2.2 skrll
404 1.14.2.3 skrll if (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags &
405 1.14.2.2 skrll PCIIDE_OPTIONS_NODMA) {
406 1.14.2.2 skrll aprint_normal(
407 1.14.2.2 skrll ", but unused (forced off by config file)");
408 1.14.2.2 skrll sc->sc_dma_ok = 0;
409 1.14.2.2 skrll }
410 1.14.2.2 skrll break;
411 1.14.2.2 skrll
412 1.14.2.2 skrll default:
413 1.14.2.2 skrll sc->sc_dma_ok = 0;
414 1.14.2.2 skrll aprint_normal(
415 1.14.2.2 skrll ", but unsupported register maptype (0x%x)", maptype);
416 1.14.2.2 skrll }
417 1.14.2.2 skrll
418 1.14.2.2 skrll if (sc->sc_dma_ok == 0)
419 1.14.2.2 skrll return;
420 1.14.2.2 skrll
421 1.14.2.2 skrll /*
422 1.14.2.2 skrll * Set up the default handles for the DMA registers.
423 1.14.2.2 skrll * Just reserve 32 bits for each handle, unless space
424 1.14.2.2 skrll * doesn't permit it.
425 1.14.2.2 skrll */
426 1.14.2.2 skrll for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
427 1.14.2.2 skrll pc = &sc->pciide_channels[chan];
428 1.14.2.2 skrll for (reg = 0; reg < IDEDMA_NREGS; reg++) {
429 1.14.2.2 skrll size = 4;
430 1.14.2.2 skrll if (size > (IDEDMA_SCH_OFFSET - reg))
431 1.14.2.2 skrll size = IDEDMA_SCH_OFFSET - reg;
432 1.14.2.2 skrll if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
433 1.14.2.2 skrll IDEDMA_SCH_OFFSET * chan + reg, size,
434 1.14.2.2 skrll &pc->dma_iohs[reg]) != 0) {
435 1.14.2.2 skrll sc->sc_dma_ok = 0;
436 1.14.2.2 skrll aprint_normal(", but can't subregion offset %d "
437 1.14.2.2 skrll "size %lu", reg, (u_long)size);
438 1.14.2.2 skrll return;
439 1.14.2.2 skrll }
440 1.14.2.2 skrll }
441 1.14.2.2 skrll }
442 1.14.2.2 skrll }
443 1.14.2.2 skrll
444 1.14.2.2 skrll int
445 1.14.2.2 skrll pciide_compat_intr(arg)
446 1.14.2.2 skrll void *arg;
447 1.14.2.2 skrll {
448 1.14.2.2 skrll struct pciide_channel *cp = arg;
449 1.14.2.2 skrll
450 1.14.2.2 skrll #ifdef DIAGNOSTIC
451 1.14.2.2 skrll /* should only be called for a compat channel */
452 1.14.2.2 skrll if (cp->compat == 0)
453 1.14.2.2 skrll panic("pciide compat intr called for non-compat chan %p", cp);
454 1.14.2.2 skrll #endif
455 1.14.2.3 skrll return (wdcintr(&cp->ata_channel));
456 1.14.2.2 skrll }
457 1.14.2.2 skrll
458 1.14.2.2 skrll int
459 1.14.2.2 skrll pciide_pci_intr(arg)
460 1.14.2.2 skrll void *arg;
461 1.14.2.2 skrll {
462 1.14.2.2 skrll struct pciide_softc *sc = arg;
463 1.14.2.2 skrll struct pciide_channel *cp;
464 1.14.2.3 skrll struct ata_channel *wdc_cp;
465 1.14.2.2 skrll int i, rv, crv;
466 1.14.2.2 skrll
467 1.14.2.2 skrll rv = 0;
468 1.14.2.3 skrll for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
469 1.14.2.2 skrll cp = &sc->pciide_channels[i];
470 1.14.2.3 skrll wdc_cp = &cp->ata_channel;
471 1.14.2.2 skrll
472 1.14.2.2 skrll /* If a compat channel skip. */
473 1.14.2.2 skrll if (cp->compat)
474 1.14.2.2 skrll continue;
475 1.14.2.2 skrll /* if this channel not waiting for intr, skip */
476 1.14.2.3 skrll if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
477 1.14.2.2 skrll continue;
478 1.14.2.2 skrll
479 1.14.2.2 skrll crv = wdcintr(wdc_cp);
480 1.14.2.2 skrll if (crv == 0)
481 1.14.2.2 skrll ; /* leave rv alone */
482 1.14.2.2 skrll else if (crv == 1)
483 1.14.2.2 skrll rv = 1; /* claim the intr */
484 1.14.2.2 skrll else if (rv == 0) /* crv should be -1 in this case */
485 1.14.2.2 skrll rv = crv; /* if we've done no better, take it */
486 1.14.2.2 skrll }
487 1.14.2.2 skrll return (rv);
488 1.14.2.2 skrll }
489 1.14.2.2 skrll
490 1.14.2.2 skrll void
491 1.14.2.2 skrll pciide_channel_dma_setup(cp)
492 1.14.2.2 skrll struct pciide_channel *cp;
493 1.14.2.2 skrll {
494 1.14.2.3 skrll int drive, s;
495 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
496 1.14.2.2 skrll struct ata_drive_datas *drvp;
497 1.14.2.2 skrll
498 1.14.2.3 skrll KASSERT(cp->ata_channel.ch_ndrive != 0);
499 1.14.2.3 skrll
500 1.14.2.3 skrll for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
501 1.14.2.3 skrll drvp = &cp->ata_channel.ch_drive[drive];
502 1.14.2.2 skrll /* If no drive, skip */
503 1.14.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
504 1.14.2.2 skrll continue;
505 1.14.2.2 skrll /* setup DMA if needed */
506 1.14.2.2 skrll if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
507 1.14.2.2 skrll (drvp->drive_flags & DRIVE_UDMA) == 0) ||
508 1.14.2.2 skrll sc->sc_dma_ok == 0) {
509 1.14.2.3 skrll s = splbio();
510 1.14.2.2 skrll drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
511 1.14.2.3 skrll splx(s);
512 1.14.2.2 skrll continue;
513 1.14.2.2 skrll }
514 1.14.2.3 skrll if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
515 1.14.2.2 skrll drive) != 0) {
516 1.14.2.2 skrll /* Abort DMA setup */
517 1.14.2.3 skrll s = splbio();
518 1.14.2.2 skrll drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
519 1.14.2.3 skrll splx(s);
520 1.14.2.2 skrll continue;
521 1.14.2.2 skrll }
522 1.14.2.2 skrll }
523 1.14.2.2 skrll }
524 1.14.2.2 skrll
525 1.14.2.2 skrll int
526 1.14.2.2 skrll pciide_dma_table_setup(sc, channel, drive)
527 1.14.2.2 skrll struct pciide_softc *sc;
528 1.14.2.2 skrll int channel, drive;
529 1.14.2.2 skrll {
530 1.14.2.2 skrll bus_dma_segment_t seg;
531 1.14.2.2 skrll int error, rseg;
532 1.14.2.2 skrll const bus_size_t dma_table_size =
533 1.14.2.2 skrll sizeof(struct idedma_table) * NIDEDMA_TABLES;
534 1.14.2.2 skrll struct pciide_dma_maps *dma_maps =
535 1.14.2.2 skrll &sc->pciide_channels[channel].dma_maps[drive];
536 1.14.2.2 skrll
537 1.14.2.2 skrll /* If table was already allocated, just return */
538 1.14.2.2 skrll if (dma_maps->dma_table)
539 1.14.2.2 skrll return 0;
540 1.14.2.2 skrll
541 1.14.2.2 skrll /* Allocate memory for the DMA tables and map it */
542 1.14.2.2 skrll if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
543 1.14.2.2 skrll IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
544 1.14.2.2 skrll BUS_DMA_NOWAIT)) != 0) {
545 1.14.2.3 skrll aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
546 1.14.2.3 skrll channel, "allocate", drive, error);
547 1.14.2.2 skrll return error;
548 1.14.2.2 skrll }
549 1.14.2.2 skrll if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
550 1.14.2.2 skrll dma_table_size,
551 1.14.2.2 skrll (caddr_t *)&dma_maps->dma_table,
552 1.14.2.2 skrll BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
553 1.14.2.3 skrll aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
554 1.14.2.3 skrll channel, "map", drive, error);
555 1.14.2.2 skrll return error;
556 1.14.2.2 skrll }
557 1.14.2.3 skrll ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
558 1.14.2.2 skrll "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
559 1.14.2.2 skrll (unsigned long)seg.ds_addr), DEBUG_PROBE);
560 1.14.2.2 skrll /* Create and load table DMA map for this disk */
561 1.14.2.2 skrll if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
562 1.14.2.2 skrll 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
563 1.14.2.2 skrll &dma_maps->dmamap_table)) != 0) {
564 1.14.2.3 skrll aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
565 1.14.2.3 skrll channel, "create", drive, error);
566 1.14.2.2 skrll return error;
567 1.14.2.2 skrll }
568 1.14.2.2 skrll if ((error = bus_dmamap_load(sc->sc_dmat,
569 1.14.2.2 skrll dma_maps->dmamap_table,
570 1.14.2.2 skrll dma_maps->dma_table,
571 1.14.2.2 skrll dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
572 1.14.2.3 skrll aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
573 1.14.2.3 skrll channel, "load", drive, error);
574 1.14.2.2 skrll return error;
575 1.14.2.2 skrll }
576 1.14.2.3 skrll ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
577 1.14.2.2 skrll (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
578 1.14.2.2 skrll DEBUG_PROBE);
579 1.14.2.2 skrll /* Create a xfer DMA map for this drive */
580 1.14.2.2 skrll if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
581 1.14.2.2 skrll NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
582 1.14.2.2 skrll BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
583 1.14.2.2 skrll &dma_maps->dmamap_xfer)) != 0) {
584 1.14.2.3 skrll aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
585 1.14.2.3 skrll channel, "create xfer", drive, error);
586 1.14.2.2 skrll return error;
587 1.14.2.2 skrll }
588 1.14.2.2 skrll return 0;
589 1.14.2.2 skrll }
590 1.14.2.2 skrll
591 1.14.2.2 skrll int
592 1.14.2.6 skrll pciide_dma_dmamap_setup(sc, channel, drive, databuf, datalen, flags)
593 1.14.2.6 skrll struct pciide_softc *sc;
594 1.14.2.2 skrll int channel, drive;
595 1.14.2.2 skrll void *databuf;
596 1.14.2.2 skrll size_t datalen;
597 1.14.2.2 skrll int flags;
598 1.14.2.2 skrll {
599 1.14.2.2 skrll int error, seg;
600 1.14.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
601 1.14.2.2 skrll struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
602 1.14.2.2 skrll
603 1.14.2.2 skrll error = bus_dmamap_load(sc->sc_dmat,
604 1.14.2.2 skrll dma_maps->dmamap_xfer,
605 1.14.2.2 skrll databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
606 1.14.2.2 skrll ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
607 1.14.2.2 skrll if (error) {
608 1.14.2.3 skrll printf(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
609 1.14.2.3 skrll channel, "load xfer", drive, error);
610 1.14.2.2 skrll return error;
611 1.14.2.2 skrll }
612 1.14.2.2 skrll
613 1.14.2.2 skrll bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
614 1.14.2.2 skrll dma_maps->dmamap_xfer->dm_mapsize,
615 1.14.2.2 skrll (flags & WDC_DMA_READ) ?
616 1.14.2.2 skrll BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
617 1.14.2.2 skrll
618 1.14.2.2 skrll for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
619 1.14.2.2 skrll #ifdef DIAGNOSTIC
620 1.14.2.2 skrll /* A segment must not cross a 64k boundary */
621 1.14.2.2 skrll {
622 1.14.2.2 skrll u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
623 1.14.2.2 skrll u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
624 1.14.2.2 skrll if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
625 1.14.2.2 skrll ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
626 1.14.2.2 skrll printf("pciide_dma: segment %d physical addr 0x%lx"
627 1.14.2.2 skrll " len 0x%lx not properly aligned\n",
628 1.14.2.2 skrll seg, phys, len);
629 1.14.2.2 skrll panic("pciide_dma: buf align");
630 1.14.2.2 skrll }
631 1.14.2.2 skrll }
632 1.14.2.2 skrll #endif
633 1.14.2.2 skrll dma_maps->dma_table[seg].base_addr =
634 1.14.2.2 skrll htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
635 1.14.2.2 skrll dma_maps->dma_table[seg].byte_count =
636 1.14.2.2 skrll htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
637 1.14.2.2 skrll IDEDMA_BYTE_COUNT_MASK);
638 1.14.2.3 skrll ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
639 1.14.2.2 skrll seg, le32toh(dma_maps->dma_table[seg].byte_count),
640 1.14.2.2 skrll le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
641 1.14.2.2 skrll
642 1.14.2.2 skrll }
643 1.14.2.2 skrll dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
644 1.14.2.2 skrll htole32(IDEDMA_BYTE_COUNT_EOT);
645 1.14.2.2 skrll
646 1.14.2.2 skrll bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
647 1.14.2.2 skrll dma_maps->dmamap_table->dm_mapsize,
648 1.14.2.2 skrll BUS_DMASYNC_PREWRITE);
649 1.14.2.2 skrll
650 1.14.2.2 skrll #ifdef DIAGNOSTIC
651 1.14.2.2 skrll if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
652 1.14.2.6 skrll printf("pciide_dma_dmamap_setup: addr 0x%lx "
653 1.14.2.6 skrll "not properly aligned\n",
654 1.14.2.2 skrll (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
655 1.14.2.2 skrll panic("pciide_dma_init: table align");
656 1.14.2.2 skrll }
657 1.14.2.2 skrll #endif
658 1.14.2.6 skrll /* remember flags */
659 1.14.2.6 skrll dma_maps->dma_flags = flags;
660 1.14.2.6 skrll
661 1.14.2.6 skrll return 0;
662 1.14.2.6 skrll }
663 1.14.2.6 skrll
664 1.14.2.6 skrll int
665 1.14.2.6 skrll pciide_dma_init(v, channel, drive, databuf, datalen, flags)
666 1.14.2.6 skrll void *v;
667 1.14.2.6 skrll int channel, drive;
668 1.14.2.6 skrll void *databuf;
669 1.14.2.6 skrll size_t datalen;
670 1.14.2.6 skrll int flags;
671 1.14.2.6 skrll {
672 1.14.2.6 skrll struct pciide_softc *sc = v;
673 1.14.2.6 skrll int error;
674 1.14.2.6 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
675 1.14.2.6 skrll struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
676 1.14.2.2 skrll
677 1.14.2.6 skrll if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
678 1.14.2.6 skrll databuf, datalen, flags)) != 0)
679 1.14.2.6 skrll return error;
680 1.14.2.6 skrll /* Maps are ready. Start DMA function */
681 1.14.2.2 skrll /* Clear status bits */
682 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
683 1.14.2.2 skrll bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
684 1.14.2.2 skrll /* Write table addr */
685 1.14.2.2 skrll bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
686 1.14.2.2 skrll dma_maps->dmamap_table->dm_segs[0].ds_addr);
687 1.14.2.2 skrll /* set read/write */
688 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
689 1.14.2.2 skrll ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
690 1.14.2.2 skrll return 0;
691 1.14.2.2 skrll }
692 1.14.2.2 skrll
693 1.14.2.2 skrll void
694 1.14.2.2 skrll pciide_dma_start(v, channel, drive)
695 1.14.2.2 skrll void *v;
696 1.14.2.2 skrll int channel, drive;
697 1.14.2.2 skrll {
698 1.14.2.2 skrll struct pciide_softc *sc = v;
699 1.14.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
700 1.14.2.2 skrll
701 1.14.2.3 skrll ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
702 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
703 1.14.2.2 skrll bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
704 1.14.2.2 skrll | IDEDMA_CMD_START);
705 1.14.2.2 skrll }
706 1.14.2.2 skrll
707 1.14.2.2 skrll int
708 1.14.2.2 skrll pciide_dma_finish(v, channel, drive, force)
709 1.14.2.2 skrll void *v;
710 1.14.2.2 skrll int channel, drive;
711 1.14.2.2 skrll int force;
712 1.14.2.2 skrll {
713 1.14.2.2 skrll struct pciide_softc *sc = v;
714 1.14.2.2 skrll u_int8_t status;
715 1.14.2.2 skrll int error = 0;
716 1.14.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
717 1.14.2.2 skrll struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
718 1.14.2.2 skrll
719 1.14.2.2 skrll status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
720 1.14.2.3 skrll ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
721 1.14.2.2 skrll DEBUG_XFERS);
722 1.14.2.2 skrll
723 1.14.2.2 skrll if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
724 1.14.2.2 skrll return WDC_DMAST_NOIRQ;
725 1.14.2.2 skrll
726 1.14.2.2 skrll /* stop DMA channel */
727 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
728 1.14.2.2 skrll bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
729 1.14.2.2 skrll & ~IDEDMA_CMD_START);
730 1.14.2.2 skrll
731 1.14.2.2 skrll /* Unload the map of the data buffer */
732 1.14.2.2 skrll bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
733 1.14.2.2 skrll dma_maps->dmamap_xfer->dm_mapsize,
734 1.14.2.2 skrll (dma_maps->dma_flags & WDC_DMA_READ) ?
735 1.14.2.2 skrll BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
736 1.14.2.2 skrll bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
737 1.14.2.2 skrll
738 1.14.2.2 skrll if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
739 1.14.2.2 skrll printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
740 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel, drive,
741 1.14.2.3 skrll status);
742 1.14.2.2 skrll error |= WDC_DMAST_ERR;
743 1.14.2.2 skrll }
744 1.14.2.2 skrll
745 1.14.2.2 skrll if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
746 1.14.2.2 skrll printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
747 1.14.2.3 skrll "status=0x%x\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
748 1.14.2.3 skrll channel, drive, status);
749 1.14.2.2 skrll error |= WDC_DMAST_NOIRQ;
750 1.14.2.2 skrll }
751 1.14.2.2 skrll
752 1.14.2.2 skrll if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
753 1.14.2.2 skrll /* data underrun, may be a valid condition for ATAPI */
754 1.14.2.2 skrll error |= WDC_DMAST_UNDER;
755 1.14.2.2 skrll }
756 1.14.2.2 skrll return error;
757 1.14.2.2 skrll }
758 1.14.2.2 skrll
759 1.14.2.2 skrll void
760 1.14.2.2 skrll pciide_irqack(chp)
761 1.14.2.3 skrll struct ata_channel *chp;
762 1.14.2.2 skrll {
763 1.14.2.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
764 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
765 1.14.2.2 skrll
766 1.14.2.2 skrll /* clear status bits in IDE DMA registers */
767 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
768 1.14.2.2 skrll bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
769 1.14.2.2 skrll }
770 1.14.2.2 skrll
771 1.14.2.2 skrll /* some common code used by several chip_map */
772 1.14.2.2 skrll int
773 1.14.2.2 skrll pciide_chansetup(sc, channel, interface)
774 1.14.2.2 skrll struct pciide_softc *sc;
775 1.14.2.2 skrll int channel;
776 1.14.2.2 skrll pcireg_t interface;
777 1.14.2.2 skrll {
778 1.14.2.2 skrll struct pciide_channel *cp = &sc->pciide_channels[channel];
779 1.14.2.3 skrll sc->wdc_chanarray[channel] = &cp->ata_channel;
780 1.14.2.2 skrll cp->name = PCIIDE_CHANNEL_NAME(channel);
781 1.14.2.3 skrll cp->ata_channel.ch_channel = channel;
782 1.14.2.3 skrll cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
783 1.14.2.3 skrll cp->ata_channel.ch_queue =
784 1.14.2.2 skrll malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
785 1.14.2.3 skrll if (cp->ata_channel.ch_queue == NULL) {
786 1.14.2.2 skrll aprint_error("%s %s channel: "
787 1.14.2.2 skrll "can't allocate memory for command queue",
788 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
789 1.14.2.2 skrll return 0;
790 1.14.2.2 skrll }
791 1.14.2.2 skrll aprint_normal("%s: %s channel %s to %s mode\n",
792 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
793 1.14.2.2 skrll (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
794 1.14.2.2 skrll "configured" : "wired",
795 1.14.2.2 skrll (interface & PCIIDE_INTERFACE_PCI(channel)) ?
796 1.14.2.2 skrll "native-PCI" : "compatibility");
797 1.14.2.2 skrll return 1;
798 1.14.2.2 skrll }
799 1.14.2.2 skrll
800 1.14.2.2 skrll /* some common code used by several chip channel_map */
801 1.14.2.2 skrll void
802 1.14.2.2 skrll pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
803 1.14.2.2 skrll struct pci_attach_args *pa;
804 1.14.2.2 skrll struct pciide_channel *cp;
805 1.14.2.2 skrll pcireg_t interface;
806 1.14.2.2 skrll bus_size_t *cmdsizep, *ctlsizep;
807 1.14.2.2 skrll int (*pci_intr) __P((void *));
808 1.14.2.2 skrll {
809 1.14.2.3 skrll struct ata_channel *wdc_cp = &cp->ata_channel;
810 1.14.2.2 skrll
811 1.14.2.2 skrll if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
812 1.14.2.2 skrll pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
813 1.14.2.2 skrll else {
814 1.14.2.2 skrll pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
815 1.14.2.2 skrll ctlsizep);
816 1.14.2.3 skrll if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
817 1.14.2.2 skrll pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
818 1.14.2.2 skrll }
819 1.14.2.2 skrll wdcattach(wdc_cp);
820 1.14.2.2 skrll }
821 1.14.2.2 skrll
822 1.14.2.2 skrll /*
823 1.14.2.2 skrll * generic code to map the compat intr.
824 1.14.2.2 skrll */
825 1.14.2.2 skrll void
826 1.14.2.2 skrll pciide_map_compat_intr(pa, cp, compatchan)
827 1.14.2.2 skrll struct pci_attach_args *pa;
828 1.14.2.2 skrll struct pciide_channel *cp;
829 1.14.2.2 skrll int compatchan;
830 1.14.2.2 skrll {
831 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
832 1.14.2.2 skrll
833 1.14.2.2 skrll #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
834 1.14.2.3 skrll cp->ih =
835 1.14.2.3 skrll pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_atac.atac_dev,
836 1.14.2.3 skrll pa, compatchan, pciide_compat_intr, cp);
837 1.14.2.2 skrll if (cp->ih == NULL) {
838 1.14.2.2 skrll #endif
839 1.14.2.2 skrll aprint_error("%s: no compatibility interrupt for use by %s "
840 1.14.2.3 skrll "channel\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
841 1.14.2.3 skrll cp->name);
842 1.14.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
843 1.14.2.2 skrll #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
844 1.14.2.2 skrll }
845 1.14.2.2 skrll #endif
846 1.14.2.2 skrll }
847 1.14.2.2 skrll
848 1.14.2.2 skrll void
849 1.14.2.2 skrll default_chip_map(sc, pa)
850 1.14.2.2 skrll struct pciide_softc *sc;
851 1.14.2.2 skrll struct pci_attach_args *pa;
852 1.14.2.2 skrll {
853 1.14.2.2 skrll struct pciide_channel *cp;
854 1.14.2.2 skrll pcireg_t interface = PCI_INTERFACE(pa->pa_class);
855 1.14.2.2 skrll pcireg_t csr;
856 1.14.2.3 skrll int channel, drive, s;
857 1.14.2.2 skrll struct ata_drive_datas *drvp;
858 1.14.2.2 skrll u_int8_t idedma_ctl;
859 1.14.2.2 skrll bus_size_t cmdsize, ctlsize;
860 1.14.2.2 skrll char *failreason;
861 1.14.2.3 skrll struct wdc_regs *wdr;
862 1.14.2.2 skrll
863 1.14.2.2 skrll if (pciide_chipen(sc, pa) == 0)
864 1.14.2.2 skrll return;
865 1.14.2.2 skrll
866 1.14.2.2 skrll if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
867 1.14.2.2 skrll aprint_normal("%s: bus-master DMA support present",
868 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
869 1.14.2.2 skrll if (sc->sc_pp == &default_product_desc &&
870 1.14.2.3 skrll (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags &
871 1.14.2.2 skrll PCIIDE_OPTIONS_DMA) == 0) {
872 1.14.2.2 skrll aprint_normal(", but unused (no driver support)");
873 1.14.2.2 skrll sc->sc_dma_ok = 0;
874 1.14.2.2 skrll } else {
875 1.14.2.2 skrll pciide_mapreg_dma(sc, pa);
876 1.14.2.2 skrll if (sc->sc_dma_ok != 0)
877 1.14.2.2 skrll aprint_normal(", used without full driver "
878 1.14.2.2 skrll "support");
879 1.14.2.2 skrll }
880 1.14.2.2 skrll } else {
881 1.14.2.2 skrll aprint_normal("%s: hardware does not support DMA",
882 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
883 1.14.2.2 skrll sc->sc_dma_ok = 0;
884 1.14.2.2 skrll }
885 1.14.2.2 skrll aprint_normal("\n");
886 1.14.2.2 skrll if (sc->sc_dma_ok) {
887 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
888 1.14.2.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
889 1.14.2.2 skrll }
890 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
891 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
892 1.14.2.3 skrll
893 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
894 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
895 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
896 1.14.2.2 skrll
897 1.14.2.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
898 1.14.2.2 skrll
899 1.14.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
900 1.14.2.3 skrll channel++) {
901 1.14.2.2 skrll cp = &sc->pciide_channels[channel];
902 1.14.2.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
903 1.14.2.2 skrll continue;
904 1.14.2.3 skrll wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
905 1.14.2.2 skrll if (interface & PCIIDE_INTERFACE_PCI(channel))
906 1.14.2.2 skrll pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
907 1.14.2.2 skrll pciide_pci_intr);
908 1.14.2.2 skrll else
909 1.14.2.2 skrll pciide_mapregs_compat(pa, cp,
910 1.14.2.3 skrll cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
911 1.14.2.3 skrll if (cp->ata_channel.ch_flags & ATACH_DISABLED)
912 1.14.2.2 skrll continue;
913 1.14.2.2 skrll /*
914 1.14.2.2 skrll * Check to see if something appears to be there.
915 1.14.2.2 skrll */
916 1.14.2.2 skrll failreason = NULL;
917 1.14.2.2 skrll /*
918 1.14.2.2 skrll * In native mode, always enable the controller. It's
919 1.14.2.2 skrll * not possible to have an ISA board using the same address
920 1.14.2.2 skrll * anyway.
921 1.14.2.2 skrll */
922 1.14.2.2 skrll if (interface & PCIIDE_INTERFACE_PCI(channel)) {
923 1.14.2.3 skrll wdcattach(&cp->ata_channel);
924 1.14.2.2 skrll continue;
925 1.14.2.2 skrll }
926 1.14.2.3 skrll if (!wdcprobe(&cp->ata_channel)) {
927 1.14.2.2 skrll failreason = "not responding; disabled or no drives?";
928 1.14.2.2 skrll goto next;
929 1.14.2.2 skrll }
930 1.14.2.2 skrll /*
931 1.14.2.2 skrll * Now, make sure it's actually attributable to this PCI IDE
932 1.14.2.2 skrll * channel by trying to access the channel again while the
933 1.14.2.2 skrll * PCI IDE controller's I/O space is disabled. (If the
934 1.14.2.2 skrll * channel no longer appears to be there, it belongs to
935 1.14.2.2 skrll * this controller.) YUCK!
936 1.14.2.2 skrll */
937 1.14.2.2 skrll csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
938 1.14.2.2 skrll PCI_COMMAND_STATUS_REG);
939 1.14.2.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
940 1.14.2.2 skrll csr & ~PCI_COMMAND_IO_ENABLE);
941 1.14.2.3 skrll if (wdcprobe(&cp->ata_channel))
942 1.14.2.2 skrll failreason = "other hardware responding at addresses";
943 1.14.2.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag,
944 1.14.2.2 skrll PCI_COMMAND_STATUS_REG, csr);
945 1.14.2.2 skrll next:
946 1.14.2.2 skrll if (failreason) {
947 1.14.2.2 skrll aprint_error("%s: %s channel ignored (%s)\n",
948 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
949 1.14.2.2 skrll failreason);
950 1.14.2.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
951 1.14.2.3 skrll bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
952 1.14.2.3 skrll cmdsize);
953 1.14.2.3 skrll bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
954 1.14.2.2 skrll } else {
955 1.14.2.2 skrll pciide_map_compat_intr(pa, cp,
956 1.14.2.3 skrll cp->ata_channel.ch_channel);
957 1.14.2.3 skrll wdcattach(&cp->ata_channel);
958 1.14.2.2 skrll }
959 1.14.2.2 skrll }
960 1.14.2.2 skrll
961 1.14.2.2 skrll if (sc->sc_dma_ok == 0)
962 1.14.2.2 skrll return;
963 1.14.2.2 skrll
964 1.14.2.2 skrll /* Allocate DMA maps */
965 1.14.2.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
966 1.14.2.3 skrll channel++) {
967 1.14.2.2 skrll idedma_ctl = 0;
968 1.14.2.2 skrll cp = &sc->pciide_channels[channel];
969 1.14.2.3 skrll for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
970 1.14.2.3 skrll drvp = &cp->ata_channel.ch_drive[drive];
971 1.14.2.2 skrll /* If no drive, skip */
972 1.14.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
973 1.14.2.2 skrll continue;
974 1.14.2.2 skrll if ((drvp->drive_flags & DRIVE_DMA) == 0)
975 1.14.2.2 skrll continue;
976 1.14.2.2 skrll if (pciide_dma_table_setup(sc, channel, drive) != 0) {
977 1.14.2.2 skrll /* Abort DMA setup */
978 1.14.2.2 skrll aprint_error(
979 1.14.2.2 skrll "%s:%d:%d: can't allocate DMA maps, "
980 1.14.2.2 skrll "using PIO transfers\n",
981 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
982 1.14.2.2 skrll channel, drive);
983 1.14.2.3 skrll s = splbio();
984 1.14.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
985 1.14.2.3 skrll splx(s);
986 1.14.2.2 skrll }
987 1.14.2.2 skrll aprint_normal("%s:%d:%d: using DMA data transfers\n",
988 1.14.2.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
989 1.14.2.2 skrll channel, drive);
990 1.14.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
991 1.14.2.2 skrll }
992 1.14.2.2 skrll if (idedma_ctl != 0) {
993 1.14.2.2 skrll /* Add software bits in status register */
994 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot,
995 1.14.2.2 skrll cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
996 1.14.2.2 skrll }
997 1.14.2.2 skrll }
998 1.14.2.2 skrll }
999 1.14.2.2 skrll
1000 1.14.2.2 skrll void
1001 1.14.2.2 skrll sata_setup_channel(chp)
1002 1.14.2.3 skrll struct ata_channel *chp;
1003 1.14.2.2 skrll {
1004 1.14.2.2 skrll struct ata_drive_datas *drvp;
1005 1.14.2.3 skrll int drive, s;
1006 1.14.2.2 skrll u_int32_t idedma_ctl;
1007 1.14.2.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
1008 1.14.2.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
1009 1.14.2.2 skrll
1010 1.14.2.2 skrll /* setup DMA if needed */
1011 1.14.2.2 skrll pciide_channel_dma_setup(cp);
1012 1.14.2.2 skrll
1013 1.14.2.2 skrll idedma_ctl = 0;
1014 1.14.2.2 skrll
1015 1.14.2.3 skrll for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
1016 1.14.2.2 skrll drvp = &chp->ch_drive[drive];
1017 1.14.2.2 skrll /* If no drive, skip */
1018 1.14.2.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
1019 1.14.2.2 skrll continue;
1020 1.14.2.2 skrll if (drvp->drive_flags & DRIVE_UDMA) {
1021 1.14.2.2 skrll /* use Ultra/DMA */
1022 1.14.2.3 skrll s = splbio();
1023 1.14.2.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
1024 1.14.2.3 skrll splx(s);
1025 1.14.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1026 1.14.2.2 skrll } else if (drvp->drive_flags & DRIVE_DMA) {
1027 1.14.2.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1028 1.14.2.2 skrll }
1029 1.14.2.2 skrll }
1030 1.14.2.2 skrll
1031 1.14.2.2 skrll /*
1032 1.14.2.2 skrll * Nothing to do to setup modes; it is meaningless in S-ATA
1033 1.14.2.2 skrll * (but many S-ATA drives still want to get the SET_FEATURE
1034 1.14.2.2 skrll * command).
1035 1.14.2.2 skrll */
1036 1.14.2.2 skrll if (idedma_ctl != 0) {
1037 1.14.2.2 skrll /* Add software bits in status register */
1038 1.14.2.2 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
1039 1.14.2.2 skrll idedma_ctl);
1040 1.14.2.2 skrll }
1041 1.14.2.2 skrll }
1042