Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.27.2.5
      1  1.27.2.5      yamt /*	$NetBSD: pciide_common.c,v 1.27.2.5 2008/03/24 09:38:51 yamt Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer 
      4       1.1    bouyer /*
      5       1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6       1.1    bouyer  *
      7       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8       1.1    bouyer  * modification, are permitted provided that the following conditions
      9       1.1    bouyer  * are met:
     10       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     16       1.1    bouyer  *    must display the following acknowledgement:
     17       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     18       1.1    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19       1.1    bouyer  *    may be used to endorse or promote products derived from this software
     20       1.1    bouyer  *    without specific prior written permission.
     21       1.1    bouyer  *
     22       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32       1.1    bouyer  *
     33       1.1    bouyer  */
     34       1.1    bouyer 
     35       1.1    bouyer 
     36       1.1    bouyer /*
     37       1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38       1.1    bouyer  *
     39       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     40       1.1    bouyer  * modification, are permitted provided that the following conditions
     41       1.1    bouyer  * are met:
     42       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     43       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     44       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     47       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     48       1.1    bouyer  *    must display the following acknowledgement:
     49       1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     50       1.1    bouyer  *	for the NetBSD Project.
     51       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     52       1.1    bouyer  *    derived from this software without specific prior written permission
     53       1.1    bouyer  *
     54       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64       1.1    bouyer  */
     65       1.1    bouyer 
     66       1.1    bouyer /*
     67       1.1    bouyer  * PCI IDE controller driver.
     68       1.1    bouyer  *
     69       1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70       1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     71       1.1    bouyer  *
     72       1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73       1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74       1.1    bouyer  * 5/16/94" from the PCI SIG.
     75       1.1    bouyer  *
     76       1.1    bouyer  */
     77       1.1    bouyer 
     78       1.1    bouyer #include <sys/cdefs.h>
     79  1.27.2.5      yamt __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.27.2.5 2008/03/24 09:38:51 yamt Exp $");
     80       1.1    bouyer 
     81       1.1    bouyer #include <sys/param.h>
     82       1.1    bouyer #include <sys/malloc.h>
     83       1.1    bouyer 
     84       1.1    bouyer #include <uvm/uvm_extern.h>
     85       1.1    bouyer 
     86       1.1    bouyer #include <dev/pci/pcireg.h>
     87       1.1    bouyer #include <dev/pci/pcivar.h>
     88       1.1    bouyer #include <dev/pci/pcidevs.h>
     89       1.1    bouyer #include <dev/pci/pciidereg.h>
     90       1.1    bouyer #include <dev/pci/pciidevar.h>
     91       1.1    bouyer 
     92       1.3      fvdl #include <dev/ic/wdcreg.h>
     93       1.3      fvdl 
     94      1.16   thorpej #ifdef ATADEBUG
     95      1.16   thorpej int atadebug_pciide_mask = 0;
     96       1.1    bouyer #endif
     97       1.1    bouyer 
     98  1.27.2.2      yamt #if NATA_DMA
     99      1.26     perry static const char dmaerrfmt[] =
    100       1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    101  1.27.2.2      yamt #endif
    102       1.1    bouyer 
    103       1.1    bouyer /* Default product description for devices not known from this controller */
    104       1.1    bouyer const struct pciide_product_desc default_product_desc = {
    105       1.1    bouyer 	0,
    106       1.1    bouyer 	0,
    107       1.1    bouyer 	"Generic PCI IDE controller",
    108       1.1    bouyer 	default_chip_map,
    109      1.26     perry };
    110       1.1    bouyer 
    111       1.1    bouyer const struct pciide_product_desc *
    112       1.1    bouyer pciide_lookup_product(id, pp)
    113       1.1    bouyer 	pcireg_t id;
    114       1.1    bouyer 	const struct pciide_product_desc *pp;
    115       1.1    bouyer {
    116       1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    117       1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    118       1.1    bouyer 			break;
    119      1.26     perry 
    120       1.1    bouyer 	if (pp->chip_map == NULL)
    121       1.1    bouyer 		return NULL;
    122       1.1    bouyer 	return pp;
    123       1.1    bouyer }
    124       1.1    bouyer 
    125       1.1    bouyer void
    126       1.1    bouyer pciide_common_attach(sc, pa, pp)
    127       1.1    bouyer 	struct pciide_softc *sc;
    128       1.1    bouyer 	struct pci_attach_args *pa;
    129       1.1    bouyer 	const struct pciide_product_desc *pp;
    130       1.1    bouyer {
    131       1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    132       1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    133  1.27.2.2      yamt #if NATA_DMA
    134       1.1    bouyer 	pcireg_t csr;
    135  1.27.2.2      yamt #endif
    136       1.1    bouyer 	char devinfo[256];
    137       1.1    bouyer 	const char *displaydev;
    138       1.1    bouyer 
    139       1.1    bouyer 	aprint_naive(": disk controller\n");
    140       1.1    bouyer 	aprint_normal("\n");
    141       1.1    bouyer 
    142       1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    143       1.1    bouyer 	if (pp == NULL) {
    144       1.1    bouyer 		/* should only happen for generic pciide devices */
    145       1.1    bouyer 		sc->sc_pp = &default_product_desc;
    146       1.9    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    147       1.1    bouyer 		displaydev = devinfo;
    148       1.1    bouyer 	} else {
    149       1.1    bouyer 		sc->sc_pp = pp;
    150       1.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    151       1.1    bouyer 	}
    152       1.1    bouyer 
    153       1.1    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    154       1.1    bouyer 	if (displaydev)
    155  1.27.2.5      yamt 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    156  1.27.2.5      yamt 		    "%s (rev. 0x%02x)\n", displaydev,
    157       1.1    bouyer 		    PCI_REVISION(pa->pa_class));
    158       1.1    bouyer 
    159       1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    160       1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    161       1.1    bouyer 
    162  1.27.2.2      yamt #if NATA_DMA
    163       1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    164       1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    165       1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    166  1.27.2.2      yamt #endif
    167       1.1    bouyer 
    168      1.16   thorpej #ifdef ATADEBUG
    169      1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    170       1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    171       1.1    bouyer #endif
    172       1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    173       1.1    bouyer 
    174  1.27.2.2      yamt #if NATA_DMA
    175       1.1    bouyer 	if (sc->sc_dma_ok) {
    176       1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    177       1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    178       1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    179       1.1    bouyer 	}
    180  1.27.2.2      yamt #endif
    181      1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    182       1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    183       1.1    bouyer }
    184       1.1    bouyer 
    185       1.1    bouyer /* tell whether the chip is enabled or not */
    186       1.1    bouyer int
    187       1.1    bouyer pciide_chipen(sc, pa)
    188       1.1    bouyer 	struct pciide_softc *sc;
    189       1.1    bouyer 	struct pci_attach_args *pa;
    190       1.1    bouyer {
    191       1.1    bouyer 	pcireg_t csr;
    192       1.1    bouyer 
    193       1.1    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    194       1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    195       1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    196  1.27.2.5      yamt 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    197  1.27.2.5      yamt 		    "device disabled (at %s)\n",
    198       1.1    bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    199       1.1    bouyer 		   "device" : "bridge");
    200       1.1    bouyer 		return 0;
    201       1.1    bouyer 	}
    202       1.1    bouyer 	return 1;
    203       1.1    bouyer }
    204       1.1    bouyer 
    205       1.1    bouyer void
    206       1.1    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    207       1.1    bouyer 	struct pci_attach_args *pa;
    208       1.1    bouyer 	struct pciide_channel *cp;
    209       1.1    bouyer 	int compatchan;
    210       1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    211       1.1    bouyer {
    212      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    213      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    214      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    215       1.3      fvdl 	int i;
    216       1.1    bouyer 
    217       1.1    bouyer 	cp->compat = 1;
    218       1.1    bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    219       1.1    bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    220       1.1    bouyer 
    221      1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    222      1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    223      1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    224  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    225  1.27.2.5      yamt 		    "couldn't map %s channel cmd regs\n", cp->name);
    226       1.1    bouyer 		goto bad;
    227       1.1    bouyer 	}
    228       1.1    bouyer 
    229      1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    230      1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    231      1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    232  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    233  1.27.2.5      yamt 		    "couldn't map %s channel ctl regs\n", cp->name);
    234      1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    235       1.1    bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    236       1.1    bouyer 		goto bad;
    237       1.1    bouyer 	}
    238       1.1    bouyer 
    239       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    240      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    241      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    242  1.27.2.5      yamt 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    243  1.27.2.5      yamt 			    "couldn't subregion %s channel cmd regs\n",
    244  1.27.2.5      yamt 			    cp->name);
    245       1.3      fvdl 			goto bad;
    246       1.3      fvdl 		}
    247       1.3      fvdl 	}
    248      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    249      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    250      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    251       1.1    bouyer 	return;
    252       1.1    bouyer 
    253       1.1    bouyer bad:
    254      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    255       1.1    bouyer 	return;
    256       1.1    bouyer }
    257       1.1    bouyer 
    258       1.1    bouyer void
    259       1.1    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    260       1.1    bouyer 	struct pci_attach_args * pa;
    261       1.1    bouyer 	struct pciide_channel *cp;
    262       1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    263      1.23     perry 	int (*pci_intr)(void *);
    264       1.1    bouyer {
    265      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    266      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    267      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    268       1.1    bouyer 	const char *intrstr;
    269       1.1    bouyer 	pci_intr_handle_t intrhandle;
    270       1.3      fvdl 	int i;
    271       1.1    bouyer 
    272       1.1    bouyer 	cp->compat = 0;
    273       1.1    bouyer 
    274       1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    275       1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    276  1.27.2.5      yamt 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    277  1.27.2.5      yamt 			    "couldn't map native-PCI interrupt\n");
    278       1.1    bouyer 			goto bad;
    279      1.26     perry 		}
    280       1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    281       1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    282       1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    283       1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    284  1.27.2.5      yamt 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    285  1.27.2.5      yamt 			    "using %s for native-PCI interrupt\n",
    286       1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    287       1.1    bouyer 		} else {
    288  1.27.2.5      yamt 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    289  1.27.2.5      yamt 			    "couldn't establish native-PCI interrupt");
    290       1.1    bouyer 			if (intrstr != NULL)
    291  1.27.2.5      yamt 				aprint_error(" at %s", intrstr);
    292  1.27.2.5      yamt 			aprint_error("\n");
    293       1.1    bouyer 			goto bad;
    294       1.1    bouyer 		}
    295       1.1    bouyer 	}
    296       1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    297       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    298       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    299      1.17   thorpej 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
    300  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    301  1.27.2.5      yamt 		    "couldn't map %s channel cmd regs\n", cp->name);
    302       1.1    bouyer 		goto bad;
    303       1.1    bouyer 	}
    304       1.1    bouyer 
    305       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    306       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    307      1.17   thorpej 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    308  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    309  1.27.2.5      yamt 		    "couldn't map %s channel ctl regs\n", cp->name);
    310      1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    311       1.3      fvdl 		    *cmdsizep);
    312       1.1    bouyer 		goto bad;
    313       1.1    bouyer 	}
    314       1.1    bouyer 	/*
    315       1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    316       1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    317       1.1    bouyer 	 * code a handle for only one byte at the right offset.
    318       1.1    bouyer 	 */
    319      1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    320      1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    321  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    322  1.27.2.5      yamt 		    "unable to subregion %s channel ctl regs\n", cp->name);
    323      1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    324       1.3      fvdl 		     *cmdsizep);
    325      1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    326       1.1    bouyer 		goto bad;
    327       1.1    bouyer 	}
    328       1.1    bouyer 
    329       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    330      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    331      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    332  1.27.2.5      yamt 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    333  1.27.2.5      yamt 			    "couldn't subregion %s channel cmd regs\n",
    334  1.27.2.5      yamt 			    cp->name);
    335       1.3      fvdl 			goto bad;
    336       1.3      fvdl 		}
    337       1.3      fvdl 	}
    338      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    339      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    340      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    341       1.1    bouyer 	return;
    342       1.1    bouyer 
    343       1.1    bouyer bad:
    344      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    345       1.1    bouyer 	return;
    346       1.1    bouyer }
    347       1.1    bouyer 
    348  1.27.2.2      yamt #if NATA_DMA
    349       1.1    bouyer void
    350       1.1    bouyer pciide_mapreg_dma(sc, pa)
    351       1.1    bouyer 	struct pciide_softc *sc;
    352       1.1    bouyer 	struct pci_attach_args *pa;
    353       1.1    bouyer {
    354       1.1    bouyer 	pcireg_t maptype;
    355       1.1    bouyer 	bus_addr_t addr;
    356       1.3      fvdl 	struct pciide_channel *pc;
    357       1.3      fvdl 	int reg, chan;
    358       1.3      fvdl 	bus_size_t size;
    359       1.1    bouyer 
    360       1.1    bouyer 	/*
    361       1.1    bouyer 	 * Map DMA registers
    362       1.1    bouyer 	 *
    363       1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    364       1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    365       1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    366       1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    367       1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    368       1.1    bouyer 	 * could be mapped.
    369       1.1    bouyer 	 *
    370       1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    371       1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    372       1.1    bouyer 	 * XXX space," some controllers (at least the United
    373       1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    374       1.1    bouyer 	 */
    375       1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    376       1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    377       1.1    bouyer 
    378       1.1    bouyer 	switch (maptype) {
    379       1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    380       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    381       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    382       1.1    bouyer 		    &addr, NULL, NULL) == 0);
    383       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    384  1.27.2.3      yamt 			aprint_verbose(
    385       1.1    bouyer 			    ", but unused (couldn't query registers)");
    386       1.1    bouyer 			break;
    387       1.1    bouyer 		}
    388       1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    389       1.1    bouyer 		    && addr >= 0x10000) {
    390       1.1    bouyer 			sc->sc_dma_ok = 0;
    391  1.27.2.3      yamt 			aprint_verbose(
    392       1.1    bouyer 			    ", but unused (registers at unsafe address "
    393       1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    394       1.1    bouyer 			break;
    395       1.1    bouyer 		}
    396       1.1    bouyer 		/* FALLTHROUGH */
    397      1.26     perry 
    398       1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    399       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    400       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    401       1.1    bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    402       1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    403       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    404  1.27.2.3      yamt 			aprint_verbose(", but unused (couldn't map registers)");
    405       1.1    bouyer 		} else {
    406       1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    407       1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    408       1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    409       1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    410       1.1    bouyer 		}
    411       1.1    bouyer 
    412  1.27.2.5      yamt 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    413       1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    414  1.27.2.3      yamt 			aprint_verbose(
    415       1.1    bouyer 			    ", but unused (forced off by config file)");
    416       1.1    bouyer 			sc->sc_dma_ok = 0;
    417       1.1    bouyer 		}
    418       1.1    bouyer 		break;
    419       1.1    bouyer 
    420       1.1    bouyer 	default:
    421       1.1    bouyer 		sc->sc_dma_ok = 0;
    422  1.27.2.3      yamt 		aprint_verbose(
    423       1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    424       1.1    bouyer 	}
    425       1.3      fvdl 
    426      1.12    bouyer 	if (sc->sc_dma_ok == 0)
    427      1.12    bouyer 		return;
    428      1.12    bouyer 
    429       1.3      fvdl 	/*
    430       1.3      fvdl 	 * Set up the default handles for the DMA registers.
    431       1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    432       1.3      fvdl 	 * doesn't permit it.
    433       1.3      fvdl 	 */
    434       1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    435       1.3      fvdl 		pc = &sc->pciide_channels[chan];
    436       1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    437       1.3      fvdl 			size = 4;
    438       1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    439       1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    440       1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    441       1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    442       1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    443       1.3      fvdl 				sc->sc_dma_ok = 0;
    444  1.27.2.3      yamt 				aprint_verbose(", but can't subregion offset %d "
    445       1.3      fvdl 					      "size %lu", reg, (u_long)size);
    446       1.3      fvdl 				return;
    447       1.3      fvdl 			}
    448       1.3      fvdl 		}
    449       1.3      fvdl 	}
    450       1.1    bouyer }
    451  1.27.2.2      yamt #endif	/* NATA_DMA */
    452       1.1    bouyer 
    453       1.1    bouyer int
    454       1.1    bouyer pciide_compat_intr(arg)
    455       1.1    bouyer 	void *arg;
    456       1.1    bouyer {
    457       1.1    bouyer 	struct pciide_channel *cp = arg;
    458       1.1    bouyer 
    459       1.1    bouyer #ifdef DIAGNOSTIC
    460       1.1    bouyer 	/* should only be called for a compat channel */
    461       1.1    bouyer 	if (cp->compat == 0)
    462       1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    463       1.1    bouyer #endif
    464      1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    465       1.1    bouyer }
    466       1.1    bouyer 
    467       1.1    bouyer int
    468       1.1    bouyer pciide_pci_intr(arg)
    469       1.1    bouyer 	void *arg;
    470       1.1    bouyer {
    471       1.1    bouyer 	struct pciide_softc *sc = arg;
    472       1.1    bouyer 	struct pciide_channel *cp;
    473      1.17   thorpej 	struct ata_channel *wdc_cp;
    474       1.1    bouyer 	int i, rv, crv;
    475       1.1    bouyer 
    476       1.1    bouyer 	rv = 0;
    477      1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    478       1.1    bouyer 		cp = &sc->pciide_channels[i];
    479      1.17   thorpej 		wdc_cp = &cp->ata_channel;
    480       1.1    bouyer 
    481       1.1    bouyer 		/* If a compat channel skip. */
    482       1.1    bouyer 		if (cp->compat)
    483       1.1    bouyer 			continue;
    484       1.1    bouyer 		/* if this channel not waiting for intr, skip */
    485      1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    486       1.1    bouyer 			continue;
    487       1.1    bouyer 
    488       1.1    bouyer 		crv = wdcintr(wdc_cp);
    489       1.1    bouyer 		if (crv == 0)
    490       1.1    bouyer 			;		/* leave rv alone */
    491       1.1    bouyer 		else if (crv == 1)
    492       1.1    bouyer 			rv = 1;		/* claim the intr */
    493       1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    494       1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    495       1.1    bouyer 	}
    496       1.1    bouyer 	return (rv);
    497       1.1    bouyer }
    498       1.1    bouyer 
    499  1.27.2.2      yamt #if NATA_DMA
    500       1.1    bouyer void
    501       1.1    bouyer pciide_channel_dma_setup(cp)
    502       1.1    bouyer 	struct pciide_channel *cp;
    503       1.1    bouyer {
    504      1.21   thorpej 	int drive, s;
    505      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    506       1.1    bouyer 	struct ata_drive_datas *drvp;
    507       1.1    bouyer 
    508      1.17   thorpej 	KASSERT(cp->ata_channel.ch_ndrive != 0);
    509      1.17   thorpej 
    510      1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    511      1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    512       1.1    bouyer 		/* If no drive, skip */
    513       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    514       1.1    bouyer 			continue;
    515       1.1    bouyer 		/* setup DMA if needed */
    516       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    517       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    518       1.1    bouyer 		    sc->sc_dma_ok == 0) {
    519      1.21   thorpej 			s = splbio();
    520       1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    521      1.21   thorpej 			splx(s);
    522       1.1    bouyer 			continue;
    523       1.1    bouyer 		}
    524      1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    525       1.8   thorpej 					   drive) != 0) {
    526       1.1    bouyer 			/* Abort DMA setup */
    527      1.21   thorpej 			s = splbio();
    528       1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    529      1.21   thorpej 			splx(s);
    530       1.1    bouyer 			continue;
    531       1.1    bouyer 		}
    532       1.1    bouyer 	}
    533       1.1    bouyer }
    534       1.1    bouyer 
    535      1.24    briggs #define NIDEDMA_TABLES(sc)	\
    536      1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    537      1.24    briggs 
    538       1.1    bouyer int
    539       1.1    bouyer pciide_dma_table_setup(sc, channel, drive)
    540       1.1    bouyer 	struct pciide_softc *sc;
    541       1.1    bouyer 	int channel, drive;
    542       1.1    bouyer {
    543       1.1    bouyer 	bus_dma_segment_t seg;
    544       1.1    bouyer 	int error, rseg;
    545       1.1    bouyer 	const bus_size_t dma_table_size =
    546      1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    547       1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    548       1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    549       1.1    bouyer 
    550       1.1    bouyer 	/* If table was already allocated, just return */
    551       1.1    bouyer 	if (dma_maps->dma_table)
    552       1.1    bouyer 		return 0;
    553       1.1    bouyer 
    554       1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    555       1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    556       1.1    bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    557       1.1    bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    558  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    559  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    560  1.27.2.5      yamt 		    "allocate", drive, error);
    561       1.1    bouyer 		return error;
    562       1.1    bouyer 	}
    563       1.1    bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    564       1.1    bouyer 	    dma_table_size,
    565  1.27.2.4      yamt 	    (void **)&dma_maps->dma_table,
    566       1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    567  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    568  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    569  1.27.2.5      yamt 		    "map", drive, error);
    570       1.1    bouyer 		return error;
    571       1.1    bouyer 	}
    572      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    573       1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    574       1.1    bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    575       1.1    bouyer 	/* Create and load table DMA map for this disk */
    576       1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    577       1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    578       1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    579  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    580  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    581  1.27.2.5      yamt 		    "create", drive, error);
    582       1.1    bouyer 		return error;
    583       1.1    bouyer 	}
    584       1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    585       1.1    bouyer 	    dma_maps->dmamap_table,
    586       1.1    bouyer 	    dma_maps->dma_table,
    587       1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    588  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    589  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    590  1.27.2.5      yamt 		    "load", drive, error);
    591       1.1    bouyer 		return error;
    592       1.1    bouyer 	}
    593      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    594       1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    595       1.1    bouyer 	    DEBUG_PROBE);
    596       1.1    bouyer 	/* Create a xfer DMA map for this drive */
    597      1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    598      1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    599       1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    600       1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    601  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    602  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    603  1.27.2.5      yamt 		    "create xfer", drive, error);
    604       1.1    bouyer 		return error;
    605       1.1    bouyer 	}
    606       1.1    bouyer 	return 0;
    607       1.1    bouyer }
    608       1.1    bouyer 
    609       1.1    bouyer int
    610      1.22    bouyer pciide_dma_dmamap_setup(sc, channel, drive, databuf, datalen, flags)
    611      1.22    bouyer 	struct pciide_softc *sc;
    612       1.1    bouyer 	int channel, drive;
    613       1.1    bouyer 	void *databuf;
    614       1.1    bouyer 	size_t datalen;
    615       1.1    bouyer 	int flags;
    616       1.1    bouyer {
    617       1.1    bouyer 	int error, seg;
    618       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    619       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    620       1.1    bouyer 
    621       1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    622       1.1    bouyer 	    dma_maps->dmamap_xfer,
    623       1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    624       1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    625       1.1    bouyer 	if (error) {
    626  1.27.2.5      yamt 		aprint_error(dmaerrfmt,
    627  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    628  1.27.2.5      yamt 		    "load xfer", drive, error);
    629       1.1    bouyer 		return error;
    630       1.1    bouyer 	}
    631       1.1    bouyer 
    632       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    633       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    634       1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    635       1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    636       1.1    bouyer 
    637       1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    638       1.1    bouyer #ifdef DIAGNOSTIC
    639       1.1    bouyer 		/* A segment must not cross a 64k boundary */
    640       1.1    bouyer 		{
    641       1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    642       1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    643       1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    644       1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    645       1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    646       1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    647       1.1    bouyer 			    seg, phys, len);
    648       1.1    bouyer 			panic("pciide_dma: buf align");
    649       1.1    bouyer 		}
    650       1.1    bouyer 		}
    651       1.1    bouyer #endif
    652       1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    653       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    654       1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    655       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    656       1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    657      1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    658       1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    659       1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    660       1.1    bouyer 
    661       1.1    bouyer 	}
    662       1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    663       1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    664       1.1    bouyer 
    665       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    666       1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    667       1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    668       1.1    bouyer 
    669       1.1    bouyer #ifdef DIAGNOSTIC
    670       1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    671      1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    672      1.22    bouyer 		    "not properly aligned\n",
    673       1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    674       1.1    bouyer 		panic("pciide_dma_init: table align");
    675       1.1    bouyer 	}
    676       1.1    bouyer #endif
    677      1.22    bouyer 	/* remember flags */
    678      1.22    bouyer 	dma_maps->dma_flags = flags;
    679      1.22    bouyer 
    680      1.22    bouyer 	return 0;
    681      1.22    bouyer }
    682      1.22    bouyer 
    683      1.22    bouyer int
    684      1.22    bouyer pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    685      1.22    bouyer 	void *v;
    686      1.22    bouyer 	int channel, drive;
    687      1.22    bouyer 	void *databuf;
    688      1.22    bouyer 	size_t datalen;
    689      1.22    bouyer 	int flags;
    690      1.22    bouyer {
    691      1.22    bouyer 	struct pciide_softc *sc = v;
    692      1.22    bouyer 	int error;
    693      1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    694      1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    695       1.1    bouyer 
    696      1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    697      1.22    bouyer 	    databuf, datalen, flags)) != 0)
    698      1.22    bouyer 		return error;
    699      1.22    bouyer 	/* Maps are ready. Start DMA function */
    700       1.1    bouyer 	/* Clear status bits */
    701       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    702       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    703       1.1    bouyer 	/* Write table addr */
    704       1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    705       1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    706       1.1    bouyer 	/* set read/write */
    707       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    708       1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    709       1.1    bouyer 	return 0;
    710       1.1    bouyer }
    711       1.1    bouyer 
    712       1.1    bouyer void
    713  1.27.2.2      yamt pciide_dma_start(void *v, int channel, int drive)
    714       1.1    bouyer {
    715       1.1    bouyer 	struct pciide_softc *sc = v;
    716       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    717       1.1    bouyer 
    718      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    719       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    720       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    721       1.3      fvdl 		| IDEDMA_CMD_START);
    722       1.1    bouyer }
    723       1.1    bouyer 
    724       1.1    bouyer int
    725       1.1    bouyer pciide_dma_finish(v, channel, drive, force)
    726       1.1    bouyer 	void *v;
    727       1.1    bouyer 	int channel, drive;
    728       1.1    bouyer 	int force;
    729       1.1    bouyer {
    730       1.1    bouyer 	struct pciide_softc *sc = v;
    731       1.1    bouyer 	u_int8_t status;
    732       1.1    bouyer 	int error = 0;
    733       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    734       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    735       1.1    bouyer 
    736       1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    737      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    738       1.1    bouyer 	    DEBUG_XFERS);
    739       1.1    bouyer 
    740      1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    741       1.1    bouyer 		return WDC_DMAST_NOIRQ;
    742       1.1    bouyer 
    743       1.1    bouyer 	/* stop DMA channel */
    744       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    745       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    746       1.3      fvdl 		& ~IDEDMA_CMD_START);
    747       1.1    bouyer 
    748       1.1    bouyer 	/* Unload the map of the data buffer */
    749       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    750       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    751       1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    752       1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    753       1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    754       1.1    bouyer 
    755      1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    756  1.27.2.5      yamt 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    757  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    758  1.27.2.5      yamt 		    drive, status);
    759       1.1    bouyer 		error |= WDC_DMAST_ERR;
    760       1.1    bouyer 	}
    761       1.1    bouyer 
    762      1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    763  1.27.2.5      yamt 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    764  1.27.2.5      yamt 		    "interrupt, status=0x%x\n",
    765  1.27.2.5      yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    766      1.20   thorpej 		    channel, drive, status);
    767       1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    768       1.1    bouyer 	}
    769       1.1    bouyer 
    770      1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    771       1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    772       1.1    bouyer 		error |= WDC_DMAST_UNDER;
    773       1.1    bouyer 	}
    774       1.1    bouyer 	return error;
    775       1.1    bouyer }
    776       1.1    bouyer 
    777       1.1    bouyer void
    778       1.1    bouyer pciide_irqack(chp)
    779      1.17   thorpej 	struct ata_channel *chp;
    780       1.1    bouyer {
    781      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    782      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    783       1.1    bouyer 
    784       1.1    bouyer 	/* clear status bits in IDE DMA registers */
    785       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    786       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    787       1.1    bouyer }
    788  1.27.2.2      yamt #endif	/* NATA_DMA */
    789       1.1    bouyer 
    790       1.1    bouyer /* some common code used by several chip_map */
    791       1.1    bouyer int
    792       1.1    bouyer pciide_chansetup(sc, channel, interface)
    793       1.1    bouyer 	struct pciide_softc *sc;
    794       1.1    bouyer 	int channel;
    795       1.1    bouyer 	pcireg_t interface;
    796       1.1    bouyer {
    797       1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    798      1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    799       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    800      1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    801      1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    802      1.17   thorpej 	cp->ata_channel.ch_queue =
    803       1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    804      1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    805       1.1    bouyer 		aprint_error("%s %s channel: "
    806       1.1    bouyer 		    "can't allocate memory for command queue",
    807  1.27.2.5      yamt 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    808       1.1    bouyer 		return 0;
    809       1.1    bouyer 	}
    810  1.27.2.1      yamt 	cp->ata_channel.ch_ndrive = 2;
    811  1.27.2.5      yamt 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    812  1.27.2.5      yamt 	    "%s channel %s to %s mode\n", cp->name,
    813       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    814       1.1    bouyer 	    "configured" : "wired",
    815       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    816       1.1    bouyer 	    "native-PCI" : "compatibility");
    817       1.1    bouyer 	return 1;
    818       1.1    bouyer }
    819       1.1    bouyer 
    820       1.1    bouyer /* some common code used by several chip channel_map */
    821       1.1    bouyer void
    822       1.1    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
    823       1.1    bouyer 	struct pci_attach_args *pa;
    824       1.1    bouyer 	struct pciide_channel *cp;
    825       1.1    bouyer 	pcireg_t interface;
    826       1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    827      1.23     perry 	int (*pci_intr)(void *);
    828       1.1    bouyer {
    829      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    830       1.1    bouyer 
    831       1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    832       1.1    bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    833      1.13    bouyer 	else {
    834       1.8   thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    835       1.1    bouyer 		    ctlsizep);
    836      1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    837      1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    838      1.13    bouyer 	}
    839       1.1    bouyer 	wdcattach(wdc_cp);
    840       1.1    bouyer }
    841       1.1    bouyer 
    842       1.1    bouyer /*
    843       1.1    bouyer  * generic code to map the compat intr.
    844       1.1    bouyer  */
    845       1.1    bouyer void
    846       1.1    bouyer pciide_map_compat_intr(pa, cp, compatchan)
    847       1.1    bouyer 	struct pci_attach_args *pa;
    848       1.1    bouyer 	struct pciide_channel *cp;
    849       1.1    bouyer 	int compatchan;
    850       1.1    bouyer {
    851      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    852       1.1    bouyer 
    853       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    854      1.20   thorpej 	cp->ih =
    855  1.27.2.5      yamt 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    856      1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    857       1.1    bouyer 	if (cp->ih == NULL) {
    858       1.1    bouyer #endif
    859  1.27.2.5      yamt 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    860  1.27.2.5      yamt 		    "no compatibility interrupt for use by %s "
    861  1.27.2.5      yamt 		    "channel\n", cp->name);
    862      1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    863       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    864       1.1    bouyer 	}
    865       1.1    bouyer #endif
    866       1.1    bouyer }
    867       1.1    bouyer 
    868       1.1    bouyer void
    869       1.1    bouyer default_chip_map(sc, pa)
    870       1.1    bouyer 	struct pciide_softc *sc;
    871       1.1    bouyer 	struct pci_attach_args *pa;
    872       1.1    bouyer {
    873       1.1    bouyer 	struct pciide_channel *cp;
    874       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    875       1.1    bouyer 	pcireg_t csr;
    876  1.27.2.2      yamt 	int channel;
    877  1.27.2.2      yamt #if NATA_DMA
    878  1.27.2.2      yamt 	int drive;
    879       1.1    bouyer 	u_int8_t idedma_ctl;
    880  1.27.2.2      yamt #endif
    881       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    882      1.27  christos 	const char *failreason;
    883      1.17   thorpej 	struct wdc_regs *wdr;
    884       1.1    bouyer 
    885       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    886       1.1    bouyer 		return;
    887       1.1    bouyer 
    888       1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    889  1.27.2.2      yamt #if NATA_DMA
    890  1.27.2.5      yamt 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    891  1.27.2.5      yamt 		    "bus-master DMA support present");
    892       1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    893  1.27.2.5      yamt 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    894       1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    895  1.27.2.3      yamt 			aprint_verbose(", but unused (no driver support)");
    896       1.1    bouyer 			sc->sc_dma_ok = 0;
    897       1.1    bouyer 		} else {
    898       1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    899       1.1    bouyer 			if (sc->sc_dma_ok != 0)
    900  1.27.2.3      yamt 				aprint_verbose(", used without full driver "
    901       1.1    bouyer 				    "support");
    902       1.1    bouyer 		}
    903  1.27.2.2      yamt #else
    904  1.27.2.5      yamt 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    905  1.27.2.5      yamt 		    "bus-master DMA support present, but unused (no driver "
    906  1.27.2.5      yamt 		    "support)");
    907  1.27.2.2      yamt #endif	/* NATA_DMA */
    908       1.1    bouyer 	} else {
    909  1.27.2.5      yamt 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    910  1.27.2.5      yamt 		    "hardware does not support DMA");
    911  1.27.2.2      yamt #if NATA_DMA
    912       1.1    bouyer 		sc->sc_dma_ok = 0;
    913  1.27.2.2      yamt #endif
    914       1.1    bouyer 	}
    915  1.27.2.3      yamt 	aprint_verbose("\n");
    916  1.27.2.2      yamt #if NATA_DMA
    917       1.1    bouyer 	if (sc->sc_dma_ok) {
    918      1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    919       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    920       1.1    bouyer 	}
    921  1.27.2.2      yamt #endif
    922      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    923  1.27.2.2      yamt #if NATA_DMA
    924      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    925  1.27.2.2      yamt #endif
    926       1.1    bouyer 
    927      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    928      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    929      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    930       1.1    bouyer 
    931      1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    932      1.17   thorpej 
    933      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    934      1.20   thorpej 	     channel++) {
    935       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    936       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    937       1.1    bouyer 			continue;
    938      1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
    939      1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    940      1.10    bouyer 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    941      1.10    bouyer 			    pciide_pci_intr);
    942      1.10    bouyer 		else
    943      1.10    bouyer 			pciide_mapregs_compat(pa, cp,
    944      1.17   thorpej 			    cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
    945      1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
    946       1.1    bouyer 			continue;
    947       1.1    bouyer 		/*
    948       1.1    bouyer 		 * Check to see if something appears to be there.
    949       1.1    bouyer 		 */
    950       1.1    bouyer 		failreason = NULL;
    951       1.1    bouyer 		/*
    952       1.1    bouyer 		 * In native mode, always enable the controller. It's
    953       1.1    bouyer 		 * not possible to have an ISA board using the same address
    954       1.1    bouyer 		 * anyway.
    955       1.1    bouyer 		 */
    956      1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
    957      1.17   thorpej 			wdcattach(&cp->ata_channel);
    958      1.13    bouyer 			continue;
    959      1.13    bouyer 		}
    960      1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
    961       1.1    bouyer 			failreason = "not responding; disabled or no drives?";
    962       1.1    bouyer 			goto next;
    963       1.1    bouyer 		}
    964       1.1    bouyer 		/*
    965       1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    966       1.1    bouyer 		 * channel by trying to access the channel again while the
    967       1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    968       1.1    bouyer 		 * channel no longer appears to be there, it belongs to
    969       1.1    bouyer 		 * this controller.)  YUCK!
    970       1.1    bouyer 		 */
    971       1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    972       1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    973       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    974       1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    975      1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
    976       1.1    bouyer 			failreason = "other hardware responding at addresses";
    977       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    978       1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    979       1.1    bouyer next:
    980       1.1    bouyer 		if (failreason) {
    981  1.27.2.5      yamt 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    982  1.27.2.5      yamt 			    "%s channel ignored (%s)\n", cp->name, failreason);
    983      1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    984      1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    985      1.17   thorpej 			    cmdsize);
    986      1.17   thorpej 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
    987      1.10    bouyer 		} else {
    988      1.13    bouyer 			pciide_map_compat_intr(pa, cp,
    989      1.17   thorpej 			    cp->ata_channel.ch_channel);
    990      1.17   thorpej 			wdcattach(&cp->ata_channel);
    991       1.1    bouyer 		}
    992       1.1    bouyer 	}
    993       1.1    bouyer 
    994  1.27.2.2      yamt #if NATA_DMA
    995       1.1    bouyer 	if (sc->sc_dma_ok == 0)
    996       1.1    bouyer 		return;
    997       1.1    bouyer 
    998       1.1    bouyer 	/* Allocate DMA maps */
    999      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1000      1.20   thorpej 	     channel++) {
   1001       1.1    bouyer 		idedma_ctl = 0;
   1002       1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1003      1.17   thorpej 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1004  1.27.2.1      yamt 			/*
   1005  1.27.2.1      yamt 			 * we have not probed the drives yet, allocate
   1006  1.27.2.1      yamt 			 * ressources for all of them.
   1007  1.27.2.1      yamt 			 */
   1008       1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1009       1.1    bouyer 				/* Abort DMA setup */
   1010       1.1    bouyer 				aprint_error(
   1011       1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
   1012       1.1    bouyer 				    "using PIO transfers\n",
   1013  1.27.2.5      yamt 				    device_xname(
   1014  1.27.2.5      yamt 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1015       1.1    bouyer 				    channel, drive);
   1016  1.27.2.1      yamt 				sc->sc_dma_ok = 0;
   1017  1.27.2.1      yamt 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1018  1.27.2.1      yamt 				sc->sc_wdcdev.irqack = NULL;
   1019  1.27.2.1      yamt 				break;
   1020       1.1    bouyer 			}
   1021       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1022       1.1    bouyer 		}
   1023       1.1    bouyer 		if (idedma_ctl != 0) {
   1024       1.1    bouyer 			/* Add software bits in status register */
   1025       1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
   1026       1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1027       1.1    bouyer 		}
   1028       1.1    bouyer 	}
   1029  1.27.2.2      yamt #endif	/* NATA_DMA */
   1030       1.1    bouyer }
   1031       1.1    bouyer 
   1032       1.1    bouyer void
   1033       1.1    bouyer sata_setup_channel(chp)
   1034      1.17   thorpej 	struct ata_channel *chp;
   1035       1.1    bouyer {
   1036  1.27.2.2      yamt #if NATA_DMA
   1037       1.1    bouyer 	struct ata_drive_datas *drvp;
   1038  1.27.2.2      yamt 	int drive;
   1039  1.27.2.2      yamt #if NATA_UDMA
   1040  1.27.2.2      yamt 	int s;
   1041  1.27.2.2      yamt #endif
   1042       1.1    bouyer 	u_int32_t idedma_ctl;
   1043      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1044      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1045       1.1    bouyer 
   1046       1.1    bouyer 	/* setup DMA if needed */
   1047       1.1    bouyer 	pciide_channel_dma_setup(cp);
   1048       1.1    bouyer 
   1049       1.1    bouyer 	idedma_ctl = 0;
   1050       1.1    bouyer 
   1051      1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1052       1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1053       1.1    bouyer 		/* If no drive, skip */
   1054       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1055       1.1    bouyer 			continue;
   1056  1.27.2.2      yamt #if NATA_UDMA
   1057       1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   1058       1.1    bouyer 			/* use Ultra/DMA */
   1059      1.21   thorpej 			s = splbio();
   1060       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1061      1.21   thorpej 			splx(s);
   1062       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1063  1.27.2.2      yamt 		} else
   1064  1.27.2.2      yamt #endif	/* NATA_UDMA */
   1065  1.27.2.2      yamt 		if (drvp->drive_flags & DRIVE_DMA) {
   1066       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1067       1.1    bouyer 		}
   1068       1.1    bouyer 	}
   1069       1.1    bouyer 
   1070       1.1    bouyer 	/*
   1071       1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1072       1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1073       1.1    bouyer 	 * command).
   1074       1.1    bouyer 	 */
   1075       1.1    bouyer 	if (idedma_ctl != 0) {
   1076       1.1    bouyer 		/* Add software bits in status register */
   1077       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1078       1.1    bouyer 		    idedma_ctl);
   1079       1.1    bouyer 	}
   1080  1.27.2.2      yamt #endif	/* NATA_DMA */
   1081       1.1    bouyer }
   1082