pciide_common.c revision 1.3 1 1.3 fvdl /* $NetBSD: pciide_common.c,v 1.3 2003/11/27 23:02:40 fvdl Exp $ */
2 1.1 bouyer
3 1.1 bouyer
4 1.1 bouyer /*
5 1.1 bouyer * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
6 1.1 bouyer *
7 1.1 bouyer * Redistribution and use in source and binary forms, with or without
8 1.1 bouyer * modification, are permitted provided that the following conditions
9 1.1 bouyer * are met:
10 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.1 bouyer * notice, this list of conditions and the following disclaimer.
12 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.1 bouyer * documentation and/or other materials provided with the distribution.
15 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.1 bouyer * must display the following acknowledgement:
17 1.1 bouyer * This product includes software developed by Manuel Bouyer.
18 1.1 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.1 bouyer * may be used to endorse or promote products derived from this software
20 1.1 bouyer * without specific prior written permission.
21 1.1 bouyer *
22 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 bouyer *
33 1.1 bouyer */
34 1.1 bouyer
35 1.1 bouyer
36 1.1 bouyer /*
37 1.1 bouyer * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
38 1.1 bouyer *
39 1.1 bouyer * Redistribution and use in source and binary forms, with or without
40 1.1 bouyer * modification, are permitted provided that the following conditions
41 1.1 bouyer * are met:
42 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.1 bouyer * notice, this list of conditions and the following disclaimer.
44 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.1 bouyer * documentation and/or other materials provided with the distribution.
47 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.1 bouyer * must display the following acknowledgement:
49 1.1 bouyer * This product includes software developed by Christopher G. Demetriou
50 1.1 bouyer * for the NetBSD Project.
51 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
52 1.1 bouyer * derived from this software without specific prior written permission
53 1.1 bouyer *
54 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 bouyer */
65 1.1 bouyer
66 1.1 bouyer /*
67 1.1 bouyer * PCI IDE controller driver.
68 1.1 bouyer *
69 1.1 bouyer * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
70 1.1 bouyer * sys/dev/pci/ppb.c, revision 1.16).
71 1.1 bouyer *
72 1.1 bouyer * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
73 1.1 bouyer * "Programming Interface for Bus Master IDE Controller, Revision 1.0
74 1.1 bouyer * 5/16/94" from the PCI SIG.
75 1.1 bouyer *
76 1.1 bouyer */
77 1.1 bouyer
78 1.1 bouyer #include <sys/cdefs.h>
79 1.3 fvdl __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.3 2003/11/27 23:02:40 fvdl Exp $");
80 1.1 bouyer
81 1.1 bouyer #include <sys/param.h>
82 1.1 bouyer #include <sys/malloc.h>
83 1.1 bouyer
84 1.1 bouyer #include <uvm/uvm_extern.h>
85 1.1 bouyer
86 1.1 bouyer #include <dev/pci/pcireg.h>
87 1.1 bouyer #include <dev/pci/pcivar.h>
88 1.1 bouyer #include <dev/pci/pcidevs.h>
89 1.1 bouyer #include <dev/pci/pciidereg.h>
90 1.1 bouyer #include <dev/pci/pciidevar.h>
91 1.1 bouyer
92 1.3 fvdl #include <dev/ic/wdcreg.h>
93 1.3 fvdl
94 1.1 bouyer #ifdef WDCDEBUG
95 1.1 bouyer int wdcdebug_pciide_mask = 0;
96 1.1 bouyer #endif
97 1.1 bouyer
98 1.1 bouyer static const char dmaerrfmt[] =
99 1.1 bouyer "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
100 1.1 bouyer
101 1.1 bouyer
102 1.1 bouyer
103 1.1 bouyer /* options passed via the 'flags' config keyword */
104 1.1 bouyer #define PCIIDE_OPTIONS_DMA 0x01
105 1.1 bouyer #define PCIIDE_OPTIONS_NODMA 0x02
106 1.1 bouyer
107 1.1 bouyer /* Default product description for devices not known from this controller */
108 1.1 bouyer const struct pciide_product_desc default_product_desc = {
109 1.1 bouyer 0,
110 1.1 bouyer 0,
111 1.1 bouyer "Generic PCI IDE controller",
112 1.1 bouyer default_chip_map,
113 1.1 bouyer };
114 1.1 bouyer
115 1.1 bouyer const struct pciide_product_desc *
116 1.1 bouyer pciide_lookup_product(id, pp)
117 1.1 bouyer pcireg_t id;
118 1.1 bouyer const struct pciide_product_desc *pp;
119 1.1 bouyer {
120 1.1 bouyer for (; pp->chip_map != NULL; pp++)
121 1.1 bouyer if (PCI_PRODUCT(id) == pp->ide_product)
122 1.1 bouyer break;
123 1.1 bouyer
124 1.1 bouyer if (pp->chip_map == NULL)
125 1.1 bouyer return NULL;
126 1.1 bouyer return pp;
127 1.1 bouyer }
128 1.1 bouyer
129 1.1 bouyer void
130 1.1 bouyer pciide_common_attach(sc, pa, pp)
131 1.1 bouyer struct pciide_softc *sc;
132 1.1 bouyer struct pci_attach_args *pa;
133 1.1 bouyer const struct pciide_product_desc *pp;
134 1.1 bouyer {
135 1.1 bouyer pci_chipset_tag_t pc = pa->pa_pc;
136 1.1 bouyer pcitag_t tag = pa->pa_tag;
137 1.1 bouyer pcireg_t csr;
138 1.1 bouyer char devinfo[256];
139 1.1 bouyer const char *displaydev;
140 1.1 bouyer
141 1.1 bouyer aprint_naive(": disk controller\n");
142 1.1 bouyer aprint_normal("\n");
143 1.1 bouyer
144 1.1 bouyer sc->sc_pci_id = pa->pa_id;
145 1.1 bouyer if (pp == NULL) {
146 1.1 bouyer /* should only happen for generic pciide devices */
147 1.1 bouyer sc->sc_pp = &default_product_desc;
148 1.1 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
149 1.1 bouyer displaydev = devinfo;
150 1.1 bouyer } else {
151 1.1 bouyer sc->sc_pp = pp;
152 1.1 bouyer displaydev = sc->sc_pp->ide_name;
153 1.1 bouyer }
154 1.1 bouyer
155 1.1 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
156 1.1 bouyer if (displaydev)
157 1.1 bouyer aprint_normal("%s: %s (rev. 0x%02x)\n",
158 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, displaydev,
159 1.1 bouyer PCI_REVISION(pa->pa_class));
160 1.1 bouyer
161 1.1 bouyer sc->sc_pc = pa->pa_pc;
162 1.1 bouyer sc->sc_tag = pa->pa_tag;
163 1.1 bouyer
164 1.1 bouyer /* Set up DMA defaults; these might be adjusted by chip_map. */
165 1.1 bouyer sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
166 1.1 bouyer sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
167 1.1 bouyer
168 1.1 bouyer #ifdef WDCDEBUG
169 1.1 bouyer if (wdcdebug_pciide_mask & DEBUG_PROBE)
170 1.1 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
171 1.1 bouyer #endif
172 1.1 bouyer sc->sc_pp->chip_map(sc, pa);
173 1.1 bouyer
174 1.1 bouyer if (sc->sc_dma_ok) {
175 1.1 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
176 1.1 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
177 1.1 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
178 1.1 bouyer }
179 1.1 bouyer WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
180 1.1 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
181 1.1 bouyer }
182 1.1 bouyer
183 1.1 bouyer /* tell whether the chip is enabled or not */
184 1.1 bouyer int
185 1.1 bouyer pciide_chipen(sc, pa)
186 1.1 bouyer struct pciide_softc *sc;
187 1.1 bouyer struct pci_attach_args *pa;
188 1.1 bouyer {
189 1.1 bouyer pcireg_t csr;
190 1.1 bouyer
191 1.1 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
192 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
193 1.1 bouyer PCI_COMMAND_STATUS_REG);
194 1.1 bouyer aprint_normal("%s: device disabled (at %s)\n",
195 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
196 1.1 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
197 1.1 bouyer "device" : "bridge");
198 1.1 bouyer return 0;
199 1.1 bouyer }
200 1.1 bouyer return 1;
201 1.1 bouyer }
202 1.1 bouyer
203 1.1 bouyer void
204 1.1 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
205 1.1 bouyer struct pci_attach_args *pa;
206 1.1 bouyer struct pciide_channel *cp;
207 1.1 bouyer int compatchan;
208 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
209 1.1 bouyer {
210 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
211 1.1 bouyer struct channel_softc *wdc_cp = &cp->wdc_channel;
212 1.3 fvdl int i;
213 1.1 bouyer
214 1.1 bouyer cp->compat = 1;
215 1.1 bouyer *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
216 1.1 bouyer *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
217 1.1 bouyer
218 1.1 bouyer wdc_cp->cmd_iot = pa->pa_iot;
219 1.1 bouyer if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
220 1.3 fvdl PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_baseioh) != 0) {
221 1.1 bouyer aprint_error("%s: couldn't map %s channel cmd regs\n",
222 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
223 1.1 bouyer goto bad;
224 1.1 bouyer }
225 1.1 bouyer
226 1.1 bouyer wdc_cp->ctl_iot = pa->pa_iot;
227 1.1 bouyer if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
228 1.1 bouyer PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
229 1.1 bouyer aprint_error("%s: couldn't map %s channel ctl regs\n",
230 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
231 1.3 fvdl bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
232 1.1 bouyer PCIIDE_COMPAT_CMD_SIZE);
233 1.1 bouyer goto bad;
234 1.1 bouyer }
235 1.1 bouyer
236 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
237 1.3 fvdl if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
238 1.3 fvdl i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
239 1.3 fvdl aprint_error("%s: couldn't subregion %s channel "
240 1.3 fvdl "cmd regs\n",
241 1.3 fvdl sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
242 1.3 fvdl goto bad;
243 1.3 fvdl }
244 1.3 fvdl }
245 1.1 bouyer wdc_cp->data32iot = wdc_cp->cmd_iot;
246 1.3 fvdl wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
247 1.1 bouyer pciide_map_compat_intr(pa, cp, compatchan);
248 1.1 bouyer return;
249 1.1 bouyer
250 1.1 bouyer bad:
251 1.1 bouyer cp->wdc_channel.ch_flags |= WDCF_DISABLED;
252 1.1 bouyer return;
253 1.1 bouyer }
254 1.1 bouyer
255 1.1 bouyer void
256 1.1 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
257 1.1 bouyer struct pci_attach_args * pa;
258 1.1 bouyer struct pciide_channel *cp;
259 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
260 1.1 bouyer int (*pci_intr) __P((void *));
261 1.1 bouyer {
262 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
263 1.1 bouyer struct channel_softc *wdc_cp = &cp->wdc_channel;
264 1.1 bouyer const char *intrstr;
265 1.1 bouyer pci_intr_handle_t intrhandle;
266 1.3 fvdl int i;
267 1.1 bouyer
268 1.1 bouyer cp->compat = 0;
269 1.1 bouyer
270 1.1 bouyer if (sc->sc_pci_ih == NULL) {
271 1.1 bouyer if (pci_intr_map(pa, &intrhandle) != 0) {
272 1.1 bouyer aprint_error("%s: couldn't map native-PCI interrupt\n",
273 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
274 1.1 bouyer goto bad;
275 1.1 bouyer }
276 1.1 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
277 1.1 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
278 1.1 bouyer intrhandle, IPL_BIO, pci_intr, sc);
279 1.1 bouyer if (sc->sc_pci_ih != NULL) {
280 1.1 bouyer aprint_normal("%s: using %s for native-PCI interrupt\n",
281 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
282 1.1 bouyer intrstr ? intrstr : "unknown interrupt");
283 1.1 bouyer } else {
284 1.1 bouyer aprint_error(
285 1.1 bouyer "%s: couldn't establish native-PCI interrupt",
286 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
287 1.1 bouyer if (intrstr != NULL)
288 1.1 bouyer aprint_normal(" at %s", intrstr);
289 1.1 bouyer aprint_normal("\n");
290 1.1 bouyer goto bad;
291 1.1 bouyer }
292 1.1 bouyer }
293 1.1 bouyer cp->ih = sc->sc_pci_ih;
294 1.1 bouyer if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->channel),
295 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
296 1.3 fvdl &wdc_cp->cmd_iot, &wdc_cp->cmd_baseioh, NULL, cmdsizep) != 0) {
297 1.1 bouyer aprint_error("%s: couldn't map %s channel cmd regs\n",
298 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
299 1.1 bouyer goto bad;
300 1.1 bouyer }
301 1.1 bouyer
302 1.1 bouyer if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->channel),
303 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
304 1.1 bouyer &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
305 1.1 bouyer aprint_error("%s: couldn't map %s channel ctl regs\n",
306 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
307 1.3 fvdl bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
308 1.3 fvdl *cmdsizep);
309 1.1 bouyer goto bad;
310 1.1 bouyer }
311 1.1 bouyer /*
312 1.1 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
313 1.1 bouyer * register, the control register is at offset 2. Pass the generic
314 1.1 bouyer * code a handle for only one byte at the right offset.
315 1.1 bouyer */
316 1.1 bouyer if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
317 1.1 bouyer &wdc_cp->ctl_ioh) != 0) {
318 1.1 bouyer aprint_error("%s: unable to subregion %s channel ctl regs\n",
319 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
320 1.3 fvdl bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
321 1.3 fvdl *cmdsizep);
322 1.1 bouyer bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
323 1.1 bouyer goto bad;
324 1.1 bouyer }
325 1.1 bouyer
326 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
327 1.3 fvdl if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
328 1.3 fvdl i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
329 1.3 fvdl aprint_error("%s: couldn't subregion %s channel "
330 1.3 fvdl "cmd regs\n",
331 1.3 fvdl sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
332 1.3 fvdl goto bad;
333 1.3 fvdl }
334 1.3 fvdl }
335 1.1 bouyer wdc_cp->data32iot = wdc_cp->cmd_iot;
336 1.3 fvdl wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
337 1.1 bouyer return;
338 1.1 bouyer
339 1.1 bouyer bad:
340 1.1 bouyer cp->wdc_channel.ch_flags |= WDCF_DISABLED;
341 1.1 bouyer return;
342 1.1 bouyer }
343 1.1 bouyer
344 1.1 bouyer void
345 1.1 bouyer pciide_mapreg_dma(sc, pa)
346 1.1 bouyer struct pciide_softc *sc;
347 1.1 bouyer struct pci_attach_args *pa;
348 1.1 bouyer {
349 1.1 bouyer pcireg_t maptype;
350 1.1 bouyer bus_addr_t addr;
351 1.3 fvdl struct pciide_channel *pc;
352 1.3 fvdl int reg, chan;
353 1.3 fvdl bus_size_t size;
354 1.1 bouyer
355 1.1 bouyer /*
356 1.1 bouyer * Map DMA registers
357 1.1 bouyer *
358 1.1 bouyer * Note that sc_dma_ok is the right variable to test to see if
359 1.1 bouyer * DMA can be done. If the interface doesn't support DMA,
360 1.1 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
361 1.1 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
362 1.1 bouyer * non-zero if the interface supports DMA and the registers
363 1.1 bouyer * could be mapped.
364 1.1 bouyer *
365 1.1 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
366 1.1 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
367 1.1 bouyer * XXX space," some controllers (at least the United
368 1.1 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
369 1.1 bouyer */
370 1.1 bouyer maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
371 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA);
372 1.1 bouyer
373 1.1 bouyer switch (maptype) {
374 1.1 bouyer case PCI_MAPREG_TYPE_IO:
375 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
376 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
377 1.1 bouyer &addr, NULL, NULL) == 0);
378 1.1 bouyer if (sc->sc_dma_ok == 0) {
379 1.1 bouyer aprint_normal(
380 1.1 bouyer ", but unused (couldn't query registers)");
381 1.1 bouyer break;
382 1.1 bouyer }
383 1.1 bouyer if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
384 1.1 bouyer && addr >= 0x10000) {
385 1.1 bouyer sc->sc_dma_ok = 0;
386 1.1 bouyer aprint_normal(
387 1.1 bouyer ", but unused (registers at unsafe address "
388 1.1 bouyer "%#lx)", (unsigned long)addr);
389 1.1 bouyer break;
390 1.1 bouyer }
391 1.1 bouyer /* FALLTHROUGH */
392 1.1 bouyer
393 1.1 bouyer case PCI_MAPREG_MEM_TYPE_32BIT:
394 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
395 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
396 1.1 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
397 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
398 1.1 bouyer if (sc->sc_dma_ok == 0) {
399 1.1 bouyer aprint_normal(", but unused (couldn't map registers)");
400 1.1 bouyer } else {
401 1.1 bouyer sc->sc_wdcdev.dma_arg = sc;
402 1.1 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
403 1.1 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
404 1.1 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
405 1.1 bouyer }
406 1.1 bouyer
407 1.1 bouyer if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
408 1.1 bouyer PCIIDE_OPTIONS_NODMA) {
409 1.1 bouyer aprint_normal(
410 1.1 bouyer ", but unused (forced off by config file)");
411 1.1 bouyer sc->sc_dma_ok = 0;
412 1.1 bouyer }
413 1.1 bouyer break;
414 1.1 bouyer
415 1.1 bouyer default:
416 1.1 bouyer sc->sc_dma_ok = 0;
417 1.1 bouyer aprint_normal(
418 1.1 bouyer ", but unsupported register maptype (0x%x)", maptype);
419 1.1 bouyer }
420 1.3 fvdl
421 1.3 fvdl /*
422 1.3 fvdl * Set up the default handles for the DMA registers.
423 1.3 fvdl * Just reserve 32 bits for each handle, unless space
424 1.3 fvdl * doesn't permit it.
425 1.3 fvdl */
426 1.3 fvdl for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
427 1.3 fvdl pc = &sc->pciide_channels[chan];
428 1.3 fvdl for (reg = 0; reg < IDEDMA_NREGS; reg++) {
429 1.3 fvdl size = 4;
430 1.3 fvdl if (size > (IDEDMA_SCH_OFFSET - reg))
431 1.3 fvdl size = IDEDMA_SCH_OFFSET - reg;
432 1.3 fvdl if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
433 1.3 fvdl IDEDMA_SCH_OFFSET * chan + reg, size,
434 1.3 fvdl &pc->dma_iohs[reg]) != 0) {
435 1.3 fvdl sc->sc_dma_ok = 0;
436 1.3 fvdl aprint_normal(", but can't subregion offset %d "
437 1.3 fvdl "size %lu", reg, (u_long)size);
438 1.3 fvdl return;
439 1.3 fvdl }
440 1.3 fvdl }
441 1.3 fvdl }
442 1.1 bouyer }
443 1.1 bouyer
444 1.1 bouyer int
445 1.1 bouyer pciide_compat_intr(arg)
446 1.1 bouyer void *arg;
447 1.1 bouyer {
448 1.1 bouyer struct pciide_channel *cp = arg;
449 1.1 bouyer
450 1.1 bouyer #ifdef DIAGNOSTIC
451 1.1 bouyer /* should only be called for a compat channel */
452 1.1 bouyer if (cp->compat == 0)
453 1.1 bouyer panic("pciide compat intr called for non-compat chan %p", cp);
454 1.1 bouyer #endif
455 1.1 bouyer return (wdcintr(&cp->wdc_channel));
456 1.1 bouyer }
457 1.1 bouyer
458 1.1 bouyer int
459 1.1 bouyer pciide_pci_intr(arg)
460 1.1 bouyer void *arg;
461 1.1 bouyer {
462 1.1 bouyer struct pciide_softc *sc = arg;
463 1.1 bouyer struct pciide_channel *cp;
464 1.1 bouyer struct channel_softc *wdc_cp;
465 1.1 bouyer int i, rv, crv;
466 1.1 bouyer
467 1.1 bouyer rv = 0;
468 1.1 bouyer for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
469 1.1 bouyer cp = &sc->pciide_channels[i];
470 1.1 bouyer wdc_cp = &cp->wdc_channel;
471 1.1 bouyer
472 1.1 bouyer /* If a compat channel skip. */
473 1.1 bouyer if (cp->compat)
474 1.1 bouyer continue;
475 1.1 bouyer /* if this channel not waiting for intr, skip */
476 1.1 bouyer if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
477 1.1 bouyer continue;
478 1.1 bouyer
479 1.1 bouyer crv = wdcintr(wdc_cp);
480 1.1 bouyer if (crv == 0)
481 1.1 bouyer ; /* leave rv alone */
482 1.1 bouyer else if (crv == 1)
483 1.1 bouyer rv = 1; /* claim the intr */
484 1.1 bouyer else if (rv == 0) /* crv should be -1 in this case */
485 1.1 bouyer rv = crv; /* if we've done no better, take it */
486 1.1 bouyer }
487 1.1 bouyer return (rv);
488 1.1 bouyer }
489 1.1 bouyer
490 1.1 bouyer void
491 1.1 bouyer pciide_channel_dma_setup(cp)
492 1.1 bouyer struct pciide_channel *cp;
493 1.1 bouyer {
494 1.1 bouyer int drive;
495 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
496 1.1 bouyer struct ata_drive_datas *drvp;
497 1.1 bouyer
498 1.1 bouyer for (drive = 0; drive < 2; drive++) {
499 1.1 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
500 1.1 bouyer /* If no drive, skip */
501 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
502 1.1 bouyer continue;
503 1.1 bouyer /* setup DMA if needed */
504 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
505 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
506 1.1 bouyer sc->sc_dma_ok == 0) {
507 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
508 1.1 bouyer continue;
509 1.1 bouyer }
510 1.1 bouyer if (pciide_dma_table_setup(sc, cp->wdc_channel.channel, drive)
511 1.1 bouyer != 0) {
512 1.1 bouyer /* Abort DMA setup */
513 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
514 1.1 bouyer continue;
515 1.1 bouyer }
516 1.1 bouyer }
517 1.1 bouyer }
518 1.1 bouyer
519 1.1 bouyer int
520 1.1 bouyer pciide_dma_table_setup(sc, channel, drive)
521 1.1 bouyer struct pciide_softc *sc;
522 1.1 bouyer int channel, drive;
523 1.1 bouyer {
524 1.1 bouyer bus_dma_segment_t seg;
525 1.1 bouyer int error, rseg;
526 1.1 bouyer const bus_size_t dma_table_size =
527 1.1 bouyer sizeof(struct idedma_table) * NIDEDMA_TABLES;
528 1.1 bouyer struct pciide_dma_maps *dma_maps =
529 1.1 bouyer &sc->pciide_channels[channel].dma_maps[drive];
530 1.1 bouyer
531 1.1 bouyer /* If table was already allocated, just return */
532 1.1 bouyer if (dma_maps->dma_table)
533 1.1 bouyer return 0;
534 1.1 bouyer
535 1.1 bouyer /* Allocate memory for the DMA tables and map it */
536 1.1 bouyer if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
537 1.1 bouyer IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
538 1.1 bouyer BUS_DMA_NOWAIT)) != 0) {
539 1.1 bouyer aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
540 1.1 bouyer "allocate", drive, error);
541 1.1 bouyer return error;
542 1.1 bouyer }
543 1.1 bouyer if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
544 1.1 bouyer dma_table_size,
545 1.1 bouyer (caddr_t *)&dma_maps->dma_table,
546 1.1 bouyer BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
547 1.1 bouyer aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
548 1.1 bouyer "map", drive, error);
549 1.1 bouyer return error;
550 1.1 bouyer }
551 1.1 bouyer WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
552 1.1 bouyer "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
553 1.1 bouyer (unsigned long)seg.ds_addr), DEBUG_PROBE);
554 1.1 bouyer /* Create and load table DMA map for this disk */
555 1.1 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
556 1.1 bouyer 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
557 1.1 bouyer &dma_maps->dmamap_table)) != 0) {
558 1.1 bouyer aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
559 1.1 bouyer "create", drive, error);
560 1.1 bouyer return error;
561 1.1 bouyer }
562 1.1 bouyer if ((error = bus_dmamap_load(sc->sc_dmat,
563 1.1 bouyer dma_maps->dmamap_table,
564 1.1 bouyer dma_maps->dma_table,
565 1.1 bouyer dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
566 1.1 bouyer aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
567 1.1 bouyer "load", drive, error);
568 1.1 bouyer return error;
569 1.1 bouyer }
570 1.1 bouyer WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
571 1.1 bouyer (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
572 1.1 bouyer DEBUG_PROBE);
573 1.1 bouyer /* Create a xfer DMA map for this drive */
574 1.1 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
575 1.1 bouyer NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
576 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
577 1.1 bouyer &dma_maps->dmamap_xfer)) != 0) {
578 1.1 bouyer aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
579 1.1 bouyer "create xfer", drive, error);
580 1.1 bouyer return error;
581 1.1 bouyer }
582 1.1 bouyer return 0;
583 1.1 bouyer }
584 1.1 bouyer
585 1.1 bouyer int
586 1.1 bouyer pciide_dma_init(v, channel, drive, databuf, datalen, flags)
587 1.1 bouyer void *v;
588 1.1 bouyer int channel, drive;
589 1.1 bouyer void *databuf;
590 1.1 bouyer size_t datalen;
591 1.1 bouyer int flags;
592 1.1 bouyer {
593 1.1 bouyer struct pciide_softc *sc = v;
594 1.1 bouyer int error, seg;
595 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
596 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
597 1.1 bouyer
598 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat,
599 1.1 bouyer dma_maps->dmamap_xfer,
600 1.1 bouyer databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
601 1.1 bouyer ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
602 1.1 bouyer if (error) {
603 1.1 bouyer printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
604 1.1 bouyer "load xfer", drive, error);
605 1.1 bouyer return error;
606 1.1 bouyer }
607 1.1 bouyer
608 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
609 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
610 1.1 bouyer (flags & WDC_DMA_READ) ?
611 1.1 bouyer BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
612 1.1 bouyer
613 1.1 bouyer for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
614 1.1 bouyer #ifdef DIAGNOSTIC
615 1.1 bouyer /* A segment must not cross a 64k boundary */
616 1.1 bouyer {
617 1.1 bouyer u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
618 1.1 bouyer u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
619 1.1 bouyer if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
620 1.1 bouyer ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
621 1.1 bouyer printf("pciide_dma: segment %d physical addr 0x%lx"
622 1.1 bouyer " len 0x%lx not properly aligned\n",
623 1.1 bouyer seg, phys, len);
624 1.1 bouyer panic("pciide_dma: buf align");
625 1.1 bouyer }
626 1.1 bouyer }
627 1.1 bouyer #endif
628 1.1 bouyer dma_maps->dma_table[seg].base_addr =
629 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
630 1.1 bouyer dma_maps->dma_table[seg].byte_count =
631 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
632 1.1 bouyer IDEDMA_BYTE_COUNT_MASK);
633 1.1 bouyer WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
634 1.1 bouyer seg, le32toh(dma_maps->dma_table[seg].byte_count),
635 1.1 bouyer le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
636 1.1 bouyer
637 1.1 bouyer }
638 1.1 bouyer dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
639 1.1 bouyer htole32(IDEDMA_BYTE_COUNT_EOT);
640 1.1 bouyer
641 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
642 1.1 bouyer dma_maps->dmamap_table->dm_mapsize,
643 1.1 bouyer BUS_DMASYNC_PREWRITE);
644 1.1 bouyer
645 1.1 bouyer /* Maps are ready. Start DMA function */
646 1.1 bouyer #ifdef DIAGNOSTIC
647 1.1 bouyer if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
648 1.1 bouyer printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
649 1.1 bouyer (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
650 1.1 bouyer panic("pciide_dma_init: table align");
651 1.1 bouyer }
652 1.1 bouyer #endif
653 1.1 bouyer
654 1.1 bouyer /* Clear status bits */
655 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
656 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
657 1.1 bouyer /* Write table addr */
658 1.3 fvdl bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
659 1.1 bouyer dma_maps->dmamap_table->dm_segs[0].ds_addr);
660 1.1 bouyer /* set read/write */
661 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
662 1.3 fvdl (flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0);
663 1.1 bouyer /* remember flags */
664 1.1 bouyer dma_maps->dma_flags = flags;
665 1.1 bouyer return 0;
666 1.1 bouyer }
667 1.1 bouyer
668 1.1 bouyer void
669 1.1 bouyer pciide_dma_start(v, channel, drive)
670 1.1 bouyer void *v;
671 1.1 bouyer int channel, drive;
672 1.1 bouyer {
673 1.1 bouyer struct pciide_softc *sc = v;
674 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
675 1.1 bouyer
676 1.1 bouyer WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
677 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
678 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
679 1.3 fvdl | IDEDMA_CMD_START);
680 1.1 bouyer }
681 1.1 bouyer
682 1.1 bouyer int
683 1.1 bouyer pciide_dma_finish(v, channel, drive, force)
684 1.1 bouyer void *v;
685 1.1 bouyer int channel, drive;
686 1.1 bouyer int force;
687 1.1 bouyer {
688 1.1 bouyer struct pciide_softc *sc = v;
689 1.1 bouyer u_int8_t status;
690 1.1 bouyer int error = 0;
691 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
692 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
693 1.1 bouyer
694 1.3 fvdl status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
695 1.1 bouyer WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
696 1.1 bouyer DEBUG_XFERS);
697 1.1 bouyer
698 1.1 bouyer if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
699 1.1 bouyer return WDC_DMAST_NOIRQ;
700 1.1 bouyer
701 1.1 bouyer /* stop DMA channel */
702 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
703 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
704 1.3 fvdl & ~IDEDMA_CMD_START);
705 1.1 bouyer
706 1.1 bouyer /* Unload the map of the data buffer */
707 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
708 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
709 1.1 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
710 1.1 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
711 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
712 1.1 bouyer
713 1.1 bouyer if ((status & IDEDMA_CTL_ERR) != 0) {
714 1.1 bouyer printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
715 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
716 1.1 bouyer error |= WDC_DMAST_ERR;
717 1.1 bouyer }
718 1.1 bouyer
719 1.1 bouyer if ((status & IDEDMA_CTL_INTR) == 0) {
720 1.1 bouyer printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
721 1.1 bouyer "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
722 1.1 bouyer drive, status);
723 1.1 bouyer error |= WDC_DMAST_NOIRQ;
724 1.1 bouyer }
725 1.1 bouyer
726 1.1 bouyer if ((status & IDEDMA_CTL_ACT) != 0) {
727 1.1 bouyer /* data underrun, may be a valid condition for ATAPI */
728 1.1 bouyer error |= WDC_DMAST_UNDER;
729 1.1 bouyer }
730 1.1 bouyer return error;
731 1.1 bouyer }
732 1.1 bouyer
733 1.1 bouyer void
734 1.1 bouyer pciide_irqack(chp)
735 1.1 bouyer struct channel_softc *chp;
736 1.1 bouyer {
737 1.1 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
738 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
739 1.1 bouyer
740 1.1 bouyer /* clear status bits in IDE DMA registers */
741 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
742 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
743 1.1 bouyer }
744 1.1 bouyer
745 1.1 bouyer /* some common code used by several chip_map */
746 1.1 bouyer int
747 1.1 bouyer pciide_chansetup(sc, channel, interface)
748 1.1 bouyer struct pciide_softc *sc;
749 1.1 bouyer int channel;
750 1.1 bouyer pcireg_t interface;
751 1.1 bouyer {
752 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
753 1.1 bouyer sc->wdc_chanarray[channel] = &cp->wdc_channel;
754 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
755 1.1 bouyer cp->wdc_channel.channel = channel;
756 1.1 bouyer cp->wdc_channel.wdc = &sc->sc_wdcdev;
757 1.1 bouyer cp->wdc_channel.ch_queue =
758 1.1 bouyer malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
759 1.1 bouyer if (cp->wdc_channel.ch_queue == NULL) {
760 1.1 bouyer aprint_error("%s %s channel: "
761 1.1 bouyer "can't allocate memory for command queue",
762 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
763 1.1 bouyer return 0;
764 1.1 bouyer }
765 1.1 bouyer aprint_normal("%s: %s channel %s to %s mode\n",
766 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
767 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
768 1.1 bouyer "configured" : "wired",
769 1.1 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
770 1.1 bouyer "native-PCI" : "compatibility");
771 1.1 bouyer return 1;
772 1.1 bouyer }
773 1.1 bouyer
774 1.1 bouyer /* some common code used by several chip channel_map */
775 1.1 bouyer void
776 1.1 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
777 1.1 bouyer struct pci_attach_args *pa;
778 1.1 bouyer struct pciide_channel *cp;
779 1.1 bouyer pcireg_t interface;
780 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
781 1.1 bouyer int (*pci_intr) __P((void *));
782 1.1 bouyer {
783 1.1 bouyer struct channel_softc *wdc_cp = &cp->wdc_channel;
784 1.1 bouyer
785 1.1 bouyer if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->channel))
786 1.1 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
787 1.1 bouyer else
788 1.1 bouyer pciide_mapregs_compat(pa, cp, wdc_cp->channel, cmdsizep,
789 1.1 bouyer ctlsizep);
790 1.1 bouyer wdcattach(wdc_cp);
791 1.1 bouyer }
792 1.1 bouyer
793 1.1 bouyer /*
794 1.1 bouyer * generic code to map the compat intr.
795 1.1 bouyer */
796 1.1 bouyer void
797 1.1 bouyer pciide_map_compat_intr(pa, cp, compatchan)
798 1.1 bouyer struct pci_attach_args *pa;
799 1.1 bouyer struct pciide_channel *cp;
800 1.1 bouyer int compatchan;
801 1.1 bouyer {
802 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
803 1.1 bouyer
804 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
805 1.1 bouyer cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
806 1.1 bouyer pa, compatchan, pciide_compat_intr, cp);
807 1.1 bouyer if (cp->ih == NULL) {
808 1.1 bouyer #endif
809 1.1 bouyer aprint_error("%s: no compatibility interrupt for use by %s "
810 1.1 bouyer "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
811 1.1 bouyer cp->wdc_channel.ch_flags |= WDCF_DISABLED;
812 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
813 1.1 bouyer }
814 1.1 bouyer #endif
815 1.1 bouyer }
816 1.1 bouyer
817 1.1 bouyer void
818 1.1 bouyer default_chip_map(sc, pa)
819 1.1 bouyer struct pciide_softc *sc;
820 1.1 bouyer struct pci_attach_args *pa;
821 1.1 bouyer {
822 1.1 bouyer struct pciide_channel *cp;
823 1.1 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
824 1.1 bouyer pcireg_t csr;
825 1.1 bouyer int channel, drive;
826 1.1 bouyer struct ata_drive_datas *drvp;
827 1.1 bouyer u_int8_t idedma_ctl;
828 1.1 bouyer bus_size_t cmdsize, ctlsize;
829 1.1 bouyer char *failreason;
830 1.1 bouyer
831 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
832 1.1 bouyer return;
833 1.1 bouyer
834 1.1 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
835 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
836 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
837 1.1 bouyer if (sc->sc_pp == &default_product_desc &&
838 1.1 bouyer (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
839 1.1 bouyer PCIIDE_OPTIONS_DMA) == 0) {
840 1.1 bouyer aprint_normal(", but unused (no driver support)");
841 1.1 bouyer sc->sc_dma_ok = 0;
842 1.1 bouyer } else {
843 1.1 bouyer pciide_mapreg_dma(sc, pa);
844 1.1 bouyer if (sc->sc_dma_ok != 0)
845 1.1 bouyer aprint_normal(", used without full driver "
846 1.1 bouyer "support");
847 1.1 bouyer }
848 1.1 bouyer } else {
849 1.1 bouyer aprint_normal("%s: hardware does not support DMA",
850 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname);
851 1.1 bouyer sc->sc_dma_ok = 0;
852 1.1 bouyer }
853 1.1 bouyer aprint_normal("\n");
854 1.1 bouyer if (sc->sc_dma_ok) {
855 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
856 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
857 1.1 bouyer }
858 1.1 bouyer sc->sc_wdcdev.PIO_cap = 0;
859 1.1 bouyer sc->sc_wdcdev.DMA_cap = 0;
860 1.1 bouyer
861 1.1 bouyer sc->sc_wdcdev.channels = sc->wdc_chanarray;
862 1.1 bouyer sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
863 1.1 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
864 1.1 bouyer
865 1.1 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
866 1.1 bouyer cp = &sc->pciide_channels[channel];
867 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
868 1.1 bouyer continue;
869 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
870 1.1 bouyer pciide_pci_intr);
871 1.1 bouyer if (cp->wdc_channel.ch_flags & WDCF_DISABLED)
872 1.1 bouyer continue;
873 1.1 bouyer /*
874 1.1 bouyer * Check to see if something appears to be there.
875 1.1 bouyer */
876 1.1 bouyer failreason = NULL;
877 1.1 bouyer /*
878 1.1 bouyer * In native mode, always enable the controller. It's
879 1.1 bouyer * not possible to have an ISA board using the same address
880 1.1 bouyer * anyway.
881 1.1 bouyer */
882 1.1 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
883 1.1 bouyer goto next;
884 1.1 bouyer if (!wdcprobe(&cp->wdc_channel)) {
885 1.1 bouyer failreason = "not responding; disabled or no drives?";
886 1.1 bouyer goto next;
887 1.1 bouyer }
888 1.1 bouyer /*
889 1.1 bouyer * Now, make sure it's actually attributable to this PCI IDE
890 1.1 bouyer * channel by trying to access the channel again while the
891 1.1 bouyer * PCI IDE controller's I/O space is disabled. (If the
892 1.1 bouyer * channel no longer appears to be there, it belongs to
893 1.1 bouyer * this controller.) YUCK!
894 1.1 bouyer */
895 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
896 1.1 bouyer PCI_COMMAND_STATUS_REG);
897 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
898 1.1 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
899 1.1 bouyer if (wdcprobe(&cp->wdc_channel))
900 1.1 bouyer failreason = "other hardware responding at addresses";
901 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
902 1.1 bouyer PCI_COMMAND_STATUS_REG, csr);
903 1.1 bouyer next:
904 1.1 bouyer if (failreason) {
905 1.1 bouyer aprint_error("%s: %s channel ignored (%s)\n",
906 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
907 1.1 bouyer failreason);
908 1.1 bouyer cp->wdc_channel.ch_flags |= WDCF_DISABLED;
909 1.2 bouyer bus_space_unmap(cp->wdc_channel.cmd_iot,
910 1.3 fvdl cp->wdc_channel.cmd_baseioh, cmdsize);
911 1.2 bouyer bus_space_unmap(cp->wdc_channel.ctl_iot,
912 1.2 bouyer cp->wdc_channel.ctl_ioh, ctlsize);
913 1.2 bouyer
914 1.1 bouyer }
915 1.1 bouyer }
916 1.1 bouyer
917 1.1 bouyer if (sc->sc_dma_ok == 0)
918 1.1 bouyer return;
919 1.1 bouyer
920 1.1 bouyer /* Allocate DMA maps */
921 1.1 bouyer for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
922 1.1 bouyer idedma_ctl = 0;
923 1.1 bouyer cp = &sc->pciide_channels[channel];
924 1.1 bouyer for (drive = 0; drive < 2; drive++) {
925 1.1 bouyer drvp = &cp->wdc_channel.ch_drive[drive];
926 1.1 bouyer /* If no drive, skip */
927 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
928 1.1 bouyer continue;
929 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) == 0)
930 1.1 bouyer continue;
931 1.1 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
932 1.1 bouyer /* Abort DMA setup */
933 1.1 bouyer aprint_error(
934 1.1 bouyer "%s:%d:%d: can't allocate DMA maps, "
935 1.1 bouyer "using PIO transfers\n",
936 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
937 1.1 bouyer channel, drive);
938 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
939 1.1 bouyer }
940 1.1 bouyer aprint_normal("%s:%d:%d: using DMA data transfers\n",
941 1.1 bouyer sc->sc_wdcdev.sc_dev.dv_xname,
942 1.1 bouyer channel, drive);
943 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
944 1.1 bouyer }
945 1.1 bouyer if (idedma_ctl != 0) {
946 1.1 bouyer /* Add software bits in status register */
947 1.3 fvdl bus_space_write_1(sc->sc_dma_iot,
948 1.3 fvdl cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
949 1.1 bouyer }
950 1.1 bouyer }
951 1.1 bouyer }
952 1.1 bouyer
953 1.1 bouyer void
954 1.1 bouyer sata_setup_channel(chp)
955 1.1 bouyer struct channel_softc *chp;
956 1.1 bouyer {
957 1.1 bouyer struct ata_drive_datas *drvp;
958 1.1 bouyer int drive;
959 1.1 bouyer u_int32_t idedma_ctl;
960 1.1 bouyer struct pciide_channel *cp = (struct pciide_channel*)chp;
961 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.wdc;
962 1.1 bouyer
963 1.1 bouyer /* setup DMA if needed */
964 1.1 bouyer pciide_channel_dma_setup(cp);
965 1.1 bouyer
966 1.1 bouyer idedma_ctl = 0;
967 1.1 bouyer
968 1.1 bouyer for (drive = 0; drive < 2; drive++) {
969 1.1 bouyer drvp = &chp->ch_drive[drive];
970 1.1 bouyer /* If no drive, skip */
971 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
972 1.1 bouyer continue;
973 1.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
974 1.1 bouyer /* use Ultra/DMA */
975 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
976 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
977 1.1 bouyer } else if (drvp->drive_flags & DRIVE_DMA) {
978 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
979 1.1 bouyer }
980 1.1 bouyer }
981 1.1 bouyer
982 1.1 bouyer /*
983 1.1 bouyer * Nothing to do to setup modes; it is meaningless in S-ATA
984 1.1 bouyer * (but many S-ATA drives still want to get the SET_FEATURE
985 1.1 bouyer * command).
986 1.1 bouyer */
987 1.1 bouyer if (idedma_ctl != 0) {
988 1.1 bouyer /* Add software bits in status register */
989 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
990 1.1 bouyer idedma_ctl);
991 1.1 bouyer }
992 1.1 bouyer }
993