Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.30.10.1
      1  1.30.10.1      tron /*	$NetBSD: pciide_common.c,v 1.30.10.1 2006/03/31 09:45:23 tron Exp $	*/
      2        1.1    bouyer 
      3        1.1    bouyer 
      4        1.1    bouyer /*
      5        1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6        1.1    bouyer  *
      7        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.1    bouyer  * modification, are permitted provided that the following conditions
      9        1.1    bouyer  * are met:
     10        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.1    bouyer  *    must display the following acknowledgement:
     17        1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     18        1.1    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.1    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.1    bouyer  *    without specific prior written permission.
     21        1.1    bouyer  *
     22        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25       1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1    bouyer  *
     33        1.1    bouyer  */
     34        1.1    bouyer 
     35        1.1    bouyer 
     36        1.1    bouyer /*
     37        1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38        1.1    bouyer  *
     39        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     40        1.1    bouyer  * modification, are permitted provided that the following conditions
     41        1.1    bouyer  * are met:
     42        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     43        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     44        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     47        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     48        1.1    bouyer  *    must display the following acknowledgement:
     49        1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     50        1.1    bouyer  *	for the NetBSD Project.
     51        1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     52        1.1    bouyer  *    derived from this software without specific prior written permission
     53        1.1    bouyer  *
     54        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57        1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64        1.1    bouyer  */
     65        1.1    bouyer 
     66        1.1    bouyer /*
     67        1.1    bouyer  * PCI IDE controller driver.
     68        1.1    bouyer  *
     69        1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70        1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     71        1.1    bouyer  *
     72        1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73        1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74        1.1    bouyer  * 5/16/94" from the PCI SIG.
     75        1.1    bouyer  *
     76        1.1    bouyer  */
     77        1.1    bouyer 
     78        1.1    bouyer #include <sys/cdefs.h>
     79  1.30.10.1      tron __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.30.10.1 2006/03/31 09:45:23 tron Exp $");
     80        1.1    bouyer 
     81        1.1    bouyer #include <sys/param.h>
     82        1.1    bouyer #include <sys/malloc.h>
     83        1.1    bouyer 
     84        1.1    bouyer #include <uvm/uvm_extern.h>
     85        1.1    bouyer 
     86        1.1    bouyer #include <dev/pci/pcireg.h>
     87        1.1    bouyer #include <dev/pci/pcivar.h>
     88        1.1    bouyer #include <dev/pci/pcidevs.h>
     89        1.1    bouyer #include <dev/pci/pciidereg.h>
     90        1.1    bouyer #include <dev/pci/pciidevar.h>
     91        1.1    bouyer 
     92        1.3      fvdl #include <dev/ic/wdcreg.h>
     93        1.3      fvdl 
     94       1.16   thorpej #ifdef ATADEBUG
     95       1.16   thorpej int atadebug_pciide_mask = 0;
     96        1.1    bouyer #endif
     97        1.1    bouyer 
     98       1.26     perry static const char dmaerrfmt[] =
     99        1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    100        1.1    bouyer 
    101        1.1    bouyer /* Default product description for devices not known from this controller */
    102        1.1    bouyer const struct pciide_product_desc default_product_desc = {
    103        1.1    bouyer 	0,
    104        1.1    bouyer 	0,
    105        1.1    bouyer 	"Generic PCI IDE controller",
    106        1.1    bouyer 	default_chip_map,
    107       1.26     perry };
    108        1.1    bouyer 
    109        1.1    bouyer const struct pciide_product_desc *
    110        1.1    bouyer pciide_lookup_product(id, pp)
    111        1.1    bouyer 	pcireg_t id;
    112        1.1    bouyer 	const struct pciide_product_desc *pp;
    113        1.1    bouyer {
    114        1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    115        1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    116        1.1    bouyer 			break;
    117       1.26     perry 
    118        1.1    bouyer 	if (pp->chip_map == NULL)
    119        1.1    bouyer 		return NULL;
    120        1.1    bouyer 	return pp;
    121        1.1    bouyer }
    122        1.1    bouyer 
    123        1.1    bouyer void
    124        1.1    bouyer pciide_common_attach(sc, pa, pp)
    125        1.1    bouyer 	struct pciide_softc *sc;
    126        1.1    bouyer 	struct pci_attach_args *pa;
    127        1.1    bouyer 	const struct pciide_product_desc *pp;
    128        1.1    bouyer {
    129        1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    130        1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    131        1.1    bouyer 	pcireg_t csr;
    132        1.1    bouyer 	char devinfo[256];
    133        1.1    bouyer 	const char *displaydev;
    134        1.1    bouyer 
    135        1.1    bouyer 	aprint_naive(": disk controller\n");
    136        1.1    bouyer 	aprint_normal("\n");
    137        1.1    bouyer 
    138        1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    139        1.1    bouyer 	if (pp == NULL) {
    140        1.1    bouyer 		/* should only happen for generic pciide devices */
    141        1.1    bouyer 		sc->sc_pp = &default_product_desc;
    142        1.9    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    143        1.1    bouyer 		displaydev = devinfo;
    144        1.1    bouyer 	} else {
    145        1.1    bouyer 		sc->sc_pp = pp;
    146        1.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    147        1.1    bouyer 	}
    148        1.1    bouyer 
    149        1.1    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    150        1.1    bouyer 	if (displaydev)
    151        1.1    bouyer 		aprint_normal("%s: %s (rev. 0x%02x)\n",
    152       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, displaydev,
    153        1.1    bouyer 		    PCI_REVISION(pa->pa_class));
    154        1.1    bouyer 
    155        1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    156        1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    157        1.1    bouyer 
    158        1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    159        1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    160        1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    161        1.1    bouyer 
    162       1.16   thorpej #ifdef ATADEBUG
    163       1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    164        1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    165        1.1    bouyer #endif
    166        1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    167        1.1    bouyer 
    168        1.1    bouyer 	if (sc->sc_dma_ok) {
    169        1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    170        1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    171        1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    172        1.1    bouyer 	}
    173       1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    174        1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    175        1.1    bouyer }
    176        1.1    bouyer 
    177        1.1    bouyer /* tell whether the chip is enabled or not */
    178        1.1    bouyer int
    179        1.1    bouyer pciide_chipen(sc, pa)
    180        1.1    bouyer 	struct pciide_softc *sc;
    181        1.1    bouyer 	struct pci_attach_args *pa;
    182        1.1    bouyer {
    183        1.1    bouyer 	pcireg_t csr;
    184        1.1    bouyer 
    185        1.1    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    186        1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    187        1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    188        1.1    bouyer 		aprint_normal("%s: device disabled (at %s)\n",
    189       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    190        1.1    bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    191        1.1    bouyer 		   "device" : "bridge");
    192        1.1    bouyer 		return 0;
    193        1.1    bouyer 	}
    194        1.1    bouyer 	return 1;
    195        1.1    bouyer }
    196        1.1    bouyer 
    197        1.1    bouyer void
    198        1.1    bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    199        1.1    bouyer 	struct pci_attach_args *pa;
    200        1.1    bouyer 	struct pciide_channel *cp;
    201        1.1    bouyer 	int compatchan;
    202        1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    203        1.1    bouyer {
    204       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    205       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    206       1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    207        1.3      fvdl 	int i;
    208        1.1    bouyer 
    209        1.1    bouyer 	cp->compat = 1;
    210        1.1    bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    211        1.1    bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    212        1.1    bouyer 
    213       1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    214       1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    215       1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    216        1.1    bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    217       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    218        1.1    bouyer 		goto bad;
    219        1.1    bouyer 	}
    220        1.1    bouyer 
    221       1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    222       1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    223       1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    224        1.1    bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    225       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    226       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    227        1.1    bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    228        1.1    bouyer 		goto bad;
    229        1.1    bouyer 	}
    230        1.1    bouyer 
    231        1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    232       1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    233       1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    234        1.3      fvdl 			aprint_error("%s: couldn't subregion %s channel "
    235        1.3      fvdl 				     "cmd regs\n",
    236       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    237        1.3      fvdl 			goto bad;
    238        1.3      fvdl 		}
    239        1.3      fvdl 	}
    240       1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    241       1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    242       1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    243        1.1    bouyer 	return;
    244        1.1    bouyer 
    245        1.1    bouyer bad:
    246       1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    247        1.1    bouyer 	return;
    248        1.1    bouyer }
    249        1.1    bouyer 
    250        1.1    bouyer void
    251        1.1    bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    252        1.1    bouyer 	struct pci_attach_args * pa;
    253        1.1    bouyer 	struct pciide_channel *cp;
    254        1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    255       1.23     perry 	int (*pci_intr)(void *);
    256        1.1    bouyer {
    257       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    258       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    259       1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    260        1.1    bouyer 	const char *intrstr;
    261        1.1    bouyer 	pci_intr_handle_t intrhandle;
    262        1.3      fvdl 	int i;
    263        1.1    bouyer 
    264        1.1    bouyer 	cp->compat = 0;
    265        1.1    bouyer 
    266        1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    267        1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    268        1.1    bouyer 			aprint_error("%s: couldn't map native-PCI interrupt\n",
    269       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    270        1.1    bouyer 			goto bad;
    271       1.26     perry 		}
    272        1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    273        1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    274        1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    275        1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    276        1.1    bouyer 			aprint_normal("%s: using %s for native-PCI interrupt\n",
    277       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    278        1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    279        1.1    bouyer 		} else {
    280        1.1    bouyer 			aprint_error(
    281        1.1    bouyer 			    "%s: couldn't establish native-PCI interrupt",
    282       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    283        1.1    bouyer 			if (intrstr != NULL)
    284        1.1    bouyer 				aprint_normal(" at %s", intrstr);
    285        1.1    bouyer 			aprint_normal("\n");
    286        1.1    bouyer 			goto bad;
    287        1.1    bouyer 		}
    288        1.1    bouyer 	}
    289        1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    290        1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    291        1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    292       1.17   thorpej 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
    293        1.1    bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    294       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    295        1.1    bouyer 		goto bad;
    296        1.1    bouyer 	}
    297        1.1    bouyer 
    298        1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    299        1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    300       1.17   thorpej 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    301        1.1    bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    302       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    303       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    304        1.3      fvdl 		    *cmdsizep);
    305        1.1    bouyer 		goto bad;
    306        1.1    bouyer 	}
    307        1.1    bouyer 	/*
    308        1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    309        1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    310        1.1    bouyer 	 * code a handle for only one byte at the right offset.
    311        1.1    bouyer 	 */
    312       1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    313       1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    314        1.1    bouyer 		aprint_error("%s: unable to subregion %s channel ctl regs\n",
    315       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    316       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    317        1.3      fvdl 		     *cmdsizep);
    318       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    319        1.1    bouyer 		goto bad;
    320        1.1    bouyer 	}
    321        1.1    bouyer 
    322        1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    323       1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    324       1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    325        1.3      fvdl 			aprint_error("%s: couldn't subregion %s channel "
    326        1.3      fvdl 				     "cmd regs\n",
    327       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    328        1.3      fvdl 			goto bad;
    329        1.3      fvdl 		}
    330        1.3      fvdl 	}
    331       1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    332       1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    333       1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    334        1.1    bouyer 	return;
    335        1.1    bouyer 
    336        1.1    bouyer bad:
    337       1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    338        1.1    bouyer 	return;
    339        1.1    bouyer }
    340        1.1    bouyer 
    341        1.1    bouyer void
    342        1.1    bouyer pciide_mapreg_dma(sc, pa)
    343        1.1    bouyer 	struct pciide_softc *sc;
    344        1.1    bouyer 	struct pci_attach_args *pa;
    345        1.1    bouyer {
    346        1.1    bouyer 	pcireg_t maptype;
    347        1.1    bouyer 	bus_addr_t addr;
    348        1.3      fvdl 	struct pciide_channel *pc;
    349        1.3      fvdl 	int reg, chan;
    350        1.3      fvdl 	bus_size_t size;
    351        1.1    bouyer 
    352        1.1    bouyer 	/*
    353        1.1    bouyer 	 * Map DMA registers
    354        1.1    bouyer 	 *
    355        1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    356        1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    357        1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    358        1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    359        1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    360        1.1    bouyer 	 * could be mapped.
    361        1.1    bouyer 	 *
    362        1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    363        1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    364        1.1    bouyer 	 * XXX space," some controllers (at least the United
    365        1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    366        1.1    bouyer 	 */
    367        1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    368        1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    369        1.1    bouyer 
    370        1.1    bouyer 	switch (maptype) {
    371        1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    372        1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    373        1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    374        1.1    bouyer 		    &addr, NULL, NULL) == 0);
    375        1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    376        1.1    bouyer 			aprint_normal(
    377        1.1    bouyer 			    ", but unused (couldn't query registers)");
    378        1.1    bouyer 			break;
    379        1.1    bouyer 		}
    380        1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    381        1.1    bouyer 		    && addr >= 0x10000) {
    382        1.1    bouyer 			sc->sc_dma_ok = 0;
    383        1.1    bouyer 			aprint_normal(
    384        1.1    bouyer 			    ", but unused (registers at unsafe address "
    385        1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    386        1.1    bouyer 			break;
    387        1.1    bouyer 		}
    388        1.1    bouyer 		/* FALLTHROUGH */
    389       1.26     perry 
    390        1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    391        1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    392        1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    393        1.1    bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    394        1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    395        1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    396        1.1    bouyer 			aprint_normal(", but unused (couldn't map registers)");
    397        1.1    bouyer 		} else {
    398        1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    399        1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    400        1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    401        1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    402        1.1    bouyer 		}
    403        1.1    bouyer 
    404  1.30.10.1      tron 		if (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    405        1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    406        1.1    bouyer 			aprint_normal(
    407        1.1    bouyer 			    ", but unused (forced off by config file)");
    408        1.1    bouyer 			sc->sc_dma_ok = 0;
    409        1.1    bouyer 		}
    410        1.1    bouyer 		break;
    411        1.1    bouyer 
    412        1.1    bouyer 	default:
    413        1.1    bouyer 		sc->sc_dma_ok = 0;
    414        1.1    bouyer 		aprint_normal(
    415        1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    416        1.1    bouyer 	}
    417        1.3      fvdl 
    418       1.12    bouyer 	if (sc->sc_dma_ok == 0)
    419       1.12    bouyer 		return;
    420       1.12    bouyer 
    421        1.3      fvdl 	/*
    422        1.3      fvdl 	 * Set up the default handles for the DMA registers.
    423        1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    424        1.3      fvdl 	 * doesn't permit it.
    425        1.3      fvdl 	 */
    426        1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    427        1.3      fvdl 		pc = &sc->pciide_channels[chan];
    428        1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    429        1.3      fvdl 			size = 4;
    430        1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    431        1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    432        1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    433        1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    434        1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    435        1.3      fvdl 				sc->sc_dma_ok = 0;
    436        1.3      fvdl 				aprint_normal(", but can't subregion offset %d "
    437        1.3      fvdl 					      "size %lu", reg, (u_long)size);
    438        1.3      fvdl 				return;
    439        1.3      fvdl 			}
    440        1.3      fvdl 		}
    441        1.3      fvdl 	}
    442        1.1    bouyer }
    443        1.1    bouyer 
    444        1.1    bouyer int
    445        1.1    bouyer pciide_compat_intr(arg)
    446        1.1    bouyer 	void *arg;
    447        1.1    bouyer {
    448        1.1    bouyer 	struct pciide_channel *cp = arg;
    449        1.1    bouyer 
    450        1.1    bouyer #ifdef DIAGNOSTIC
    451        1.1    bouyer 	/* should only be called for a compat channel */
    452        1.1    bouyer 	if (cp->compat == 0)
    453        1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    454        1.1    bouyer #endif
    455       1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    456        1.1    bouyer }
    457        1.1    bouyer 
    458        1.1    bouyer int
    459        1.1    bouyer pciide_pci_intr(arg)
    460        1.1    bouyer 	void *arg;
    461        1.1    bouyer {
    462        1.1    bouyer 	struct pciide_softc *sc = arg;
    463        1.1    bouyer 	struct pciide_channel *cp;
    464       1.17   thorpej 	struct ata_channel *wdc_cp;
    465        1.1    bouyer 	int i, rv, crv;
    466        1.1    bouyer 
    467        1.1    bouyer 	rv = 0;
    468       1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    469        1.1    bouyer 		cp = &sc->pciide_channels[i];
    470       1.17   thorpej 		wdc_cp = &cp->ata_channel;
    471        1.1    bouyer 
    472        1.1    bouyer 		/* If a compat channel skip. */
    473        1.1    bouyer 		if (cp->compat)
    474        1.1    bouyer 			continue;
    475        1.1    bouyer 		/* if this channel not waiting for intr, skip */
    476       1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    477        1.1    bouyer 			continue;
    478        1.1    bouyer 
    479        1.1    bouyer 		crv = wdcintr(wdc_cp);
    480        1.1    bouyer 		if (crv == 0)
    481        1.1    bouyer 			;		/* leave rv alone */
    482        1.1    bouyer 		else if (crv == 1)
    483        1.1    bouyer 			rv = 1;		/* claim the intr */
    484        1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    485        1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    486        1.1    bouyer 	}
    487        1.1    bouyer 	return (rv);
    488        1.1    bouyer }
    489        1.1    bouyer 
    490        1.1    bouyer void
    491        1.1    bouyer pciide_channel_dma_setup(cp)
    492        1.1    bouyer 	struct pciide_channel *cp;
    493        1.1    bouyer {
    494       1.21   thorpej 	int drive, s;
    495       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    496        1.1    bouyer 	struct ata_drive_datas *drvp;
    497        1.1    bouyer 
    498       1.17   thorpej 	KASSERT(cp->ata_channel.ch_ndrive != 0);
    499       1.17   thorpej 
    500       1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    501       1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    502        1.1    bouyer 		/* If no drive, skip */
    503        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    504        1.1    bouyer 			continue;
    505        1.1    bouyer 		/* setup DMA if needed */
    506        1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    507        1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    508        1.1    bouyer 		    sc->sc_dma_ok == 0) {
    509       1.21   thorpej 			s = splbio();
    510        1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    511       1.21   thorpej 			splx(s);
    512        1.1    bouyer 			continue;
    513        1.1    bouyer 		}
    514       1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    515        1.8   thorpej 					   drive) != 0) {
    516        1.1    bouyer 			/* Abort DMA setup */
    517       1.21   thorpej 			s = splbio();
    518        1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    519       1.21   thorpej 			splx(s);
    520        1.1    bouyer 			continue;
    521        1.1    bouyer 		}
    522        1.1    bouyer 	}
    523        1.1    bouyer }
    524        1.1    bouyer 
    525       1.24    briggs #define NIDEDMA_TABLES(sc)	\
    526       1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    527       1.24    briggs 
    528        1.1    bouyer int
    529        1.1    bouyer pciide_dma_table_setup(sc, channel, drive)
    530        1.1    bouyer 	struct pciide_softc *sc;
    531        1.1    bouyer 	int channel, drive;
    532        1.1    bouyer {
    533        1.1    bouyer 	bus_dma_segment_t seg;
    534        1.1    bouyer 	int error, rseg;
    535        1.1    bouyer 	const bus_size_t dma_table_size =
    536       1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    537        1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    538        1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    539        1.1    bouyer 
    540        1.1    bouyer 	/* If table was already allocated, just return */
    541        1.1    bouyer 	if (dma_maps->dma_table)
    542        1.1    bouyer 		return 0;
    543        1.1    bouyer 
    544        1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    545        1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    546        1.1    bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    547        1.1    bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    548       1.20   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    549       1.20   thorpej 		    channel, "allocate", drive, error);
    550        1.1    bouyer 		return error;
    551        1.1    bouyer 	}
    552        1.1    bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    553        1.1    bouyer 	    dma_table_size,
    554        1.1    bouyer 	    (caddr_t *)&dma_maps->dma_table,
    555        1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    556       1.20   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    557       1.20   thorpej 		    channel, "map", drive, error);
    558        1.1    bouyer 		return error;
    559        1.1    bouyer 	}
    560       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    561        1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    562        1.1    bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    563        1.1    bouyer 	/* Create and load table DMA map for this disk */
    564        1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    565        1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    566        1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    567       1.20   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    568       1.20   thorpej 		    channel, "create", drive, error);
    569        1.1    bouyer 		return error;
    570        1.1    bouyer 	}
    571        1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    572        1.1    bouyer 	    dma_maps->dmamap_table,
    573        1.1    bouyer 	    dma_maps->dma_table,
    574        1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    575       1.20   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    576       1.20   thorpej 		    channel, "load", drive, error);
    577        1.1    bouyer 		return error;
    578        1.1    bouyer 	}
    579       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    580        1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    581        1.1    bouyer 	    DEBUG_PROBE);
    582        1.1    bouyer 	/* Create a xfer DMA map for this drive */
    583       1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    584       1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    585        1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    586        1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    587       1.20   thorpej 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    588       1.20   thorpej 		    channel, "create xfer", drive, error);
    589        1.1    bouyer 		return error;
    590        1.1    bouyer 	}
    591        1.1    bouyer 	return 0;
    592        1.1    bouyer }
    593        1.1    bouyer 
    594        1.1    bouyer int
    595       1.22    bouyer pciide_dma_dmamap_setup(sc, channel, drive, databuf, datalen, flags)
    596       1.22    bouyer 	struct pciide_softc *sc;
    597        1.1    bouyer 	int channel, drive;
    598        1.1    bouyer 	void *databuf;
    599        1.1    bouyer 	size_t datalen;
    600        1.1    bouyer 	int flags;
    601        1.1    bouyer {
    602        1.1    bouyer 	int error, seg;
    603        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    604        1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    605        1.1    bouyer 
    606        1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    607        1.1    bouyer 	    dma_maps->dmamap_xfer,
    608        1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    609        1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    610        1.1    bouyer 	if (error) {
    611       1.20   thorpej 		printf(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    612       1.20   thorpej 		    channel, "load xfer", drive, error);
    613        1.1    bouyer 		return error;
    614        1.1    bouyer 	}
    615        1.1    bouyer 
    616        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    617        1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    618        1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    619        1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    620        1.1    bouyer 
    621        1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    622        1.1    bouyer #ifdef DIAGNOSTIC
    623        1.1    bouyer 		/* A segment must not cross a 64k boundary */
    624        1.1    bouyer 		{
    625        1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    626        1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    627        1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    628        1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    629        1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    630        1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    631        1.1    bouyer 			    seg, phys, len);
    632        1.1    bouyer 			panic("pciide_dma: buf align");
    633        1.1    bouyer 		}
    634        1.1    bouyer 		}
    635        1.1    bouyer #endif
    636        1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    637        1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    638        1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    639        1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    640        1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    641       1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    642        1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    643        1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    644        1.1    bouyer 
    645        1.1    bouyer 	}
    646        1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    647        1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    648        1.1    bouyer 
    649        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    650        1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    651        1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    652        1.1    bouyer 
    653        1.1    bouyer #ifdef DIAGNOSTIC
    654        1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    655       1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    656       1.22    bouyer 		    "not properly aligned\n",
    657        1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    658        1.1    bouyer 		panic("pciide_dma_init: table align");
    659        1.1    bouyer 	}
    660        1.1    bouyer #endif
    661       1.22    bouyer 	/* remember flags */
    662       1.22    bouyer 	dma_maps->dma_flags = flags;
    663       1.22    bouyer 
    664       1.22    bouyer 	return 0;
    665       1.22    bouyer }
    666       1.22    bouyer 
    667       1.22    bouyer int
    668       1.22    bouyer pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    669       1.22    bouyer 	void *v;
    670       1.22    bouyer 	int channel, drive;
    671       1.22    bouyer 	void *databuf;
    672       1.22    bouyer 	size_t datalen;
    673       1.22    bouyer 	int flags;
    674       1.22    bouyer {
    675       1.22    bouyer 	struct pciide_softc *sc = v;
    676       1.22    bouyer 	int error;
    677       1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    678       1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    679        1.1    bouyer 
    680       1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    681       1.22    bouyer 	    databuf, datalen, flags)) != 0)
    682       1.22    bouyer 		return error;
    683       1.22    bouyer 	/* Maps are ready. Start DMA function */
    684        1.1    bouyer 	/* Clear status bits */
    685        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    686        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    687        1.1    bouyer 	/* Write table addr */
    688        1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    689        1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    690        1.1    bouyer 	/* set read/write */
    691        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    692        1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    693        1.1    bouyer 	return 0;
    694        1.1    bouyer }
    695        1.1    bouyer 
    696        1.1    bouyer void
    697        1.1    bouyer pciide_dma_start(v, channel, drive)
    698        1.1    bouyer 	void *v;
    699        1.1    bouyer 	int channel, drive;
    700        1.1    bouyer {
    701        1.1    bouyer 	struct pciide_softc *sc = v;
    702        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    703        1.1    bouyer 
    704       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    705        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    706        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    707        1.3      fvdl 		| IDEDMA_CMD_START);
    708        1.1    bouyer }
    709        1.1    bouyer 
    710        1.1    bouyer int
    711        1.1    bouyer pciide_dma_finish(v, channel, drive, force)
    712        1.1    bouyer 	void *v;
    713        1.1    bouyer 	int channel, drive;
    714        1.1    bouyer 	int force;
    715        1.1    bouyer {
    716        1.1    bouyer 	struct pciide_softc *sc = v;
    717        1.1    bouyer 	u_int8_t status;
    718        1.1    bouyer 	int error = 0;
    719        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    720        1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    721        1.1    bouyer 
    722        1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    723       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    724        1.1    bouyer 	    DEBUG_XFERS);
    725        1.1    bouyer 
    726       1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    727        1.1    bouyer 		return WDC_DMAST_NOIRQ;
    728        1.1    bouyer 
    729        1.1    bouyer 	/* stop DMA channel */
    730        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    731        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    732        1.3      fvdl 		& ~IDEDMA_CMD_START);
    733        1.1    bouyer 
    734        1.1    bouyer 	/* Unload the map of the data buffer */
    735        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    736        1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    737        1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    738        1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    739        1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    740        1.1    bouyer 
    741       1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    742        1.1    bouyer 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    743       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel, drive,
    744       1.20   thorpej 		    status);
    745        1.1    bouyer 		error |= WDC_DMAST_ERR;
    746        1.1    bouyer 	}
    747        1.1    bouyer 
    748       1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    749        1.1    bouyer 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
    750       1.20   thorpej 		    "status=0x%x\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    751       1.20   thorpej 		    channel, drive, status);
    752        1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    753        1.1    bouyer 	}
    754        1.1    bouyer 
    755       1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    756        1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    757        1.1    bouyer 		error |= WDC_DMAST_UNDER;
    758        1.1    bouyer 	}
    759        1.1    bouyer 	return error;
    760        1.1    bouyer }
    761        1.1    bouyer 
    762        1.1    bouyer void
    763        1.1    bouyer pciide_irqack(chp)
    764       1.17   thorpej 	struct ata_channel *chp;
    765        1.1    bouyer {
    766       1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    767       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    768        1.1    bouyer 
    769        1.1    bouyer 	/* clear status bits in IDE DMA registers */
    770        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    771        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    772        1.1    bouyer }
    773        1.1    bouyer 
    774        1.1    bouyer /* some common code used by several chip_map */
    775        1.1    bouyer int
    776        1.1    bouyer pciide_chansetup(sc, channel, interface)
    777        1.1    bouyer 	struct pciide_softc *sc;
    778        1.1    bouyer 	int channel;
    779        1.1    bouyer 	pcireg_t interface;
    780        1.1    bouyer {
    781        1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    782       1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    783        1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    784       1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    785       1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    786       1.17   thorpej 	cp->ata_channel.ch_queue =
    787        1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    788       1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    789        1.1    bouyer 		aprint_error("%s %s channel: "
    790        1.1    bouyer 		    "can't allocate memory for command queue",
    791       1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    792        1.1    bouyer 		return 0;
    793        1.1    bouyer 	}
    794       1.30    bouyer 	cp->ata_channel.ch_ndrive = 2;
    795        1.1    bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    796       1.20   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    797        1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    798        1.1    bouyer 	    "configured" : "wired",
    799        1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    800        1.1    bouyer 	    "native-PCI" : "compatibility");
    801        1.1    bouyer 	return 1;
    802        1.1    bouyer }
    803        1.1    bouyer 
    804        1.1    bouyer /* some common code used by several chip channel_map */
    805        1.1    bouyer void
    806        1.1    bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
    807        1.1    bouyer 	struct pci_attach_args *pa;
    808        1.1    bouyer 	struct pciide_channel *cp;
    809        1.1    bouyer 	pcireg_t interface;
    810        1.1    bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    811       1.23     perry 	int (*pci_intr)(void *);
    812        1.1    bouyer {
    813       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    814        1.1    bouyer 
    815        1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    816        1.1    bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    817       1.13    bouyer 	else {
    818        1.8   thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    819        1.1    bouyer 		    ctlsizep);
    820       1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    821       1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    822       1.13    bouyer 	}
    823        1.1    bouyer 	wdcattach(wdc_cp);
    824        1.1    bouyer }
    825        1.1    bouyer 
    826        1.1    bouyer /*
    827        1.1    bouyer  * generic code to map the compat intr.
    828        1.1    bouyer  */
    829        1.1    bouyer void
    830        1.1    bouyer pciide_map_compat_intr(pa, cp, compatchan)
    831        1.1    bouyer 	struct pci_attach_args *pa;
    832        1.1    bouyer 	struct pciide_channel *cp;
    833        1.1    bouyer 	int compatchan;
    834        1.1    bouyer {
    835       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    836        1.1    bouyer 
    837        1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    838       1.20   thorpej 	cp->ih =
    839       1.20   thorpej 	   pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_atac.atac_dev,
    840       1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    841        1.1    bouyer 	if (cp->ih == NULL) {
    842        1.1    bouyer #endif
    843        1.1    bouyer 		aprint_error("%s: no compatibility interrupt for use by %s "
    844       1.20   thorpej 		    "channel\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    845       1.20   thorpej 		    cp->name);
    846       1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    847        1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    848        1.1    bouyer 	}
    849        1.1    bouyer #endif
    850        1.1    bouyer }
    851        1.1    bouyer 
    852        1.1    bouyer void
    853        1.1    bouyer default_chip_map(sc, pa)
    854        1.1    bouyer 	struct pciide_softc *sc;
    855        1.1    bouyer 	struct pci_attach_args *pa;
    856        1.1    bouyer {
    857        1.1    bouyer 	struct pciide_channel *cp;
    858        1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    859        1.1    bouyer 	pcireg_t csr;
    860       1.29    bouyer 	int channel, drive;
    861        1.1    bouyer 	u_int8_t idedma_ctl;
    862        1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    863       1.27  christos 	const char *failreason;
    864       1.17   thorpej 	struct wdc_regs *wdr;
    865        1.1    bouyer 
    866        1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    867        1.1    bouyer 		return;
    868        1.1    bouyer 
    869        1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    870        1.1    bouyer 		aprint_normal("%s: bus-master DMA support present",
    871       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    872        1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    873  1.30.10.1      tron 		    (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    874        1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    875        1.1    bouyer 			aprint_normal(", but unused (no driver support)");
    876        1.1    bouyer 			sc->sc_dma_ok = 0;
    877        1.1    bouyer 		} else {
    878        1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    879        1.1    bouyer 			if (sc->sc_dma_ok != 0)
    880        1.1    bouyer 				aprint_normal(", used without full driver "
    881        1.1    bouyer 				    "support");
    882        1.1    bouyer 		}
    883        1.1    bouyer 	} else {
    884        1.1    bouyer 		aprint_normal("%s: hardware does not support DMA",
    885       1.20   thorpej 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    886        1.1    bouyer 		sc->sc_dma_ok = 0;
    887        1.1    bouyer 	}
    888        1.1    bouyer 	aprint_normal("\n");
    889        1.1    bouyer 	if (sc->sc_dma_ok) {
    890       1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    891        1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    892        1.1    bouyer 	}
    893       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    894       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    895        1.1    bouyer 
    896       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    897       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    898       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    899        1.1    bouyer 
    900       1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    901       1.17   thorpej 
    902       1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    903       1.20   thorpej 	     channel++) {
    904        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    905        1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    906        1.1    bouyer 			continue;
    907       1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
    908       1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    909       1.10    bouyer 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    910       1.10    bouyer 			    pciide_pci_intr);
    911       1.10    bouyer 		else
    912       1.10    bouyer 			pciide_mapregs_compat(pa, cp,
    913       1.17   thorpej 			    cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
    914       1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
    915        1.1    bouyer 			continue;
    916        1.1    bouyer 		/*
    917        1.1    bouyer 		 * Check to see if something appears to be there.
    918        1.1    bouyer 		 */
    919        1.1    bouyer 		failreason = NULL;
    920        1.1    bouyer 		/*
    921        1.1    bouyer 		 * In native mode, always enable the controller. It's
    922        1.1    bouyer 		 * not possible to have an ISA board using the same address
    923        1.1    bouyer 		 * anyway.
    924        1.1    bouyer 		 */
    925       1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
    926       1.17   thorpej 			wdcattach(&cp->ata_channel);
    927       1.13    bouyer 			continue;
    928       1.13    bouyer 		}
    929       1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
    930        1.1    bouyer 			failreason = "not responding; disabled or no drives?";
    931        1.1    bouyer 			goto next;
    932        1.1    bouyer 		}
    933        1.1    bouyer 		/*
    934        1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    935        1.1    bouyer 		 * channel by trying to access the channel again while the
    936        1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    937        1.1    bouyer 		 * channel no longer appears to be there, it belongs to
    938        1.1    bouyer 		 * this controller.)  YUCK!
    939        1.1    bouyer 		 */
    940        1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    941        1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    942        1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    943        1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    944       1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
    945        1.1    bouyer 			failreason = "other hardware responding at addresses";
    946        1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    947        1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    948        1.1    bouyer next:
    949        1.1    bouyer 		if (failreason) {
    950        1.1    bouyer 			aprint_error("%s: %s channel ignored (%s)\n",
    951       1.20   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name,
    952        1.1    bouyer 			    failreason);
    953       1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    954       1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    955       1.17   thorpej 			    cmdsize);
    956       1.17   thorpej 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
    957       1.10    bouyer 		} else {
    958       1.13    bouyer 			pciide_map_compat_intr(pa, cp,
    959       1.17   thorpej 			    cp->ata_channel.ch_channel);
    960       1.17   thorpej 			wdcattach(&cp->ata_channel);
    961        1.1    bouyer 		}
    962        1.1    bouyer 	}
    963        1.1    bouyer 
    964        1.1    bouyer 	if (sc->sc_dma_ok == 0)
    965        1.1    bouyer 		return;
    966        1.1    bouyer 
    967        1.1    bouyer 	/* Allocate DMA maps */
    968       1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    969       1.20   thorpej 	     channel++) {
    970        1.1    bouyer 		idedma_ctl = 0;
    971        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    972       1.17   thorpej 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    973       1.29    bouyer 			/*
    974       1.29    bouyer 			 * we have not probed the drives yet, allocate
    975       1.29    bouyer 			 * ressources for all of them.
    976       1.29    bouyer 			 */
    977        1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
    978        1.1    bouyer 				/* Abort DMA setup */
    979        1.1    bouyer 				aprint_error(
    980        1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
    981        1.1    bouyer 				    "using PIO transfers\n",
    982       1.20   thorpej 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    983        1.1    bouyer 				    channel, drive);
    984       1.29    bouyer 				sc->sc_dma_ok = 0;
    985       1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
    986       1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
    987       1.29    bouyer 				break;
    988        1.1    bouyer 			}
    989        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    990        1.1    bouyer 		}
    991        1.1    bouyer 		if (idedma_ctl != 0) {
    992        1.1    bouyer 			/* Add software bits in status register */
    993        1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
    994        1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    995        1.1    bouyer 		}
    996        1.1    bouyer 	}
    997        1.1    bouyer }
    998        1.1    bouyer 
    999        1.1    bouyer void
   1000        1.1    bouyer sata_setup_channel(chp)
   1001       1.17   thorpej 	struct ata_channel *chp;
   1002        1.1    bouyer {
   1003        1.1    bouyer 	struct ata_drive_datas *drvp;
   1004       1.21   thorpej 	int drive, s;
   1005        1.1    bouyer 	u_int32_t idedma_ctl;
   1006       1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1007       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1008        1.1    bouyer 
   1009        1.1    bouyer 	/* setup DMA if needed */
   1010        1.1    bouyer 	pciide_channel_dma_setup(cp);
   1011        1.1    bouyer 
   1012        1.1    bouyer 	idedma_ctl = 0;
   1013        1.1    bouyer 
   1014       1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1015        1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1016        1.1    bouyer 		/* If no drive, skip */
   1017        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1018        1.1    bouyer 			continue;
   1019        1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   1020        1.1    bouyer 			/* use Ultra/DMA */
   1021       1.21   thorpej 			s = splbio();
   1022        1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1023       1.21   thorpej 			splx(s);
   1024        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1025        1.1    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   1026        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1027        1.1    bouyer 		}
   1028        1.1    bouyer 	}
   1029        1.1    bouyer 
   1030        1.1    bouyer 	/*
   1031        1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1032        1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1033        1.1    bouyer 	 * command).
   1034        1.1    bouyer 	 */
   1035        1.1    bouyer 	if (idedma_ctl != 0) {
   1036        1.1    bouyer 		/* Add software bits in status register */
   1037        1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1038        1.1    bouyer 		    idedma_ctl);
   1039        1.1    bouyer 	}
   1040        1.1    bouyer }
   1041