Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.38.18.1
      1  1.38.18.1       jym /*	$NetBSD: pciide_common.c,v 1.38.18.1 2009/05/13 17:20:29 jym Exp $	*/
      2        1.1    bouyer 
      3        1.1    bouyer 
      4        1.1    bouyer /*
      5        1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6        1.1    bouyer  *
      7        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8        1.1    bouyer  * modification, are permitted provided that the following conditions
      9        1.1    bouyer  * are met:
     10        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     16        1.1    bouyer  *    must display the following acknowledgement:
     17        1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     18        1.1    bouyer  * 4. Neither the name of the University nor the names of its contributors
     19        1.1    bouyer  *    may be used to endorse or promote products derived from this software
     20        1.1    bouyer  *    without specific prior written permission.
     21        1.1    bouyer  *
     22        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25       1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32        1.1    bouyer  *
     33        1.1    bouyer  */
     34        1.1    bouyer 
     35        1.1    bouyer 
     36        1.1    bouyer /*
     37        1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38        1.1    bouyer  *
     39        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     40        1.1    bouyer  * modification, are permitted provided that the following conditions
     41        1.1    bouyer  * are met:
     42        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     43        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     44        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     47        1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     48        1.1    bouyer  *    must display the following acknowledgement:
     49        1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     50        1.1    bouyer  *	for the NetBSD Project.
     51        1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     52        1.1    bouyer  *    derived from this software without specific prior written permission
     53        1.1    bouyer  *
     54        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57        1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64        1.1    bouyer  */
     65        1.1    bouyer 
     66        1.1    bouyer /*
     67        1.1    bouyer  * PCI IDE controller driver.
     68        1.1    bouyer  *
     69        1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70        1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     71        1.1    bouyer  *
     72        1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73        1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74        1.1    bouyer  * 5/16/94" from the PCI SIG.
     75        1.1    bouyer  *
     76        1.1    bouyer  */
     77        1.1    bouyer 
     78        1.1    bouyer #include <sys/cdefs.h>
     79  1.38.18.1       jym __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.38.18.1 2009/05/13 17:20:29 jym Exp $");
     80        1.1    bouyer 
     81        1.1    bouyer #include <sys/param.h>
     82        1.1    bouyer #include <sys/malloc.h>
     83        1.1    bouyer 
     84        1.1    bouyer #include <uvm/uvm_extern.h>
     85        1.1    bouyer 
     86        1.1    bouyer #include <dev/pci/pcireg.h>
     87        1.1    bouyer #include <dev/pci/pcivar.h>
     88        1.1    bouyer #include <dev/pci/pcidevs.h>
     89        1.1    bouyer #include <dev/pci/pciidereg.h>
     90        1.1    bouyer #include <dev/pci/pciidevar.h>
     91        1.1    bouyer 
     92        1.3      fvdl #include <dev/ic/wdcreg.h>
     93        1.3      fvdl 
     94       1.16   thorpej #ifdef ATADEBUG
     95       1.16   thorpej int atadebug_pciide_mask = 0;
     96        1.1    bouyer #endif
     97        1.1    bouyer 
     98       1.33     itohy #if NATA_DMA
     99       1.26     perry static const char dmaerrfmt[] =
    100        1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    101       1.33     itohy #endif
    102        1.1    bouyer 
    103        1.1    bouyer /* Default product description for devices not known from this controller */
    104        1.1    bouyer const struct pciide_product_desc default_product_desc = {
    105        1.1    bouyer 	0,
    106        1.1    bouyer 	0,
    107        1.1    bouyer 	"Generic PCI IDE controller",
    108        1.1    bouyer 	default_chip_map,
    109       1.26     perry };
    110        1.1    bouyer 
    111        1.1    bouyer const struct pciide_product_desc *
    112  1.38.18.1       jym pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    113        1.1    bouyer {
    114        1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    115        1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    116        1.1    bouyer 			break;
    117       1.26     perry 
    118        1.1    bouyer 	if (pp->chip_map == NULL)
    119        1.1    bouyer 		return NULL;
    120        1.1    bouyer 	return pp;
    121        1.1    bouyer }
    122        1.1    bouyer 
    123        1.1    bouyer void
    124  1.38.18.1       jym pciide_common_attach(struct pciide_softc *sc, struct pci_attach_args *pa, const struct pciide_product_desc *pp)
    125        1.1    bouyer {
    126        1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    127        1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    128       1.33     itohy #if NATA_DMA
    129        1.1    bouyer 	pcireg_t csr;
    130       1.33     itohy #endif
    131        1.1    bouyer 	char devinfo[256];
    132        1.1    bouyer 	const char *displaydev;
    133        1.1    bouyer 
    134        1.1    bouyer 	aprint_naive(": disk controller\n");
    135        1.1    bouyer 	aprint_normal("\n");
    136        1.1    bouyer 
    137        1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    138        1.1    bouyer 	if (pp == NULL) {
    139        1.1    bouyer 		/* should only happen for generic pciide devices */
    140        1.1    bouyer 		sc->sc_pp = &default_product_desc;
    141        1.9    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    142        1.1    bouyer 		displaydev = devinfo;
    143        1.1    bouyer 	} else {
    144        1.1    bouyer 		sc->sc_pp = pp;
    145        1.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    146        1.1    bouyer 	}
    147        1.1    bouyer 
    148        1.1    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    149        1.1    bouyer 	if (displaydev)
    150       1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    151       1.38      cube 		    "%s (rev. 0x%02x)\n", displaydev,
    152        1.1    bouyer 		    PCI_REVISION(pa->pa_class));
    153        1.1    bouyer 
    154        1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    155        1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    156        1.1    bouyer 
    157       1.33     itohy #if NATA_DMA
    158        1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    159        1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    160        1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    161       1.33     itohy #endif
    162        1.1    bouyer 
    163       1.16   thorpej #ifdef ATADEBUG
    164       1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    165        1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    166        1.1    bouyer #endif
    167        1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    168        1.1    bouyer 
    169       1.33     itohy #if NATA_DMA
    170        1.1    bouyer 	if (sc->sc_dma_ok) {
    171        1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    172        1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    173        1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    174        1.1    bouyer 	}
    175       1.33     itohy #endif
    176       1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    177        1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    178        1.1    bouyer }
    179        1.1    bouyer 
    180        1.1    bouyer /* tell whether the chip is enabled or not */
    181        1.1    bouyer int
    182  1.38.18.1       jym pciide_chipen(struct pciide_softc *sc, struct pci_attach_args *pa)
    183        1.1    bouyer {
    184        1.1    bouyer 	pcireg_t csr;
    185        1.1    bouyer 
    186        1.1    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    187        1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    188        1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    189       1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    190       1.38      cube 		    "device disabled (at %s)\n",
    191        1.1    bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    192        1.1    bouyer 		   "device" : "bridge");
    193        1.1    bouyer 		return 0;
    194        1.1    bouyer 	}
    195        1.1    bouyer 	return 1;
    196        1.1    bouyer }
    197        1.1    bouyer 
    198        1.1    bouyer void
    199  1.38.18.1       jym pciide_mapregs_compat(struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan, bus_size_t *cmdsizep, bus_size_t *ctlsizep)
    200        1.1    bouyer {
    201       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    202       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    203       1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    204        1.3      fvdl 	int i;
    205        1.1    bouyer 
    206        1.1    bouyer 	cp->compat = 1;
    207        1.1    bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    208        1.1    bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    209        1.1    bouyer 
    210       1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    211       1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    212       1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    213       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    214       1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    215        1.1    bouyer 		goto bad;
    216        1.1    bouyer 	}
    217        1.1    bouyer 
    218       1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    219       1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    220       1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    221       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    222       1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    223       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    224        1.1    bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    225        1.1    bouyer 		goto bad;
    226        1.1    bouyer 	}
    227        1.1    bouyer 
    228        1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    229       1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    230       1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    231       1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    232       1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    233       1.38      cube 			    cp->name);
    234        1.3      fvdl 			goto bad;
    235        1.3      fvdl 		}
    236        1.3      fvdl 	}
    237       1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    238       1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    239       1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    240        1.1    bouyer 	return;
    241        1.1    bouyer 
    242        1.1    bouyer bad:
    243       1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    244        1.1    bouyer 	return;
    245        1.1    bouyer }
    246        1.1    bouyer 
    247        1.1    bouyer void
    248  1.38.18.1       jym pciide_mapregs_native(struct pci_attach_args *pa,
    249  1.38.18.1       jym 	struct pciide_channel *cp, bus_size_t *cmdsizep,
    250  1.38.18.1       jym 	bus_size_t *ctlsizep, int (*pci_intr)(void *))
    251        1.1    bouyer {
    252       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    253       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    254       1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    255        1.1    bouyer 	const char *intrstr;
    256        1.1    bouyer 	pci_intr_handle_t intrhandle;
    257        1.3      fvdl 	int i;
    258        1.1    bouyer 
    259        1.1    bouyer 	cp->compat = 0;
    260        1.1    bouyer 
    261        1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    262        1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    263       1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    264       1.38      cube 			    "couldn't map native-PCI interrupt\n");
    265        1.1    bouyer 			goto bad;
    266       1.26     perry 		}
    267        1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    268        1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    269        1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    270        1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    271       1.38      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    272       1.38      cube 			    "using %s for native-PCI interrupt\n",
    273        1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    274        1.1    bouyer 		} else {
    275       1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    276       1.38      cube 			    "couldn't establish native-PCI interrupt");
    277        1.1    bouyer 			if (intrstr != NULL)
    278       1.38      cube 				aprint_error(" at %s", intrstr);
    279       1.38      cube 			aprint_error("\n");
    280        1.1    bouyer 			goto bad;
    281        1.1    bouyer 		}
    282        1.1    bouyer 	}
    283        1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    284        1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    285        1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    286       1.17   thorpej 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
    287       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    288       1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    289        1.1    bouyer 		goto bad;
    290        1.1    bouyer 	}
    291        1.1    bouyer 
    292        1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    293        1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    294       1.17   thorpej 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    295       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    296       1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    297       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    298        1.3      fvdl 		    *cmdsizep);
    299        1.1    bouyer 		goto bad;
    300        1.1    bouyer 	}
    301        1.1    bouyer 	/*
    302        1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    303        1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    304        1.1    bouyer 	 * code a handle for only one byte at the right offset.
    305        1.1    bouyer 	 */
    306       1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    307       1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    308       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    309       1.38      cube 		    "unable to subregion %s channel ctl regs\n", cp->name);
    310       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    311        1.3      fvdl 		     *cmdsizep);
    312       1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    313        1.1    bouyer 		goto bad;
    314        1.1    bouyer 	}
    315        1.1    bouyer 
    316        1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    317       1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    318       1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    319       1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    320       1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    321       1.38      cube 			    cp->name);
    322        1.3      fvdl 			goto bad;
    323        1.3      fvdl 		}
    324        1.3      fvdl 	}
    325       1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    326       1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    327       1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    328        1.1    bouyer 	return;
    329        1.1    bouyer 
    330        1.1    bouyer bad:
    331       1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    332        1.1    bouyer 	return;
    333        1.1    bouyer }
    334        1.1    bouyer 
    335       1.33     itohy #if NATA_DMA
    336        1.1    bouyer void
    337  1.38.18.1       jym pciide_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
    338        1.1    bouyer {
    339        1.1    bouyer 	pcireg_t maptype;
    340        1.1    bouyer 	bus_addr_t addr;
    341        1.3      fvdl 	struct pciide_channel *pc;
    342        1.3      fvdl 	int reg, chan;
    343        1.3      fvdl 	bus_size_t size;
    344        1.1    bouyer 
    345        1.1    bouyer 	/*
    346        1.1    bouyer 	 * Map DMA registers
    347        1.1    bouyer 	 *
    348        1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    349        1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    350        1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    351        1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    352        1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    353        1.1    bouyer 	 * could be mapped.
    354        1.1    bouyer 	 *
    355        1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    356        1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    357        1.1    bouyer 	 * XXX space," some controllers (at least the United
    358        1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    359        1.1    bouyer 	 */
    360        1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    361        1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    362        1.1    bouyer 
    363        1.1    bouyer 	switch (maptype) {
    364        1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    365        1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    366        1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    367        1.1    bouyer 		    &addr, NULL, NULL) == 0);
    368        1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    369       1.36        ad 			aprint_verbose(
    370        1.1    bouyer 			    ", but unused (couldn't query registers)");
    371        1.1    bouyer 			break;
    372        1.1    bouyer 		}
    373        1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    374        1.1    bouyer 		    && addr >= 0x10000) {
    375        1.1    bouyer 			sc->sc_dma_ok = 0;
    376       1.36        ad 			aprint_verbose(
    377        1.1    bouyer 			    ", but unused (registers at unsafe address "
    378        1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    379        1.1    bouyer 			break;
    380        1.1    bouyer 		}
    381        1.1    bouyer 		/* FALLTHROUGH */
    382       1.26     perry 
    383        1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    384        1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    385        1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    386        1.1    bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    387        1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    388        1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    389       1.36        ad 			aprint_verbose(", but unused (couldn't map registers)");
    390        1.1    bouyer 		} else {
    391        1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    392        1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    393        1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    394        1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    395        1.1    bouyer 		}
    396        1.1    bouyer 
    397       1.38      cube 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    398        1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    399       1.36        ad 			aprint_verbose(
    400        1.1    bouyer 			    ", but unused (forced off by config file)");
    401        1.1    bouyer 			sc->sc_dma_ok = 0;
    402        1.1    bouyer 		}
    403        1.1    bouyer 		break;
    404        1.1    bouyer 
    405        1.1    bouyer 	default:
    406        1.1    bouyer 		sc->sc_dma_ok = 0;
    407       1.36        ad 		aprint_verbose(
    408        1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    409        1.1    bouyer 	}
    410        1.3      fvdl 
    411       1.12    bouyer 	if (sc->sc_dma_ok == 0)
    412       1.12    bouyer 		return;
    413       1.12    bouyer 
    414        1.3      fvdl 	/*
    415        1.3      fvdl 	 * Set up the default handles for the DMA registers.
    416        1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    417        1.3      fvdl 	 * doesn't permit it.
    418        1.3      fvdl 	 */
    419        1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    420        1.3      fvdl 		pc = &sc->pciide_channels[chan];
    421        1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    422        1.3      fvdl 			size = 4;
    423        1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    424        1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    425        1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    426        1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    427        1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    428        1.3      fvdl 				sc->sc_dma_ok = 0;
    429       1.36        ad 				aprint_verbose(", but can't subregion offset %d "
    430        1.3      fvdl 					      "size %lu", reg, (u_long)size);
    431        1.3      fvdl 				return;
    432        1.3      fvdl 			}
    433        1.3      fvdl 		}
    434        1.3      fvdl 	}
    435        1.1    bouyer }
    436       1.33     itohy #endif	/* NATA_DMA */
    437        1.1    bouyer 
    438        1.1    bouyer int
    439  1.38.18.1       jym pciide_compat_intr(void *arg)
    440        1.1    bouyer {
    441        1.1    bouyer 	struct pciide_channel *cp = arg;
    442        1.1    bouyer 
    443        1.1    bouyer #ifdef DIAGNOSTIC
    444        1.1    bouyer 	/* should only be called for a compat channel */
    445        1.1    bouyer 	if (cp->compat == 0)
    446        1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    447        1.1    bouyer #endif
    448       1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    449        1.1    bouyer }
    450        1.1    bouyer 
    451        1.1    bouyer int
    452  1.38.18.1       jym pciide_pci_intr(void *arg)
    453        1.1    bouyer {
    454        1.1    bouyer 	struct pciide_softc *sc = arg;
    455        1.1    bouyer 	struct pciide_channel *cp;
    456       1.17   thorpej 	struct ata_channel *wdc_cp;
    457        1.1    bouyer 	int i, rv, crv;
    458        1.1    bouyer 
    459        1.1    bouyer 	rv = 0;
    460       1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    461        1.1    bouyer 		cp = &sc->pciide_channels[i];
    462       1.17   thorpej 		wdc_cp = &cp->ata_channel;
    463        1.1    bouyer 
    464        1.1    bouyer 		/* If a compat channel skip. */
    465        1.1    bouyer 		if (cp->compat)
    466        1.1    bouyer 			continue;
    467        1.1    bouyer 		/* if this channel not waiting for intr, skip */
    468       1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    469        1.1    bouyer 			continue;
    470        1.1    bouyer 
    471        1.1    bouyer 		crv = wdcintr(wdc_cp);
    472        1.1    bouyer 		if (crv == 0)
    473        1.1    bouyer 			;		/* leave rv alone */
    474        1.1    bouyer 		else if (crv == 1)
    475        1.1    bouyer 			rv = 1;		/* claim the intr */
    476        1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    477        1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    478        1.1    bouyer 	}
    479        1.1    bouyer 	return (rv);
    480        1.1    bouyer }
    481        1.1    bouyer 
    482       1.33     itohy #if NATA_DMA
    483        1.1    bouyer void
    484  1.38.18.1       jym pciide_channel_dma_setup(struct pciide_channel *cp)
    485        1.1    bouyer {
    486       1.21   thorpej 	int drive, s;
    487       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    488        1.1    bouyer 	struct ata_drive_datas *drvp;
    489        1.1    bouyer 
    490       1.17   thorpej 	KASSERT(cp->ata_channel.ch_ndrive != 0);
    491       1.17   thorpej 
    492       1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    493       1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    494        1.1    bouyer 		/* If no drive, skip */
    495        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    496        1.1    bouyer 			continue;
    497        1.1    bouyer 		/* setup DMA if needed */
    498        1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    499        1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    500        1.1    bouyer 		    sc->sc_dma_ok == 0) {
    501       1.21   thorpej 			s = splbio();
    502        1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    503       1.21   thorpej 			splx(s);
    504        1.1    bouyer 			continue;
    505        1.1    bouyer 		}
    506       1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    507        1.8   thorpej 					   drive) != 0) {
    508        1.1    bouyer 			/* Abort DMA setup */
    509       1.21   thorpej 			s = splbio();
    510        1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    511       1.21   thorpej 			splx(s);
    512        1.1    bouyer 			continue;
    513        1.1    bouyer 		}
    514        1.1    bouyer 	}
    515        1.1    bouyer }
    516        1.1    bouyer 
    517       1.24    briggs #define NIDEDMA_TABLES(sc)	\
    518       1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    519       1.24    briggs 
    520        1.1    bouyer int
    521  1.38.18.1       jym pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    522        1.1    bouyer {
    523        1.1    bouyer 	bus_dma_segment_t seg;
    524        1.1    bouyer 	int error, rseg;
    525        1.1    bouyer 	const bus_size_t dma_table_size =
    526       1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    527        1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    528        1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    529        1.1    bouyer 
    530        1.1    bouyer 	/* If table was already allocated, just return */
    531        1.1    bouyer 	if (dma_maps->dma_table)
    532        1.1    bouyer 		return 0;
    533        1.1    bouyer 
    534        1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    535        1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    536        1.1    bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    537        1.1    bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    538       1.38      cube 		aprint_error(dmaerrfmt,
    539       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    540       1.38      cube 		    "allocate", drive, error);
    541        1.1    bouyer 		return error;
    542        1.1    bouyer 	}
    543        1.1    bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    544        1.1    bouyer 	    dma_table_size,
    545       1.37  christos 	    (void **)&dma_maps->dma_table,
    546        1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    547       1.38      cube 		aprint_error(dmaerrfmt,
    548       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    549       1.38      cube 		    "map", drive, error);
    550        1.1    bouyer 		return error;
    551        1.1    bouyer 	}
    552       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    553        1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    554        1.1    bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    555        1.1    bouyer 	/* Create and load table DMA map for this disk */
    556        1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    557        1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    558        1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    559       1.38      cube 		aprint_error(dmaerrfmt,
    560       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    561       1.38      cube 		    "create", drive, error);
    562        1.1    bouyer 		return error;
    563        1.1    bouyer 	}
    564        1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    565        1.1    bouyer 	    dma_maps->dmamap_table,
    566        1.1    bouyer 	    dma_maps->dma_table,
    567        1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    568       1.38      cube 		aprint_error(dmaerrfmt,
    569       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    570       1.38      cube 		    "load", drive, error);
    571        1.1    bouyer 		return error;
    572        1.1    bouyer 	}
    573       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    574        1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    575        1.1    bouyer 	    DEBUG_PROBE);
    576        1.1    bouyer 	/* Create a xfer DMA map for this drive */
    577       1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    578       1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    579        1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    580        1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    581       1.38      cube 		aprint_error(dmaerrfmt,
    582       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    583       1.38      cube 		    "create xfer", drive, error);
    584        1.1    bouyer 		return error;
    585        1.1    bouyer 	}
    586        1.1    bouyer 	return 0;
    587        1.1    bouyer }
    588        1.1    bouyer 
    589        1.1    bouyer int
    590  1.38.18.1       jym pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive, void *databuf, size_t datalen, int flags)
    591        1.1    bouyer {
    592        1.1    bouyer 	int error, seg;
    593        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    594        1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    595        1.1    bouyer 
    596        1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    597        1.1    bouyer 	    dma_maps->dmamap_xfer,
    598        1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    599        1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    600        1.1    bouyer 	if (error) {
    601       1.38      cube 		aprint_error(dmaerrfmt,
    602       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    603       1.38      cube 		    "load xfer", drive, error);
    604        1.1    bouyer 		return error;
    605        1.1    bouyer 	}
    606        1.1    bouyer 
    607        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    608        1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    609        1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    610        1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    611        1.1    bouyer 
    612        1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    613        1.1    bouyer #ifdef DIAGNOSTIC
    614        1.1    bouyer 		/* A segment must not cross a 64k boundary */
    615        1.1    bouyer 		{
    616        1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    617        1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    618        1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    619        1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    620        1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    621        1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    622        1.1    bouyer 			    seg, phys, len);
    623        1.1    bouyer 			panic("pciide_dma: buf align");
    624        1.1    bouyer 		}
    625        1.1    bouyer 		}
    626        1.1    bouyer #endif
    627        1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    628        1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    629        1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    630        1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    631        1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    632       1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    633        1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    634        1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    635        1.1    bouyer 
    636        1.1    bouyer 	}
    637        1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    638        1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    639        1.1    bouyer 
    640        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    641        1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    642        1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    643        1.1    bouyer 
    644        1.1    bouyer #ifdef DIAGNOSTIC
    645        1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    646       1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    647       1.22    bouyer 		    "not properly aligned\n",
    648        1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    649        1.1    bouyer 		panic("pciide_dma_init: table align");
    650        1.1    bouyer 	}
    651        1.1    bouyer #endif
    652       1.22    bouyer 	/* remember flags */
    653       1.22    bouyer 	dma_maps->dma_flags = flags;
    654       1.22    bouyer 
    655       1.22    bouyer 	return 0;
    656       1.22    bouyer }
    657       1.22    bouyer 
    658       1.22    bouyer int
    659  1.38.18.1       jym pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen, int flags)
    660       1.22    bouyer {
    661       1.22    bouyer 	struct pciide_softc *sc = v;
    662       1.22    bouyer 	int error;
    663       1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    664       1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    665        1.1    bouyer 
    666       1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    667       1.22    bouyer 	    databuf, datalen, flags)) != 0)
    668       1.22    bouyer 		return error;
    669       1.22    bouyer 	/* Maps are ready. Start DMA function */
    670        1.1    bouyer 	/* Clear status bits */
    671        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    672        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    673        1.1    bouyer 	/* Write table addr */
    674        1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    675        1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    676        1.1    bouyer 	/* set read/write */
    677        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    678        1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    679        1.1    bouyer 	return 0;
    680        1.1    bouyer }
    681        1.1    bouyer 
    682        1.1    bouyer void
    683       1.35  christos pciide_dma_start(void *v, int channel, int drive)
    684        1.1    bouyer {
    685        1.1    bouyer 	struct pciide_softc *sc = v;
    686        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    687        1.1    bouyer 
    688       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    689        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    690        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    691        1.3      fvdl 		| IDEDMA_CMD_START);
    692        1.1    bouyer }
    693        1.1    bouyer 
    694        1.1    bouyer int
    695  1.38.18.1       jym pciide_dma_finish(void *v, int channel, int drive, int force)
    696        1.1    bouyer {
    697        1.1    bouyer 	struct pciide_softc *sc = v;
    698        1.1    bouyer 	u_int8_t status;
    699        1.1    bouyer 	int error = 0;
    700        1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    701        1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    702        1.1    bouyer 
    703        1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    704       1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    705        1.1    bouyer 	    DEBUG_XFERS);
    706        1.1    bouyer 
    707       1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    708        1.1    bouyer 		return WDC_DMAST_NOIRQ;
    709        1.1    bouyer 
    710        1.1    bouyer 	/* stop DMA channel */
    711        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    712        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    713        1.3      fvdl 		& ~IDEDMA_CMD_START);
    714        1.1    bouyer 
    715        1.1    bouyer 	/* Unload the map of the data buffer */
    716        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    717        1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    718        1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    719        1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    720        1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    721        1.1    bouyer 
    722       1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    723       1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    724       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    725       1.38      cube 		    drive, status);
    726        1.1    bouyer 		error |= WDC_DMAST_ERR;
    727        1.1    bouyer 	}
    728        1.1    bouyer 
    729       1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    730       1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    731       1.38      cube 		    "interrupt, status=0x%x\n",
    732       1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    733       1.20   thorpej 		    channel, drive, status);
    734        1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    735        1.1    bouyer 	}
    736        1.1    bouyer 
    737       1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    738        1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    739        1.1    bouyer 		error |= WDC_DMAST_UNDER;
    740        1.1    bouyer 	}
    741        1.1    bouyer 	return error;
    742        1.1    bouyer }
    743        1.1    bouyer 
    744        1.1    bouyer void
    745  1.38.18.1       jym pciide_irqack(struct ata_channel *chp)
    746        1.1    bouyer {
    747       1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    748       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    749        1.1    bouyer 
    750        1.1    bouyer 	/* clear status bits in IDE DMA registers */
    751        1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    752        1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    753        1.1    bouyer }
    754       1.33     itohy #endif	/* NATA_DMA */
    755        1.1    bouyer 
    756        1.1    bouyer /* some common code used by several chip_map */
    757        1.1    bouyer int
    758  1.38.18.1       jym pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    759        1.1    bouyer {
    760        1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    761       1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    762        1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    763       1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    764       1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    765       1.17   thorpej 	cp->ata_channel.ch_queue =
    766        1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    767       1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    768        1.1    bouyer 		aprint_error("%s %s channel: "
    769        1.1    bouyer 		    "can't allocate memory for command queue",
    770       1.38      cube 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    771        1.1    bouyer 		return 0;
    772        1.1    bouyer 	}
    773       1.30    bouyer 	cp->ata_channel.ch_ndrive = 2;
    774       1.38      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    775       1.38      cube 	    "%s channel %s to %s mode\n", cp->name,
    776        1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    777        1.1    bouyer 	    "configured" : "wired",
    778        1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    779        1.1    bouyer 	    "native-PCI" : "compatibility");
    780        1.1    bouyer 	return 1;
    781        1.1    bouyer }
    782        1.1    bouyer 
    783        1.1    bouyer /* some common code used by several chip channel_map */
    784        1.1    bouyer void
    785  1.38.18.1       jym pciide_mapchan(struct pci_attach_args *pa,
    786  1.38.18.1       jym 	struct pciide_channel *cp,
    787  1.38.18.1       jym 	pcireg_t interface, bus_size_t *cmdsizep,
    788  1.38.18.1       jym 	bus_size_t *ctlsizep, int (*pci_intr)(void *))
    789        1.1    bouyer {
    790       1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    791        1.1    bouyer 
    792        1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    793        1.1    bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    794       1.13    bouyer 	else {
    795        1.8   thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    796        1.1    bouyer 		    ctlsizep);
    797       1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    798       1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    799       1.13    bouyer 	}
    800        1.1    bouyer 	wdcattach(wdc_cp);
    801        1.1    bouyer }
    802        1.1    bouyer 
    803        1.1    bouyer /*
    804        1.1    bouyer  * generic code to map the compat intr.
    805        1.1    bouyer  */
    806        1.1    bouyer void
    807  1.38.18.1       jym pciide_map_compat_intr(struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    808        1.1    bouyer {
    809       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    810        1.1    bouyer 
    811        1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    812       1.20   thorpej 	cp->ih =
    813       1.38      cube 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    814       1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    815        1.1    bouyer 	if (cp->ih == NULL) {
    816        1.1    bouyer #endif
    817       1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    818       1.38      cube 		    "no compatibility interrupt for use by %s "
    819       1.38      cube 		    "channel\n", cp->name);
    820       1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    821        1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    822        1.1    bouyer 	}
    823        1.1    bouyer #endif
    824        1.1    bouyer }
    825        1.1    bouyer 
    826        1.1    bouyer void
    827  1.38.18.1       jym default_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    828        1.1    bouyer {
    829        1.1    bouyer 	struct pciide_channel *cp;
    830        1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    831        1.1    bouyer 	pcireg_t csr;
    832       1.33     itohy 	int channel;
    833       1.33     itohy #if NATA_DMA
    834       1.33     itohy 	int drive;
    835        1.1    bouyer 	u_int8_t idedma_ctl;
    836       1.33     itohy #endif
    837        1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    838       1.27  christos 	const char *failreason;
    839       1.17   thorpej 	struct wdc_regs *wdr;
    840        1.1    bouyer 
    841        1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    842        1.1    bouyer 		return;
    843        1.1    bouyer 
    844        1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    845       1.33     itohy #if NATA_DMA
    846       1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    847       1.38      cube 		    "bus-master DMA support present");
    848        1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    849       1.38      cube 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    850        1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    851       1.36        ad 			aprint_verbose(", but unused (no driver support)");
    852        1.1    bouyer 			sc->sc_dma_ok = 0;
    853        1.1    bouyer 		} else {
    854        1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    855        1.1    bouyer 			if (sc->sc_dma_ok != 0)
    856       1.36        ad 				aprint_verbose(", used without full driver "
    857        1.1    bouyer 				    "support");
    858        1.1    bouyer 		}
    859       1.33     itohy #else
    860       1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    861       1.38      cube 		    "bus-master DMA support present, but unused (no driver "
    862       1.38      cube 		    "support)");
    863       1.33     itohy #endif	/* NATA_DMA */
    864        1.1    bouyer 	} else {
    865       1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    866       1.38      cube 		    "hardware does not support DMA");
    867       1.33     itohy #if NATA_DMA
    868        1.1    bouyer 		sc->sc_dma_ok = 0;
    869       1.33     itohy #endif
    870        1.1    bouyer 	}
    871       1.36        ad 	aprint_verbose("\n");
    872       1.33     itohy #if NATA_DMA
    873        1.1    bouyer 	if (sc->sc_dma_ok) {
    874       1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    875        1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    876        1.1    bouyer 	}
    877       1.33     itohy #endif
    878       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    879       1.33     itohy #if NATA_DMA
    880       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    881       1.33     itohy #endif
    882        1.1    bouyer 
    883       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    884       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    885       1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    886        1.1    bouyer 
    887       1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    888       1.17   thorpej 
    889       1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    890       1.20   thorpej 	     channel++) {
    891        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    892        1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    893        1.1    bouyer 			continue;
    894       1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
    895       1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    896       1.10    bouyer 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    897       1.10    bouyer 			    pciide_pci_intr);
    898       1.10    bouyer 		else
    899       1.10    bouyer 			pciide_mapregs_compat(pa, cp,
    900       1.17   thorpej 			    cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
    901       1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
    902        1.1    bouyer 			continue;
    903        1.1    bouyer 		/*
    904        1.1    bouyer 		 * Check to see if something appears to be there.
    905        1.1    bouyer 		 */
    906        1.1    bouyer 		failreason = NULL;
    907        1.1    bouyer 		/*
    908        1.1    bouyer 		 * In native mode, always enable the controller. It's
    909        1.1    bouyer 		 * not possible to have an ISA board using the same address
    910        1.1    bouyer 		 * anyway.
    911        1.1    bouyer 		 */
    912       1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
    913       1.17   thorpej 			wdcattach(&cp->ata_channel);
    914       1.13    bouyer 			continue;
    915       1.13    bouyer 		}
    916       1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
    917        1.1    bouyer 			failreason = "not responding; disabled or no drives?";
    918        1.1    bouyer 			goto next;
    919        1.1    bouyer 		}
    920        1.1    bouyer 		/*
    921        1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    922        1.1    bouyer 		 * channel by trying to access the channel again while the
    923        1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    924        1.1    bouyer 		 * channel no longer appears to be there, it belongs to
    925        1.1    bouyer 		 * this controller.)  YUCK!
    926        1.1    bouyer 		 */
    927        1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    928        1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    929        1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    930        1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    931       1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
    932        1.1    bouyer 			failreason = "other hardware responding at addresses";
    933        1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    934        1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    935        1.1    bouyer next:
    936        1.1    bouyer 		if (failreason) {
    937       1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    938       1.38      cube 			    "%s channel ignored (%s)\n", cp->name, failreason);
    939       1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    940       1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    941       1.17   thorpej 			    cmdsize);
    942       1.17   thorpej 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
    943       1.10    bouyer 		} else {
    944       1.13    bouyer 			pciide_map_compat_intr(pa, cp,
    945       1.17   thorpej 			    cp->ata_channel.ch_channel);
    946       1.17   thorpej 			wdcattach(&cp->ata_channel);
    947        1.1    bouyer 		}
    948        1.1    bouyer 	}
    949        1.1    bouyer 
    950       1.33     itohy #if NATA_DMA
    951        1.1    bouyer 	if (sc->sc_dma_ok == 0)
    952        1.1    bouyer 		return;
    953        1.1    bouyer 
    954        1.1    bouyer 	/* Allocate DMA maps */
    955       1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    956       1.20   thorpej 	     channel++) {
    957        1.1    bouyer 		idedma_ctl = 0;
    958        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    959       1.17   thorpej 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    960       1.29    bouyer 			/*
    961       1.29    bouyer 			 * we have not probed the drives yet, allocate
    962       1.29    bouyer 			 * ressources for all of them.
    963       1.29    bouyer 			 */
    964        1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
    965        1.1    bouyer 				/* Abort DMA setup */
    966        1.1    bouyer 				aprint_error(
    967        1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
    968        1.1    bouyer 				    "using PIO transfers\n",
    969       1.38      cube 				    device_xname(
    970       1.38      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
    971        1.1    bouyer 				    channel, drive);
    972       1.29    bouyer 				sc->sc_dma_ok = 0;
    973       1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
    974       1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
    975       1.29    bouyer 				break;
    976        1.1    bouyer 			}
    977        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    978        1.1    bouyer 		}
    979        1.1    bouyer 		if (idedma_ctl != 0) {
    980        1.1    bouyer 			/* Add software bits in status register */
    981        1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
    982        1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    983        1.1    bouyer 		}
    984        1.1    bouyer 	}
    985       1.33     itohy #endif	/* NATA_DMA */
    986        1.1    bouyer }
    987        1.1    bouyer 
    988        1.1    bouyer void
    989  1.38.18.1       jym sata_setup_channel(struct ata_channel *chp)
    990        1.1    bouyer {
    991       1.33     itohy #if NATA_DMA
    992        1.1    bouyer 	struct ata_drive_datas *drvp;
    993       1.34     itohy 	int drive;
    994       1.34     itohy #if NATA_UDMA
    995       1.34     itohy 	int s;
    996       1.34     itohy #endif
    997        1.1    bouyer 	u_int32_t idedma_ctl;
    998       1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    999       1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1000        1.1    bouyer 
   1001        1.1    bouyer 	/* setup DMA if needed */
   1002        1.1    bouyer 	pciide_channel_dma_setup(cp);
   1003        1.1    bouyer 
   1004        1.1    bouyer 	idedma_ctl = 0;
   1005        1.1    bouyer 
   1006       1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1007        1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1008        1.1    bouyer 		/* If no drive, skip */
   1009        1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1010        1.1    bouyer 			continue;
   1011       1.33     itohy #if NATA_UDMA
   1012        1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   1013        1.1    bouyer 			/* use Ultra/DMA */
   1014       1.21   thorpej 			s = splbio();
   1015        1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1016       1.21   thorpej 			splx(s);
   1017        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1018       1.33     itohy 		} else
   1019       1.33     itohy #endif	/* NATA_UDMA */
   1020       1.33     itohy 		if (drvp->drive_flags & DRIVE_DMA) {
   1021        1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1022        1.1    bouyer 		}
   1023        1.1    bouyer 	}
   1024        1.1    bouyer 
   1025        1.1    bouyer 	/*
   1026        1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1027        1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1028        1.1    bouyer 	 * command).
   1029        1.1    bouyer 	 */
   1030        1.1    bouyer 	if (idedma_ctl != 0) {
   1031        1.1    bouyer 		/* Add software bits in status register */
   1032        1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1033        1.1    bouyer 		    idedma_ctl);
   1034        1.1    bouyer 	}
   1035       1.33     itohy #endif	/* NATA_DMA */
   1036        1.1    bouyer }
   1037