pciide_common.c revision 1.39 1 1.39 dsl /* $NetBSD: pciide_common.c,v 1.39 2009/03/14 15:36:19 dsl Exp $ */
2 1.1 bouyer
3 1.1 bouyer
4 1.1 bouyer /*
5 1.1 bouyer * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
6 1.1 bouyer *
7 1.1 bouyer * Redistribution and use in source and binary forms, with or without
8 1.1 bouyer * modification, are permitted provided that the following conditions
9 1.1 bouyer * are met:
10 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.1 bouyer * notice, this list of conditions and the following disclaimer.
12 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.1 bouyer * documentation and/or other materials provided with the distribution.
15 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.1 bouyer * must display the following acknowledgement:
17 1.1 bouyer * This product includes software developed by Manuel Bouyer.
18 1.1 bouyer * 4. Neither the name of the University nor the names of its contributors
19 1.1 bouyer * may be used to endorse or promote products derived from this software
20 1.1 bouyer * without specific prior written permission.
21 1.1 bouyer *
22 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.26 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 bouyer *
33 1.1 bouyer */
34 1.1 bouyer
35 1.1 bouyer
36 1.1 bouyer /*
37 1.1 bouyer * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
38 1.1 bouyer *
39 1.1 bouyer * Redistribution and use in source and binary forms, with or without
40 1.1 bouyer * modification, are permitted provided that the following conditions
41 1.1 bouyer * are met:
42 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.1 bouyer * notice, this list of conditions and the following disclaimer.
44 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.1 bouyer * documentation and/or other materials provided with the distribution.
47 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.1 bouyer * must display the following acknowledgement:
49 1.1 bouyer * This product includes software developed by Christopher G. Demetriou
50 1.1 bouyer * for the NetBSD Project.
51 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
52 1.1 bouyer * derived from this software without specific prior written permission
53 1.1 bouyer *
54 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
55 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 bouyer */
65 1.1 bouyer
66 1.1 bouyer /*
67 1.1 bouyer * PCI IDE controller driver.
68 1.1 bouyer *
69 1.1 bouyer * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
70 1.1 bouyer * sys/dev/pci/ppb.c, revision 1.16).
71 1.1 bouyer *
72 1.1 bouyer * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
73 1.1 bouyer * "Programming Interface for Bus Master IDE Controller, Revision 1.0
74 1.1 bouyer * 5/16/94" from the PCI SIG.
75 1.1 bouyer *
76 1.1 bouyer */
77 1.1 bouyer
78 1.1 bouyer #include <sys/cdefs.h>
79 1.39 dsl __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.39 2009/03/14 15:36:19 dsl Exp $");
80 1.1 bouyer
81 1.1 bouyer #include <sys/param.h>
82 1.1 bouyer #include <sys/malloc.h>
83 1.1 bouyer
84 1.1 bouyer #include <uvm/uvm_extern.h>
85 1.1 bouyer
86 1.1 bouyer #include <dev/pci/pcireg.h>
87 1.1 bouyer #include <dev/pci/pcivar.h>
88 1.1 bouyer #include <dev/pci/pcidevs.h>
89 1.1 bouyer #include <dev/pci/pciidereg.h>
90 1.1 bouyer #include <dev/pci/pciidevar.h>
91 1.1 bouyer
92 1.3 fvdl #include <dev/ic/wdcreg.h>
93 1.3 fvdl
94 1.16 thorpej #ifdef ATADEBUG
95 1.16 thorpej int atadebug_pciide_mask = 0;
96 1.1 bouyer #endif
97 1.1 bouyer
98 1.33 itohy #if NATA_DMA
99 1.26 perry static const char dmaerrfmt[] =
100 1.1 bouyer "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
101 1.33 itohy #endif
102 1.1 bouyer
103 1.1 bouyer /* Default product description for devices not known from this controller */
104 1.1 bouyer const struct pciide_product_desc default_product_desc = {
105 1.1 bouyer 0,
106 1.1 bouyer 0,
107 1.1 bouyer "Generic PCI IDE controller",
108 1.1 bouyer default_chip_map,
109 1.26 perry };
110 1.1 bouyer
111 1.1 bouyer const struct pciide_product_desc *
112 1.39 dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
113 1.1 bouyer {
114 1.1 bouyer for (; pp->chip_map != NULL; pp++)
115 1.1 bouyer if (PCI_PRODUCT(id) == pp->ide_product)
116 1.1 bouyer break;
117 1.26 perry
118 1.1 bouyer if (pp->chip_map == NULL)
119 1.1 bouyer return NULL;
120 1.1 bouyer return pp;
121 1.1 bouyer }
122 1.1 bouyer
123 1.1 bouyer void
124 1.39 dsl pciide_common_attach(struct pciide_softc *sc, struct pci_attach_args *pa, const struct pciide_product_desc *pp)
125 1.1 bouyer {
126 1.1 bouyer pci_chipset_tag_t pc = pa->pa_pc;
127 1.1 bouyer pcitag_t tag = pa->pa_tag;
128 1.33 itohy #if NATA_DMA
129 1.1 bouyer pcireg_t csr;
130 1.33 itohy #endif
131 1.1 bouyer char devinfo[256];
132 1.1 bouyer const char *displaydev;
133 1.1 bouyer
134 1.1 bouyer aprint_naive(": disk controller\n");
135 1.1 bouyer aprint_normal("\n");
136 1.1 bouyer
137 1.1 bouyer sc->sc_pci_id = pa->pa_id;
138 1.1 bouyer if (pp == NULL) {
139 1.1 bouyer /* should only happen for generic pciide devices */
140 1.1 bouyer sc->sc_pp = &default_product_desc;
141 1.9 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
142 1.1 bouyer displaydev = devinfo;
143 1.1 bouyer } else {
144 1.1 bouyer sc->sc_pp = pp;
145 1.1 bouyer displaydev = sc->sc_pp->ide_name;
146 1.1 bouyer }
147 1.1 bouyer
148 1.1 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
149 1.1 bouyer if (displaydev)
150 1.38 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
151 1.38 cube "%s (rev. 0x%02x)\n", displaydev,
152 1.1 bouyer PCI_REVISION(pa->pa_class));
153 1.1 bouyer
154 1.1 bouyer sc->sc_pc = pa->pa_pc;
155 1.1 bouyer sc->sc_tag = pa->pa_tag;
156 1.1 bouyer
157 1.33 itohy #if NATA_DMA
158 1.1 bouyer /* Set up DMA defaults; these might be adjusted by chip_map. */
159 1.1 bouyer sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
160 1.1 bouyer sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
161 1.33 itohy #endif
162 1.1 bouyer
163 1.16 thorpej #ifdef ATADEBUG
164 1.16 thorpej if (atadebug_pciide_mask & DEBUG_PROBE)
165 1.1 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
166 1.1 bouyer #endif
167 1.1 bouyer sc->sc_pp->chip_map(sc, pa);
168 1.1 bouyer
169 1.33 itohy #if NATA_DMA
170 1.1 bouyer if (sc->sc_dma_ok) {
171 1.1 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
172 1.1 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
173 1.1 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
174 1.1 bouyer }
175 1.33 itohy #endif
176 1.16 thorpej ATADEBUG_PRINT(("pciide: command/status register=%x\n",
177 1.1 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
178 1.1 bouyer }
179 1.1 bouyer
180 1.1 bouyer /* tell whether the chip is enabled or not */
181 1.1 bouyer int
182 1.39 dsl pciide_chipen(struct pciide_softc *sc, struct pci_attach_args *pa)
183 1.1 bouyer {
184 1.1 bouyer pcireg_t csr;
185 1.1 bouyer
186 1.1 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
187 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
188 1.1 bouyer PCI_COMMAND_STATUS_REG);
189 1.38 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
190 1.38 cube "device disabled (at %s)\n",
191 1.1 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
192 1.1 bouyer "device" : "bridge");
193 1.1 bouyer return 0;
194 1.1 bouyer }
195 1.1 bouyer return 1;
196 1.1 bouyer }
197 1.1 bouyer
198 1.1 bouyer void
199 1.1 bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
200 1.1 bouyer struct pci_attach_args *pa;
201 1.1 bouyer struct pciide_channel *cp;
202 1.1 bouyer int compatchan;
203 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
204 1.1 bouyer {
205 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
206 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
207 1.19 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
208 1.3 fvdl int i;
209 1.1 bouyer
210 1.1 bouyer cp->compat = 1;
211 1.1 bouyer *cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
212 1.1 bouyer *ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
213 1.1 bouyer
214 1.17 thorpej wdr->cmd_iot = pa->pa_iot;
215 1.17 thorpej if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
216 1.17 thorpej PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
217 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
218 1.38 cube "couldn't map %s channel cmd regs\n", cp->name);
219 1.1 bouyer goto bad;
220 1.1 bouyer }
221 1.1 bouyer
222 1.17 thorpej wdr->ctl_iot = pa->pa_iot;
223 1.17 thorpej if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
224 1.17 thorpej PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
225 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
226 1.38 cube "couldn't map %s channel ctl regs\n", cp->name);
227 1.17 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
228 1.1 bouyer PCIIDE_COMPAT_CMD_SIZE);
229 1.1 bouyer goto bad;
230 1.1 bouyer }
231 1.1 bouyer
232 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
233 1.17 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
234 1.17 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
235 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
236 1.38 cube "couldn't subregion %s channel cmd regs\n",
237 1.38 cube cp->name);
238 1.3 fvdl goto bad;
239 1.3 fvdl }
240 1.3 fvdl }
241 1.11 thorpej wdc_init_shadow_regs(wdc_cp);
242 1.17 thorpej wdr->data32iot = wdr->cmd_iot;
243 1.17 thorpej wdr->data32ioh = wdr->cmd_iohs[0];
244 1.1 bouyer return;
245 1.1 bouyer
246 1.1 bouyer bad:
247 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
248 1.1 bouyer return;
249 1.1 bouyer }
250 1.1 bouyer
251 1.1 bouyer void
252 1.1 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
253 1.1 bouyer struct pci_attach_args * pa;
254 1.1 bouyer struct pciide_channel *cp;
255 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
256 1.23 perry int (*pci_intr)(void *);
257 1.1 bouyer {
258 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
259 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
260 1.19 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
261 1.1 bouyer const char *intrstr;
262 1.1 bouyer pci_intr_handle_t intrhandle;
263 1.3 fvdl int i;
264 1.1 bouyer
265 1.1 bouyer cp->compat = 0;
266 1.1 bouyer
267 1.1 bouyer if (sc->sc_pci_ih == NULL) {
268 1.1 bouyer if (pci_intr_map(pa, &intrhandle) != 0) {
269 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
270 1.38 cube "couldn't map native-PCI interrupt\n");
271 1.1 bouyer goto bad;
272 1.26 perry }
273 1.1 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
274 1.1 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
275 1.1 bouyer intrhandle, IPL_BIO, pci_intr, sc);
276 1.1 bouyer if (sc->sc_pci_ih != NULL) {
277 1.38 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
278 1.38 cube "using %s for native-PCI interrupt\n",
279 1.1 bouyer intrstr ? intrstr : "unknown interrupt");
280 1.1 bouyer } else {
281 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
282 1.38 cube "couldn't establish native-PCI interrupt");
283 1.1 bouyer if (intrstr != NULL)
284 1.38 cube aprint_error(" at %s", intrstr);
285 1.38 cube aprint_error("\n");
286 1.1 bouyer goto bad;
287 1.1 bouyer }
288 1.1 bouyer }
289 1.1 bouyer cp->ih = sc->sc_pci_ih;
290 1.8 thorpej if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
291 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
292 1.17 thorpej &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
293 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
294 1.38 cube "couldn't map %s channel cmd regs\n", cp->name);
295 1.1 bouyer goto bad;
296 1.1 bouyer }
297 1.1 bouyer
298 1.8 thorpej if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
299 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
300 1.17 thorpej &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
301 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
302 1.38 cube "couldn't map %s channel ctl regs\n", cp->name);
303 1.17 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
304 1.3 fvdl *cmdsizep);
305 1.1 bouyer goto bad;
306 1.1 bouyer }
307 1.1 bouyer /*
308 1.1 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
309 1.1 bouyer * register, the control register is at offset 2. Pass the generic
310 1.1 bouyer * code a handle for only one byte at the right offset.
311 1.1 bouyer */
312 1.17 thorpej if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
313 1.17 thorpej &wdr->ctl_ioh) != 0) {
314 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
315 1.38 cube "unable to subregion %s channel ctl regs\n", cp->name);
316 1.17 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
317 1.3 fvdl *cmdsizep);
318 1.17 thorpej bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
319 1.1 bouyer goto bad;
320 1.1 bouyer }
321 1.1 bouyer
322 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
323 1.17 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
324 1.17 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
325 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
326 1.38 cube "couldn't subregion %s channel cmd regs\n",
327 1.38 cube cp->name);
328 1.3 fvdl goto bad;
329 1.3 fvdl }
330 1.3 fvdl }
331 1.11 thorpej wdc_init_shadow_regs(wdc_cp);
332 1.17 thorpej wdr->data32iot = wdr->cmd_iot;
333 1.17 thorpej wdr->data32ioh = wdr->cmd_iohs[0];
334 1.1 bouyer return;
335 1.1 bouyer
336 1.1 bouyer bad:
337 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
338 1.1 bouyer return;
339 1.1 bouyer }
340 1.1 bouyer
341 1.33 itohy #if NATA_DMA
342 1.1 bouyer void
343 1.39 dsl pciide_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
344 1.1 bouyer {
345 1.1 bouyer pcireg_t maptype;
346 1.1 bouyer bus_addr_t addr;
347 1.3 fvdl struct pciide_channel *pc;
348 1.3 fvdl int reg, chan;
349 1.3 fvdl bus_size_t size;
350 1.1 bouyer
351 1.1 bouyer /*
352 1.1 bouyer * Map DMA registers
353 1.1 bouyer *
354 1.1 bouyer * Note that sc_dma_ok is the right variable to test to see if
355 1.1 bouyer * DMA can be done. If the interface doesn't support DMA,
356 1.1 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
357 1.1 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
358 1.1 bouyer * non-zero if the interface supports DMA and the registers
359 1.1 bouyer * could be mapped.
360 1.1 bouyer *
361 1.1 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
362 1.1 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
363 1.1 bouyer * XXX space," some controllers (at least the United
364 1.1 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
365 1.1 bouyer */
366 1.1 bouyer maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
367 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA);
368 1.1 bouyer
369 1.1 bouyer switch (maptype) {
370 1.1 bouyer case PCI_MAPREG_TYPE_IO:
371 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
372 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
373 1.1 bouyer &addr, NULL, NULL) == 0);
374 1.1 bouyer if (sc->sc_dma_ok == 0) {
375 1.36 ad aprint_verbose(
376 1.1 bouyer ", but unused (couldn't query registers)");
377 1.1 bouyer break;
378 1.1 bouyer }
379 1.1 bouyer if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
380 1.1 bouyer && addr >= 0x10000) {
381 1.1 bouyer sc->sc_dma_ok = 0;
382 1.36 ad aprint_verbose(
383 1.1 bouyer ", but unused (registers at unsafe address "
384 1.1 bouyer "%#lx)", (unsigned long)addr);
385 1.1 bouyer break;
386 1.1 bouyer }
387 1.1 bouyer /* FALLTHROUGH */
388 1.26 perry
389 1.1 bouyer case PCI_MAPREG_MEM_TYPE_32BIT:
390 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
391 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
392 1.1 bouyer &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
393 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
394 1.1 bouyer if (sc->sc_dma_ok == 0) {
395 1.36 ad aprint_verbose(", but unused (couldn't map registers)");
396 1.1 bouyer } else {
397 1.1 bouyer sc->sc_wdcdev.dma_arg = sc;
398 1.1 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
399 1.1 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
400 1.1 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
401 1.1 bouyer }
402 1.1 bouyer
403 1.38 cube if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
404 1.1 bouyer PCIIDE_OPTIONS_NODMA) {
405 1.36 ad aprint_verbose(
406 1.1 bouyer ", but unused (forced off by config file)");
407 1.1 bouyer sc->sc_dma_ok = 0;
408 1.1 bouyer }
409 1.1 bouyer break;
410 1.1 bouyer
411 1.1 bouyer default:
412 1.1 bouyer sc->sc_dma_ok = 0;
413 1.36 ad aprint_verbose(
414 1.1 bouyer ", but unsupported register maptype (0x%x)", maptype);
415 1.1 bouyer }
416 1.3 fvdl
417 1.12 bouyer if (sc->sc_dma_ok == 0)
418 1.12 bouyer return;
419 1.12 bouyer
420 1.3 fvdl /*
421 1.3 fvdl * Set up the default handles for the DMA registers.
422 1.3 fvdl * Just reserve 32 bits for each handle, unless space
423 1.3 fvdl * doesn't permit it.
424 1.3 fvdl */
425 1.3 fvdl for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
426 1.3 fvdl pc = &sc->pciide_channels[chan];
427 1.3 fvdl for (reg = 0; reg < IDEDMA_NREGS; reg++) {
428 1.3 fvdl size = 4;
429 1.3 fvdl if (size > (IDEDMA_SCH_OFFSET - reg))
430 1.3 fvdl size = IDEDMA_SCH_OFFSET - reg;
431 1.3 fvdl if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
432 1.3 fvdl IDEDMA_SCH_OFFSET * chan + reg, size,
433 1.3 fvdl &pc->dma_iohs[reg]) != 0) {
434 1.3 fvdl sc->sc_dma_ok = 0;
435 1.36 ad aprint_verbose(", but can't subregion offset %d "
436 1.3 fvdl "size %lu", reg, (u_long)size);
437 1.3 fvdl return;
438 1.3 fvdl }
439 1.3 fvdl }
440 1.3 fvdl }
441 1.1 bouyer }
442 1.33 itohy #endif /* NATA_DMA */
443 1.1 bouyer
444 1.1 bouyer int
445 1.39 dsl pciide_compat_intr(void *arg)
446 1.1 bouyer {
447 1.1 bouyer struct pciide_channel *cp = arg;
448 1.1 bouyer
449 1.1 bouyer #ifdef DIAGNOSTIC
450 1.1 bouyer /* should only be called for a compat channel */
451 1.1 bouyer if (cp->compat == 0)
452 1.1 bouyer panic("pciide compat intr called for non-compat chan %p", cp);
453 1.1 bouyer #endif
454 1.17 thorpej return (wdcintr(&cp->ata_channel));
455 1.1 bouyer }
456 1.1 bouyer
457 1.1 bouyer int
458 1.39 dsl pciide_pci_intr(void *arg)
459 1.1 bouyer {
460 1.1 bouyer struct pciide_softc *sc = arg;
461 1.1 bouyer struct pciide_channel *cp;
462 1.17 thorpej struct ata_channel *wdc_cp;
463 1.1 bouyer int i, rv, crv;
464 1.1 bouyer
465 1.1 bouyer rv = 0;
466 1.20 thorpej for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
467 1.1 bouyer cp = &sc->pciide_channels[i];
468 1.17 thorpej wdc_cp = &cp->ata_channel;
469 1.1 bouyer
470 1.1 bouyer /* If a compat channel skip. */
471 1.1 bouyer if (cp->compat)
472 1.1 bouyer continue;
473 1.1 bouyer /* if this channel not waiting for intr, skip */
474 1.17 thorpej if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
475 1.1 bouyer continue;
476 1.1 bouyer
477 1.1 bouyer crv = wdcintr(wdc_cp);
478 1.1 bouyer if (crv == 0)
479 1.1 bouyer ; /* leave rv alone */
480 1.1 bouyer else if (crv == 1)
481 1.1 bouyer rv = 1; /* claim the intr */
482 1.1 bouyer else if (rv == 0) /* crv should be -1 in this case */
483 1.1 bouyer rv = crv; /* if we've done no better, take it */
484 1.1 bouyer }
485 1.1 bouyer return (rv);
486 1.1 bouyer }
487 1.1 bouyer
488 1.33 itohy #if NATA_DMA
489 1.1 bouyer void
490 1.39 dsl pciide_channel_dma_setup(struct pciide_channel *cp)
491 1.1 bouyer {
492 1.21 thorpej int drive, s;
493 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
494 1.1 bouyer struct ata_drive_datas *drvp;
495 1.1 bouyer
496 1.17 thorpej KASSERT(cp->ata_channel.ch_ndrive != 0);
497 1.17 thorpej
498 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
499 1.17 thorpej drvp = &cp->ata_channel.ch_drive[drive];
500 1.1 bouyer /* If no drive, skip */
501 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
502 1.1 bouyer continue;
503 1.1 bouyer /* setup DMA if needed */
504 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
505 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
506 1.1 bouyer sc->sc_dma_ok == 0) {
507 1.21 thorpej s = splbio();
508 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
509 1.21 thorpej splx(s);
510 1.1 bouyer continue;
511 1.1 bouyer }
512 1.17 thorpej if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
513 1.8 thorpej drive) != 0) {
514 1.1 bouyer /* Abort DMA setup */
515 1.21 thorpej s = splbio();
516 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
517 1.21 thorpej splx(s);
518 1.1 bouyer continue;
519 1.1 bouyer }
520 1.1 bouyer }
521 1.1 bouyer }
522 1.1 bouyer
523 1.24 briggs #define NIDEDMA_TABLES(sc) \
524 1.25 briggs (MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
525 1.24 briggs
526 1.1 bouyer int
527 1.1 bouyer pciide_dma_table_setup(sc, channel, drive)
528 1.1 bouyer struct pciide_softc *sc;
529 1.1 bouyer int channel, drive;
530 1.1 bouyer {
531 1.1 bouyer bus_dma_segment_t seg;
532 1.1 bouyer int error, rseg;
533 1.1 bouyer const bus_size_t dma_table_size =
534 1.24 briggs sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
535 1.1 bouyer struct pciide_dma_maps *dma_maps =
536 1.1 bouyer &sc->pciide_channels[channel].dma_maps[drive];
537 1.1 bouyer
538 1.1 bouyer /* If table was already allocated, just return */
539 1.1 bouyer if (dma_maps->dma_table)
540 1.1 bouyer return 0;
541 1.1 bouyer
542 1.1 bouyer /* Allocate memory for the DMA tables and map it */
543 1.1 bouyer if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
544 1.1 bouyer IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
545 1.1 bouyer BUS_DMA_NOWAIT)) != 0) {
546 1.38 cube aprint_error(dmaerrfmt,
547 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
548 1.38 cube "allocate", drive, error);
549 1.1 bouyer return error;
550 1.1 bouyer }
551 1.1 bouyer if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
552 1.1 bouyer dma_table_size,
553 1.37 christos (void **)&dma_maps->dma_table,
554 1.1 bouyer BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
555 1.38 cube aprint_error(dmaerrfmt,
556 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
557 1.38 cube "map", drive, error);
558 1.1 bouyer return error;
559 1.1 bouyer }
560 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
561 1.1 bouyer "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
562 1.1 bouyer (unsigned long)seg.ds_addr), DEBUG_PROBE);
563 1.1 bouyer /* Create and load table DMA map for this disk */
564 1.1 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
565 1.1 bouyer 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
566 1.1 bouyer &dma_maps->dmamap_table)) != 0) {
567 1.38 cube aprint_error(dmaerrfmt,
568 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
569 1.38 cube "create", drive, error);
570 1.1 bouyer return error;
571 1.1 bouyer }
572 1.1 bouyer if ((error = bus_dmamap_load(sc->sc_dmat,
573 1.1 bouyer dma_maps->dmamap_table,
574 1.1 bouyer dma_maps->dma_table,
575 1.1 bouyer dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
576 1.38 cube aprint_error(dmaerrfmt,
577 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
578 1.38 cube "load", drive, error);
579 1.1 bouyer return error;
580 1.1 bouyer }
581 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
582 1.1 bouyer (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
583 1.1 bouyer DEBUG_PROBE);
584 1.1 bouyer /* Create a xfer DMA map for this drive */
585 1.25 briggs if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
586 1.24 briggs NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
587 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
588 1.1 bouyer &dma_maps->dmamap_xfer)) != 0) {
589 1.38 cube aprint_error(dmaerrfmt,
590 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
591 1.38 cube "create xfer", drive, error);
592 1.1 bouyer return error;
593 1.1 bouyer }
594 1.1 bouyer return 0;
595 1.1 bouyer }
596 1.1 bouyer
597 1.1 bouyer int
598 1.22 bouyer pciide_dma_dmamap_setup(sc, channel, drive, databuf, datalen, flags)
599 1.22 bouyer struct pciide_softc *sc;
600 1.1 bouyer int channel, drive;
601 1.1 bouyer void *databuf;
602 1.1 bouyer size_t datalen;
603 1.1 bouyer int flags;
604 1.1 bouyer {
605 1.1 bouyer int error, seg;
606 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
607 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
608 1.1 bouyer
609 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat,
610 1.1 bouyer dma_maps->dmamap_xfer,
611 1.1 bouyer databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
612 1.1 bouyer ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
613 1.1 bouyer if (error) {
614 1.38 cube aprint_error(dmaerrfmt,
615 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
616 1.38 cube "load xfer", drive, error);
617 1.1 bouyer return error;
618 1.1 bouyer }
619 1.1 bouyer
620 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
621 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
622 1.1 bouyer (flags & WDC_DMA_READ) ?
623 1.1 bouyer BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
624 1.1 bouyer
625 1.1 bouyer for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
626 1.1 bouyer #ifdef DIAGNOSTIC
627 1.1 bouyer /* A segment must not cross a 64k boundary */
628 1.1 bouyer {
629 1.1 bouyer u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
630 1.1 bouyer u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
631 1.1 bouyer if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
632 1.1 bouyer ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
633 1.1 bouyer printf("pciide_dma: segment %d physical addr 0x%lx"
634 1.1 bouyer " len 0x%lx not properly aligned\n",
635 1.1 bouyer seg, phys, len);
636 1.1 bouyer panic("pciide_dma: buf align");
637 1.1 bouyer }
638 1.1 bouyer }
639 1.1 bouyer #endif
640 1.1 bouyer dma_maps->dma_table[seg].base_addr =
641 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
642 1.1 bouyer dma_maps->dma_table[seg].byte_count =
643 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
644 1.1 bouyer IDEDMA_BYTE_COUNT_MASK);
645 1.16 thorpej ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
646 1.1 bouyer seg, le32toh(dma_maps->dma_table[seg].byte_count),
647 1.1 bouyer le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
648 1.1 bouyer
649 1.1 bouyer }
650 1.1 bouyer dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
651 1.1 bouyer htole32(IDEDMA_BYTE_COUNT_EOT);
652 1.1 bouyer
653 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
654 1.1 bouyer dma_maps->dmamap_table->dm_mapsize,
655 1.1 bouyer BUS_DMASYNC_PREWRITE);
656 1.1 bouyer
657 1.1 bouyer #ifdef DIAGNOSTIC
658 1.1 bouyer if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
659 1.22 bouyer printf("pciide_dma_dmamap_setup: addr 0x%lx "
660 1.22 bouyer "not properly aligned\n",
661 1.1 bouyer (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
662 1.1 bouyer panic("pciide_dma_init: table align");
663 1.1 bouyer }
664 1.1 bouyer #endif
665 1.22 bouyer /* remember flags */
666 1.22 bouyer dma_maps->dma_flags = flags;
667 1.22 bouyer
668 1.22 bouyer return 0;
669 1.22 bouyer }
670 1.22 bouyer
671 1.22 bouyer int
672 1.22 bouyer pciide_dma_init(v, channel, drive, databuf, datalen, flags)
673 1.22 bouyer void *v;
674 1.22 bouyer int channel, drive;
675 1.22 bouyer void *databuf;
676 1.22 bouyer size_t datalen;
677 1.22 bouyer int flags;
678 1.22 bouyer {
679 1.22 bouyer struct pciide_softc *sc = v;
680 1.22 bouyer int error;
681 1.22 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
682 1.22 bouyer struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
683 1.1 bouyer
684 1.22 bouyer if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
685 1.22 bouyer databuf, datalen, flags)) != 0)
686 1.22 bouyer return error;
687 1.22 bouyer /* Maps are ready. Start DMA function */
688 1.1 bouyer /* Clear status bits */
689 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
690 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
691 1.1 bouyer /* Write table addr */
692 1.3 fvdl bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
693 1.1 bouyer dma_maps->dmamap_table->dm_segs[0].ds_addr);
694 1.1 bouyer /* set read/write */
695 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
696 1.5 thorpej ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
697 1.1 bouyer return 0;
698 1.1 bouyer }
699 1.1 bouyer
700 1.1 bouyer void
701 1.35 christos pciide_dma_start(void *v, int channel, int drive)
702 1.1 bouyer {
703 1.1 bouyer struct pciide_softc *sc = v;
704 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
705 1.1 bouyer
706 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
707 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
708 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
709 1.3 fvdl | IDEDMA_CMD_START);
710 1.1 bouyer }
711 1.1 bouyer
712 1.1 bouyer int
713 1.1 bouyer pciide_dma_finish(v, channel, drive, force)
714 1.1 bouyer void *v;
715 1.1 bouyer int channel, drive;
716 1.1 bouyer int force;
717 1.1 bouyer {
718 1.1 bouyer struct pciide_softc *sc = v;
719 1.1 bouyer u_int8_t status;
720 1.1 bouyer int error = 0;
721 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
722 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
723 1.1 bouyer
724 1.3 fvdl status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
725 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
726 1.1 bouyer DEBUG_XFERS);
727 1.1 bouyer
728 1.14 bouyer if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
729 1.1 bouyer return WDC_DMAST_NOIRQ;
730 1.1 bouyer
731 1.1 bouyer /* stop DMA channel */
732 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
733 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
734 1.3 fvdl & ~IDEDMA_CMD_START);
735 1.1 bouyer
736 1.1 bouyer /* Unload the map of the data buffer */
737 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
738 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
739 1.1 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
740 1.1 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
741 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
742 1.1 bouyer
743 1.14 bouyer if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
744 1.38 cube aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
745 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
746 1.38 cube drive, status);
747 1.1 bouyer error |= WDC_DMAST_ERR;
748 1.1 bouyer }
749 1.1 bouyer
750 1.14 bouyer if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
751 1.38 cube aprint_error("%s:%d:%d: bus-master DMA error: missing "
752 1.38 cube "interrupt, status=0x%x\n",
753 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
754 1.20 thorpej channel, drive, status);
755 1.1 bouyer error |= WDC_DMAST_NOIRQ;
756 1.1 bouyer }
757 1.1 bouyer
758 1.14 bouyer if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
759 1.1 bouyer /* data underrun, may be a valid condition for ATAPI */
760 1.1 bouyer error |= WDC_DMAST_UNDER;
761 1.1 bouyer }
762 1.1 bouyer return error;
763 1.1 bouyer }
764 1.1 bouyer
765 1.1 bouyer void
766 1.39 dsl pciide_irqack(struct ata_channel *chp)
767 1.1 bouyer {
768 1.19 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
769 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
770 1.1 bouyer
771 1.1 bouyer /* clear status bits in IDE DMA registers */
772 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
773 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
774 1.1 bouyer }
775 1.33 itohy #endif /* NATA_DMA */
776 1.1 bouyer
777 1.1 bouyer /* some common code used by several chip_map */
778 1.1 bouyer int
779 1.39 dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
780 1.1 bouyer {
781 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
782 1.17 thorpej sc->wdc_chanarray[channel] = &cp->ata_channel;
783 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
784 1.17 thorpej cp->ata_channel.ch_channel = channel;
785 1.20 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
786 1.17 thorpej cp->ata_channel.ch_queue =
787 1.6 thorpej malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
788 1.17 thorpej if (cp->ata_channel.ch_queue == NULL) {
789 1.1 bouyer aprint_error("%s %s channel: "
790 1.1 bouyer "can't allocate memory for command queue",
791 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
792 1.1 bouyer return 0;
793 1.1 bouyer }
794 1.30 bouyer cp->ata_channel.ch_ndrive = 2;
795 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
796 1.38 cube "%s channel %s to %s mode\n", cp->name,
797 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
798 1.1 bouyer "configured" : "wired",
799 1.1 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
800 1.1 bouyer "native-PCI" : "compatibility");
801 1.1 bouyer return 1;
802 1.1 bouyer }
803 1.1 bouyer
804 1.1 bouyer /* some common code used by several chip channel_map */
805 1.1 bouyer void
806 1.1 bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
807 1.1 bouyer struct pci_attach_args *pa;
808 1.1 bouyer struct pciide_channel *cp;
809 1.1 bouyer pcireg_t interface;
810 1.1 bouyer bus_size_t *cmdsizep, *ctlsizep;
811 1.23 perry int (*pci_intr)(void *);
812 1.1 bouyer {
813 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
814 1.1 bouyer
815 1.8 thorpej if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
816 1.1 bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
817 1.13 bouyer else {
818 1.8 thorpej pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
819 1.1 bouyer ctlsizep);
820 1.17 thorpej if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
821 1.13 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
822 1.13 bouyer }
823 1.1 bouyer wdcattach(wdc_cp);
824 1.1 bouyer }
825 1.1 bouyer
826 1.1 bouyer /*
827 1.1 bouyer * generic code to map the compat intr.
828 1.1 bouyer */
829 1.1 bouyer void
830 1.39 dsl pciide_map_compat_intr(struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
831 1.1 bouyer {
832 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
833 1.1 bouyer
834 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
835 1.20 thorpej cp->ih =
836 1.38 cube pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
837 1.20 thorpej pa, compatchan, pciide_compat_intr, cp);
838 1.1 bouyer if (cp->ih == NULL) {
839 1.1 bouyer #endif
840 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
841 1.38 cube "no compatibility interrupt for use by %s "
842 1.38 cube "channel\n", cp->name);
843 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
844 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
845 1.1 bouyer }
846 1.1 bouyer #endif
847 1.1 bouyer }
848 1.1 bouyer
849 1.1 bouyer void
850 1.39 dsl default_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
851 1.1 bouyer {
852 1.1 bouyer struct pciide_channel *cp;
853 1.1 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
854 1.1 bouyer pcireg_t csr;
855 1.33 itohy int channel;
856 1.33 itohy #if NATA_DMA
857 1.33 itohy int drive;
858 1.1 bouyer u_int8_t idedma_ctl;
859 1.33 itohy #endif
860 1.1 bouyer bus_size_t cmdsize, ctlsize;
861 1.27 christos const char *failreason;
862 1.17 thorpej struct wdc_regs *wdr;
863 1.1 bouyer
864 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
865 1.1 bouyer return;
866 1.1 bouyer
867 1.1 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
868 1.33 itohy #if NATA_DMA
869 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
870 1.38 cube "bus-master DMA support present");
871 1.1 bouyer if (sc->sc_pp == &default_product_desc &&
872 1.38 cube (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
873 1.1 bouyer PCIIDE_OPTIONS_DMA) == 0) {
874 1.36 ad aprint_verbose(", but unused (no driver support)");
875 1.1 bouyer sc->sc_dma_ok = 0;
876 1.1 bouyer } else {
877 1.1 bouyer pciide_mapreg_dma(sc, pa);
878 1.1 bouyer if (sc->sc_dma_ok != 0)
879 1.36 ad aprint_verbose(", used without full driver "
880 1.1 bouyer "support");
881 1.1 bouyer }
882 1.33 itohy #else
883 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
884 1.38 cube "bus-master DMA support present, but unused (no driver "
885 1.38 cube "support)");
886 1.33 itohy #endif /* NATA_DMA */
887 1.1 bouyer } else {
888 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
889 1.38 cube "hardware does not support DMA");
890 1.33 itohy #if NATA_DMA
891 1.1 bouyer sc->sc_dma_ok = 0;
892 1.33 itohy #endif
893 1.1 bouyer }
894 1.36 ad aprint_verbose("\n");
895 1.33 itohy #if NATA_DMA
896 1.1 bouyer if (sc->sc_dma_ok) {
897 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
898 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
899 1.1 bouyer }
900 1.33 itohy #endif
901 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
902 1.33 itohy #if NATA_DMA
903 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
904 1.33 itohy #endif
905 1.1 bouyer
906 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
907 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
908 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
909 1.1 bouyer
910 1.17 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
911 1.17 thorpej
912 1.20 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
913 1.20 thorpej channel++) {
914 1.1 bouyer cp = &sc->pciide_channels[channel];
915 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
916 1.1 bouyer continue;
917 1.19 thorpej wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
918 1.10 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
919 1.10 bouyer pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
920 1.10 bouyer pciide_pci_intr);
921 1.10 bouyer else
922 1.10 bouyer pciide_mapregs_compat(pa, cp,
923 1.17 thorpej cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
924 1.17 thorpej if (cp->ata_channel.ch_flags & ATACH_DISABLED)
925 1.1 bouyer continue;
926 1.1 bouyer /*
927 1.1 bouyer * Check to see if something appears to be there.
928 1.1 bouyer */
929 1.1 bouyer failreason = NULL;
930 1.1 bouyer /*
931 1.1 bouyer * In native mode, always enable the controller. It's
932 1.1 bouyer * not possible to have an ISA board using the same address
933 1.1 bouyer * anyway.
934 1.1 bouyer */
935 1.13 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
936 1.17 thorpej wdcattach(&cp->ata_channel);
937 1.13 bouyer continue;
938 1.13 bouyer }
939 1.17 thorpej if (!wdcprobe(&cp->ata_channel)) {
940 1.1 bouyer failreason = "not responding; disabled or no drives?";
941 1.1 bouyer goto next;
942 1.1 bouyer }
943 1.1 bouyer /*
944 1.1 bouyer * Now, make sure it's actually attributable to this PCI IDE
945 1.1 bouyer * channel by trying to access the channel again while the
946 1.1 bouyer * PCI IDE controller's I/O space is disabled. (If the
947 1.1 bouyer * channel no longer appears to be there, it belongs to
948 1.1 bouyer * this controller.) YUCK!
949 1.1 bouyer */
950 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
951 1.1 bouyer PCI_COMMAND_STATUS_REG);
952 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
953 1.1 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
954 1.17 thorpej if (wdcprobe(&cp->ata_channel))
955 1.1 bouyer failreason = "other hardware responding at addresses";
956 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
957 1.1 bouyer PCI_COMMAND_STATUS_REG, csr);
958 1.1 bouyer next:
959 1.1 bouyer if (failreason) {
960 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
961 1.38 cube "%s channel ignored (%s)\n", cp->name, failreason);
962 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
963 1.17 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
964 1.17 thorpej cmdsize);
965 1.17 thorpej bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
966 1.10 bouyer } else {
967 1.13 bouyer pciide_map_compat_intr(pa, cp,
968 1.17 thorpej cp->ata_channel.ch_channel);
969 1.17 thorpej wdcattach(&cp->ata_channel);
970 1.1 bouyer }
971 1.1 bouyer }
972 1.1 bouyer
973 1.33 itohy #if NATA_DMA
974 1.1 bouyer if (sc->sc_dma_ok == 0)
975 1.1 bouyer return;
976 1.1 bouyer
977 1.1 bouyer /* Allocate DMA maps */
978 1.20 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
979 1.20 thorpej channel++) {
980 1.1 bouyer idedma_ctl = 0;
981 1.1 bouyer cp = &sc->pciide_channels[channel];
982 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
983 1.29 bouyer /*
984 1.29 bouyer * we have not probed the drives yet, allocate
985 1.29 bouyer * ressources for all of them.
986 1.29 bouyer */
987 1.1 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
988 1.1 bouyer /* Abort DMA setup */
989 1.1 bouyer aprint_error(
990 1.1 bouyer "%s:%d:%d: can't allocate DMA maps, "
991 1.1 bouyer "using PIO transfers\n",
992 1.38 cube device_xname(
993 1.38 cube sc->sc_wdcdev.sc_atac.atac_dev),
994 1.1 bouyer channel, drive);
995 1.29 bouyer sc->sc_dma_ok = 0;
996 1.29 bouyer sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
997 1.29 bouyer sc->sc_wdcdev.irqack = NULL;
998 1.29 bouyer break;
999 1.1 bouyer }
1000 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1001 1.1 bouyer }
1002 1.1 bouyer if (idedma_ctl != 0) {
1003 1.1 bouyer /* Add software bits in status register */
1004 1.3 fvdl bus_space_write_1(sc->sc_dma_iot,
1005 1.3 fvdl cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
1006 1.1 bouyer }
1007 1.1 bouyer }
1008 1.33 itohy #endif /* NATA_DMA */
1009 1.1 bouyer }
1010 1.1 bouyer
1011 1.1 bouyer void
1012 1.39 dsl sata_setup_channel(struct ata_channel *chp)
1013 1.1 bouyer {
1014 1.33 itohy #if NATA_DMA
1015 1.1 bouyer struct ata_drive_datas *drvp;
1016 1.34 itohy int drive;
1017 1.34 itohy #if NATA_UDMA
1018 1.34 itohy int s;
1019 1.34 itohy #endif
1020 1.1 bouyer u_int32_t idedma_ctl;
1021 1.19 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
1022 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
1023 1.1 bouyer
1024 1.1 bouyer /* setup DMA if needed */
1025 1.1 bouyer pciide_channel_dma_setup(cp);
1026 1.1 bouyer
1027 1.1 bouyer idedma_ctl = 0;
1028 1.1 bouyer
1029 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
1030 1.1 bouyer drvp = &chp->ch_drive[drive];
1031 1.1 bouyer /* If no drive, skip */
1032 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1033 1.1 bouyer continue;
1034 1.33 itohy #if NATA_UDMA
1035 1.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
1036 1.1 bouyer /* use Ultra/DMA */
1037 1.21 thorpej s = splbio();
1038 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1039 1.21 thorpej splx(s);
1040 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1041 1.33 itohy } else
1042 1.33 itohy #endif /* NATA_UDMA */
1043 1.33 itohy if (drvp->drive_flags & DRIVE_DMA) {
1044 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1045 1.1 bouyer }
1046 1.1 bouyer }
1047 1.1 bouyer
1048 1.1 bouyer /*
1049 1.1 bouyer * Nothing to do to setup modes; it is meaningless in S-ATA
1050 1.1 bouyer * (but many S-ATA drives still want to get the SET_FEATURE
1051 1.1 bouyer * command).
1052 1.1 bouyer */
1053 1.1 bouyer if (idedma_ctl != 0) {
1054 1.1 bouyer /* Add software bits in status register */
1055 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
1056 1.1 bouyer idedma_ctl);
1057 1.1 bouyer }
1058 1.33 itohy #endif /* NATA_DMA */
1059 1.1 bouyer }
1060