Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.43
      1  1.43    bouyer /*	$NetBSD: pciide_common.c,v 1.43 2009/10/19 18:41:15 bouyer Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer 
      4   1.1    bouyer /*
      5   1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6   1.1    bouyer  *
      7   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.1    bouyer  * modification, are permitted provided that the following conditions
      9   1.1    bouyer  * are met:
     10   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.1    bouyer  *
     16   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26   1.1    bouyer  *
     27   1.1    bouyer  */
     28   1.1    bouyer 
     29   1.1    bouyer 
     30   1.1    bouyer /*
     31   1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32   1.1    bouyer  *
     33   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     34   1.1    bouyer  * modification, are permitted provided that the following conditions
     35   1.1    bouyer  * are met:
     36   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     37   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     38   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     39   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     40   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     41   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     42   1.1    bouyer  *    must display the following acknowledgement:
     43   1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     44   1.1    bouyer  *	for the NetBSD Project.
     45   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     46   1.1    bouyer  *    derived from this software without specific prior written permission
     47   1.1    bouyer  *
     48   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58   1.1    bouyer  */
     59   1.1    bouyer 
     60   1.1    bouyer /*
     61   1.1    bouyer  * PCI IDE controller driver.
     62   1.1    bouyer  *
     63   1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64   1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     65   1.1    bouyer  *
     66   1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67   1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68   1.1    bouyer  * 5/16/94" from the PCI SIG.
     69   1.1    bouyer  *
     70   1.1    bouyer  */
     71   1.1    bouyer 
     72   1.1    bouyer #include <sys/cdefs.h>
     73  1.43    bouyer __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.43 2009/10/19 18:41:15 bouyer Exp $");
     74   1.1    bouyer 
     75   1.1    bouyer #include <sys/param.h>
     76   1.1    bouyer #include <sys/malloc.h>
     77   1.1    bouyer 
     78   1.1    bouyer #include <uvm/uvm_extern.h>
     79   1.1    bouyer 
     80   1.1    bouyer #include <dev/pci/pcireg.h>
     81   1.1    bouyer #include <dev/pci/pcivar.h>
     82   1.1    bouyer #include <dev/pci/pcidevs.h>
     83   1.1    bouyer #include <dev/pci/pciidereg.h>
     84   1.1    bouyer #include <dev/pci/pciidevar.h>
     85   1.1    bouyer 
     86   1.3      fvdl #include <dev/ic/wdcreg.h>
     87   1.3      fvdl 
     88  1.16   thorpej #ifdef ATADEBUG
     89  1.16   thorpej int atadebug_pciide_mask = 0;
     90   1.1    bouyer #endif
     91   1.1    bouyer 
     92  1.33     itohy #if NATA_DMA
     93  1.26     perry static const char dmaerrfmt[] =
     94   1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     95  1.33     itohy #endif
     96   1.1    bouyer 
     97   1.1    bouyer /* Default product description for devices not known from this controller */
     98   1.1    bouyer const struct pciide_product_desc default_product_desc = {
     99   1.1    bouyer 	0,
    100   1.1    bouyer 	0,
    101   1.1    bouyer 	"Generic PCI IDE controller",
    102   1.1    bouyer 	default_chip_map,
    103  1.26     perry };
    104   1.1    bouyer 
    105   1.1    bouyer const struct pciide_product_desc *
    106  1.39       dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    107   1.1    bouyer {
    108   1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    109   1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    110   1.1    bouyer 			break;
    111  1.26     perry 
    112   1.1    bouyer 	if (pp->chip_map == NULL)
    113   1.1    bouyer 		return NULL;
    114   1.1    bouyer 	return pp;
    115   1.1    bouyer }
    116   1.1    bouyer 
    117   1.1    bouyer void
    118  1.39       dsl pciide_common_attach(struct pciide_softc *sc, struct pci_attach_args *pa, const struct pciide_product_desc *pp)
    119   1.1    bouyer {
    120   1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    121   1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    122  1.33     itohy #if NATA_DMA
    123   1.1    bouyer 	pcireg_t csr;
    124  1.33     itohy #endif
    125   1.1    bouyer 	char devinfo[256];
    126   1.1    bouyer 	const char *displaydev;
    127   1.1    bouyer 
    128   1.1    bouyer 	aprint_naive(": disk controller\n");
    129   1.1    bouyer 
    130   1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    131   1.1    bouyer 	if (pp == NULL) {
    132   1.1    bouyer 		/* should only happen for generic pciide devices */
    133   1.1    bouyer 		sc->sc_pp = &default_product_desc;
    134   1.9    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    135   1.1    bouyer 		displaydev = devinfo;
    136   1.1    bouyer 	} else {
    137   1.1    bouyer 		sc->sc_pp = pp;
    138   1.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    139   1.1    bouyer 	}
    140   1.1    bouyer 
    141   1.1    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    142   1.1    bouyer 	if (displaydev)
    143  1.42  jmcneill 		aprint_normal(": %s (rev. 0x%02x)\n", displaydev,
    144   1.1    bouyer 		    PCI_REVISION(pa->pa_class));
    145  1.42  jmcneill 	else
    146  1.42  jmcneill 		aprint_normal("\n");
    147   1.1    bouyer 
    148   1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    149   1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    150   1.1    bouyer 
    151  1.33     itohy #if NATA_DMA
    152   1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    153   1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    154   1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    155  1.33     itohy #endif
    156   1.1    bouyer 
    157  1.16   thorpej #ifdef ATADEBUG
    158  1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    159   1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    160   1.1    bouyer #endif
    161   1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    162   1.1    bouyer 
    163  1.33     itohy #if NATA_DMA
    164   1.1    bouyer 	if (sc->sc_dma_ok) {
    165   1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    166   1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    167   1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    168   1.1    bouyer 	}
    169  1.33     itohy #endif
    170  1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    171   1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    172   1.1    bouyer }
    173   1.1    bouyer 
    174   1.1    bouyer /* tell whether the chip is enabled or not */
    175   1.1    bouyer int
    176  1.39       dsl pciide_chipen(struct pciide_softc *sc, struct pci_attach_args *pa)
    177   1.1    bouyer {
    178   1.1    bouyer 	pcireg_t csr;
    179   1.1    bouyer 
    180   1.1    bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    181   1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    182   1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    183  1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    184  1.38      cube 		    "device disabled (at %s)\n",
    185   1.1    bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    186   1.1    bouyer 		   "device" : "bridge");
    187   1.1    bouyer 		return 0;
    188   1.1    bouyer 	}
    189   1.1    bouyer 	return 1;
    190   1.1    bouyer }
    191   1.1    bouyer 
    192   1.1    bouyer void
    193  1.40       dsl pciide_mapregs_compat(struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan, bus_size_t *cmdsizep, bus_size_t *ctlsizep)
    194   1.1    bouyer {
    195  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    196  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    197  1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    198   1.3      fvdl 	int i;
    199   1.1    bouyer 
    200   1.1    bouyer 	cp->compat = 1;
    201   1.1    bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    202   1.1    bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    203   1.1    bouyer 
    204  1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    205  1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    206  1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    207  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    208  1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    209   1.1    bouyer 		goto bad;
    210   1.1    bouyer 	}
    211   1.1    bouyer 
    212  1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    213  1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    214  1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    215  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    216  1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    217  1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    218   1.1    bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    219   1.1    bouyer 		goto bad;
    220   1.1    bouyer 	}
    221   1.1    bouyer 
    222   1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    223  1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    224  1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    225  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    226  1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    227  1.38      cube 			    cp->name);
    228   1.3      fvdl 			goto bad;
    229   1.3      fvdl 		}
    230   1.3      fvdl 	}
    231  1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    232  1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    233  1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    234   1.1    bouyer 	return;
    235   1.1    bouyer 
    236   1.1    bouyer bad:
    237  1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    238   1.1    bouyer 	return;
    239   1.1    bouyer }
    240   1.1    bouyer 
    241   1.1    bouyer void
    242  1.41    cegger pciide_mapregs_native(struct pci_attach_args *pa,
    243  1.41    cegger 	struct pciide_channel *cp, bus_size_t *cmdsizep,
    244  1.41    cegger 	bus_size_t *ctlsizep, int (*pci_intr)(void *))
    245   1.1    bouyer {
    246  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    247  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    248  1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    249   1.1    bouyer 	const char *intrstr;
    250   1.1    bouyer 	pci_intr_handle_t intrhandle;
    251   1.3      fvdl 	int i;
    252   1.1    bouyer 
    253   1.1    bouyer 	cp->compat = 0;
    254   1.1    bouyer 
    255   1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    256   1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    257  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    258  1.38      cube 			    "couldn't map native-PCI interrupt\n");
    259   1.1    bouyer 			goto bad;
    260  1.26     perry 		}
    261   1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    262   1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    263   1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    264   1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    265  1.38      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    266  1.38      cube 			    "using %s for native-PCI interrupt\n",
    267   1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    268   1.1    bouyer 		} else {
    269  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    270  1.38      cube 			    "couldn't establish native-PCI interrupt");
    271   1.1    bouyer 			if (intrstr != NULL)
    272  1.38      cube 				aprint_error(" at %s", intrstr);
    273  1.38      cube 			aprint_error("\n");
    274   1.1    bouyer 			goto bad;
    275   1.1    bouyer 		}
    276   1.1    bouyer 	}
    277   1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    278   1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    279   1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    280  1.17   thorpej 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) {
    281  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    282  1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    283   1.1    bouyer 		goto bad;
    284   1.1    bouyer 	}
    285   1.1    bouyer 
    286   1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    287   1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    288  1.17   thorpej 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    289  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    290  1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    291  1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    292   1.3      fvdl 		    *cmdsizep);
    293   1.1    bouyer 		goto bad;
    294   1.1    bouyer 	}
    295   1.1    bouyer 	/*
    296   1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    297   1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    298   1.1    bouyer 	 * code a handle for only one byte at the right offset.
    299   1.1    bouyer 	 */
    300  1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    301  1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    302  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    303  1.38      cube 		    "unable to subregion %s channel ctl regs\n", cp->name);
    304  1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    305   1.3      fvdl 		     *cmdsizep);
    306  1.17   thorpej 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    307   1.1    bouyer 		goto bad;
    308   1.1    bouyer 	}
    309   1.1    bouyer 
    310   1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    311  1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    312  1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    313  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    314  1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    315  1.38      cube 			    cp->name);
    316   1.3      fvdl 			goto bad;
    317   1.3      fvdl 		}
    318   1.3      fvdl 	}
    319  1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    320  1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    321  1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    322   1.1    bouyer 	return;
    323   1.1    bouyer 
    324   1.1    bouyer bad:
    325  1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    326   1.1    bouyer 	return;
    327   1.1    bouyer }
    328   1.1    bouyer 
    329  1.33     itohy #if NATA_DMA
    330   1.1    bouyer void
    331  1.39       dsl pciide_mapreg_dma(struct pciide_softc *sc, struct pci_attach_args *pa)
    332   1.1    bouyer {
    333   1.1    bouyer 	pcireg_t maptype;
    334   1.1    bouyer 	bus_addr_t addr;
    335   1.3      fvdl 	struct pciide_channel *pc;
    336   1.3      fvdl 	int reg, chan;
    337   1.3      fvdl 	bus_size_t size;
    338   1.1    bouyer 
    339   1.1    bouyer 	/*
    340   1.1    bouyer 	 * Map DMA registers
    341   1.1    bouyer 	 *
    342   1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    343   1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    344   1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    345   1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    346   1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    347   1.1    bouyer 	 * could be mapped.
    348   1.1    bouyer 	 *
    349   1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    350   1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    351   1.1    bouyer 	 * XXX space," some controllers (at least the United
    352   1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    353   1.1    bouyer 	 */
    354   1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    355   1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    356   1.1    bouyer 
    357   1.1    bouyer 	switch (maptype) {
    358   1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    359   1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    360   1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    361   1.1    bouyer 		    &addr, NULL, NULL) == 0);
    362   1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    363  1.36        ad 			aprint_verbose(
    364   1.1    bouyer 			    ", but unused (couldn't query registers)");
    365   1.1    bouyer 			break;
    366   1.1    bouyer 		}
    367   1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    368   1.1    bouyer 		    && addr >= 0x10000) {
    369   1.1    bouyer 			sc->sc_dma_ok = 0;
    370  1.36        ad 			aprint_verbose(
    371   1.1    bouyer 			    ", but unused (registers at unsafe address "
    372   1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    373   1.1    bouyer 			break;
    374   1.1    bouyer 		}
    375   1.1    bouyer 		/* FALLTHROUGH */
    376  1.26     perry 
    377   1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    378   1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    379   1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    380   1.1    bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    381   1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    382   1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    383  1.36        ad 			aprint_verbose(", but unused (couldn't map registers)");
    384   1.1    bouyer 		} else {
    385   1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    386   1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    387   1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    388   1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    389   1.1    bouyer 		}
    390   1.1    bouyer 
    391  1.38      cube 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    392   1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    393  1.36        ad 			aprint_verbose(
    394   1.1    bouyer 			    ", but unused (forced off by config file)");
    395   1.1    bouyer 			sc->sc_dma_ok = 0;
    396   1.1    bouyer 		}
    397   1.1    bouyer 		break;
    398   1.1    bouyer 
    399   1.1    bouyer 	default:
    400   1.1    bouyer 		sc->sc_dma_ok = 0;
    401  1.36        ad 		aprint_verbose(
    402   1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    403   1.1    bouyer 	}
    404   1.3      fvdl 
    405  1.12    bouyer 	if (sc->sc_dma_ok == 0)
    406  1.12    bouyer 		return;
    407  1.12    bouyer 
    408   1.3      fvdl 	/*
    409   1.3      fvdl 	 * Set up the default handles for the DMA registers.
    410   1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    411   1.3      fvdl 	 * doesn't permit it.
    412   1.3      fvdl 	 */
    413   1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    414   1.3      fvdl 		pc = &sc->pciide_channels[chan];
    415   1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    416   1.3      fvdl 			size = 4;
    417   1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    418   1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    419   1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    420   1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    421   1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    422   1.3      fvdl 				sc->sc_dma_ok = 0;
    423  1.36        ad 				aprint_verbose(", but can't subregion offset %d "
    424   1.3      fvdl 					      "size %lu", reg, (u_long)size);
    425   1.3      fvdl 				return;
    426   1.3      fvdl 			}
    427   1.3      fvdl 		}
    428   1.3      fvdl 	}
    429   1.1    bouyer }
    430  1.33     itohy #endif	/* NATA_DMA */
    431   1.1    bouyer 
    432   1.1    bouyer int
    433  1.39       dsl pciide_compat_intr(void *arg)
    434   1.1    bouyer {
    435   1.1    bouyer 	struct pciide_channel *cp = arg;
    436   1.1    bouyer 
    437   1.1    bouyer #ifdef DIAGNOSTIC
    438   1.1    bouyer 	/* should only be called for a compat channel */
    439   1.1    bouyer 	if (cp->compat == 0)
    440   1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    441   1.1    bouyer #endif
    442  1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    443   1.1    bouyer }
    444   1.1    bouyer 
    445   1.1    bouyer int
    446  1.39       dsl pciide_pci_intr(void *arg)
    447   1.1    bouyer {
    448   1.1    bouyer 	struct pciide_softc *sc = arg;
    449   1.1    bouyer 	struct pciide_channel *cp;
    450  1.17   thorpej 	struct ata_channel *wdc_cp;
    451   1.1    bouyer 	int i, rv, crv;
    452   1.1    bouyer 
    453   1.1    bouyer 	rv = 0;
    454  1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    455   1.1    bouyer 		cp = &sc->pciide_channels[i];
    456  1.17   thorpej 		wdc_cp = &cp->ata_channel;
    457   1.1    bouyer 
    458   1.1    bouyer 		/* If a compat channel skip. */
    459   1.1    bouyer 		if (cp->compat)
    460   1.1    bouyer 			continue;
    461   1.1    bouyer 		/* if this channel not waiting for intr, skip */
    462  1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    463   1.1    bouyer 			continue;
    464   1.1    bouyer 
    465   1.1    bouyer 		crv = wdcintr(wdc_cp);
    466   1.1    bouyer 		if (crv == 0)
    467   1.1    bouyer 			;		/* leave rv alone */
    468   1.1    bouyer 		else if (crv == 1)
    469   1.1    bouyer 			rv = 1;		/* claim the intr */
    470   1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    471   1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    472   1.1    bouyer 	}
    473   1.1    bouyer 	return (rv);
    474   1.1    bouyer }
    475   1.1    bouyer 
    476  1.33     itohy #if NATA_DMA
    477   1.1    bouyer void
    478  1.39       dsl pciide_channel_dma_setup(struct pciide_channel *cp)
    479   1.1    bouyer {
    480  1.21   thorpej 	int drive, s;
    481  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    482   1.1    bouyer 	struct ata_drive_datas *drvp;
    483   1.1    bouyer 
    484  1.17   thorpej 	KASSERT(cp->ata_channel.ch_ndrive != 0);
    485  1.17   thorpej 
    486  1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    487  1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    488   1.1    bouyer 		/* If no drive, skip */
    489   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    490   1.1    bouyer 			continue;
    491   1.1    bouyer 		/* setup DMA if needed */
    492   1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    493   1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    494   1.1    bouyer 		    sc->sc_dma_ok == 0) {
    495  1.21   thorpej 			s = splbio();
    496   1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    497  1.21   thorpej 			splx(s);
    498   1.1    bouyer 			continue;
    499   1.1    bouyer 		}
    500  1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    501   1.8   thorpej 					   drive) != 0) {
    502   1.1    bouyer 			/* Abort DMA setup */
    503  1.21   thorpej 			s = splbio();
    504   1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    505  1.21   thorpej 			splx(s);
    506   1.1    bouyer 			continue;
    507   1.1    bouyer 		}
    508   1.1    bouyer 	}
    509   1.1    bouyer }
    510   1.1    bouyer 
    511  1.24    briggs #define NIDEDMA_TABLES(sc)	\
    512  1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    513  1.24    briggs 
    514   1.1    bouyer int
    515  1.40       dsl pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    516   1.1    bouyer {
    517   1.1    bouyer 	bus_dma_segment_t seg;
    518   1.1    bouyer 	int error, rseg;
    519   1.1    bouyer 	const bus_size_t dma_table_size =
    520  1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    521   1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    522   1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    523   1.1    bouyer 
    524   1.1    bouyer 	/* If table was already allocated, just return */
    525   1.1    bouyer 	if (dma_maps->dma_table)
    526   1.1    bouyer 		return 0;
    527   1.1    bouyer 
    528   1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    529   1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    530   1.1    bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    531   1.1    bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    532  1.38      cube 		aprint_error(dmaerrfmt,
    533  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    534  1.38      cube 		    "allocate", drive, error);
    535   1.1    bouyer 		return error;
    536   1.1    bouyer 	}
    537   1.1    bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    538   1.1    bouyer 	    dma_table_size,
    539  1.37  christos 	    (void **)&dma_maps->dma_table,
    540   1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    541  1.38      cube 		aprint_error(dmaerrfmt,
    542  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    543  1.38      cube 		    "map", drive, error);
    544   1.1    bouyer 		return error;
    545   1.1    bouyer 	}
    546  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    547   1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    548   1.1    bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    549   1.1    bouyer 	/* Create and load table DMA map for this disk */
    550   1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    551   1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    552   1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    553  1.38      cube 		aprint_error(dmaerrfmt,
    554  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    555  1.38      cube 		    "create", drive, error);
    556   1.1    bouyer 		return error;
    557   1.1    bouyer 	}
    558   1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    559   1.1    bouyer 	    dma_maps->dmamap_table,
    560   1.1    bouyer 	    dma_maps->dma_table,
    561   1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    562  1.38      cube 		aprint_error(dmaerrfmt,
    563  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    564  1.38      cube 		    "load", drive, error);
    565   1.1    bouyer 		return error;
    566   1.1    bouyer 	}
    567  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    568   1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    569   1.1    bouyer 	    DEBUG_PROBE);
    570   1.1    bouyer 	/* Create a xfer DMA map for this drive */
    571  1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    572  1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    573   1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    574   1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    575  1.38      cube 		aprint_error(dmaerrfmt,
    576  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    577  1.38      cube 		    "create xfer", drive, error);
    578   1.1    bouyer 		return error;
    579   1.1    bouyer 	}
    580   1.1    bouyer 	return 0;
    581   1.1    bouyer }
    582   1.1    bouyer 
    583   1.1    bouyer int
    584  1.40       dsl pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive, void *databuf, size_t datalen, int flags)
    585   1.1    bouyer {
    586   1.1    bouyer 	int error, seg;
    587   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    588   1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    589   1.1    bouyer 
    590   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    591   1.1    bouyer 	    dma_maps->dmamap_xfer,
    592   1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    593   1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    594   1.1    bouyer 	if (error) {
    595  1.38      cube 		aprint_error(dmaerrfmt,
    596  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    597  1.38      cube 		    "load xfer", drive, error);
    598   1.1    bouyer 		return error;
    599   1.1    bouyer 	}
    600   1.1    bouyer 
    601   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    602   1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    603   1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    604   1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    605   1.1    bouyer 
    606   1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    607   1.1    bouyer #ifdef DIAGNOSTIC
    608   1.1    bouyer 		/* A segment must not cross a 64k boundary */
    609   1.1    bouyer 		{
    610   1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    611   1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    612   1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    613   1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    614   1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    615   1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    616   1.1    bouyer 			    seg, phys, len);
    617   1.1    bouyer 			panic("pciide_dma: buf align");
    618   1.1    bouyer 		}
    619   1.1    bouyer 		}
    620   1.1    bouyer #endif
    621   1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    622   1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    623   1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    624   1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    625   1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    626  1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    627   1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    628   1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    629   1.1    bouyer 
    630   1.1    bouyer 	}
    631   1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    632   1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    633   1.1    bouyer 
    634   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    635   1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    636   1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    637   1.1    bouyer 
    638   1.1    bouyer #ifdef DIAGNOSTIC
    639   1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    640  1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    641  1.22    bouyer 		    "not properly aligned\n",
    642   1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    643   1.1    bouyer 		panic("pciide_dma_init: table align");
    644   1.1    bouyer 	}
    645   1.1    bouyer #endif
    646  1.22    bouyer 	/* remember flags */
    647  1.22    bouyer 	dma_maps->dma_flags = flags;
    648  1.22    bouyer 
    649  1.22    bouyer 	return 0;
    650  1.22    bouyer }
    651  1.22    bouyer 
    652  1.22    bouyer int
    653  1.40       dsl pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen, int flags)
    654  1.22    bouyer {
    655  1.22    bouyer 	struct pciide_softc *sc = v;
    656  1.22    bouyer 	int error;
    657  1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    658  1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    659   1.1    bouyer 
    660  1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    661  1.22    bouyer 	    databuf, datalen, flags)) != 0)
    662  1.22    bouyer 		return error;
    663  1.22    bouyer 	/* Maps are ready. Start DMA function */
    664   1.1    bouyer 	/* Clear status bits */
    665   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    666   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    667   1.1    bouyer 	/* Write table addr */
    668   1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    669   1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    670   1.1    bouyer 	/* set read/write */
    671   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    672   1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    673   1.1    bouyer 	return 0;
    674   1.1    bouyer }
    675   1.1    bouyer 
    676   1.1    bouyer void
    677  1.35  christos pciide_dma_start(void *v, int channel, int drive)
    678   1.1    bouyer {
    679   1.1    bouyer 	struct pciide_softc *sc = v;
    680   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    681   1.1    bouyer 
    682  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    683   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    684   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    685   1.3      fvdl 		| IDEDMA_CMD_START);
    686   1.1    bouyer }
    687   1.1    bouyer 
    688   1.1    bouyer int
    689  1.40       dsl pciide_dma_finish(void *v, int channel, int drive, int force)
    690   1.1    bouyer {
    691   1.1    bouyer 	struct pciide_softc *sc = v;
    692   1.1    bouyer 	u_int8_t status;
    693   1.1    bouyer 	int error = 0;
    694   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    695   1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    696   1.1    bouyer 
    697   1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    698  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    699   1.1    bouyer 	    DEBUG_XFERS);
    700   1.1    bouyer 
    701  1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    702   1.1    bouyer 		return WDC_DMAST_NOIRQ;
    703   1.1    bouyer 
    704   1.1    bouyer 	/* stop DMA channel */
    705   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    706   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    707   1.3      fvdl 		& ~IDEDMA_CMD_START);
    708   1.1    bouyer 
    709   1.1    bouyer 	/* Unload the map of the data buffer */
    710   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    711   1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    712   1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    713   1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    714   1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    715   1.1    bouyer 
    716  1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    717  1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    718  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    719  1.38      cube 		    drive, status);
    720   1.1    bouyer 		error |= WDC_DMAST_ERR;
    721   1.1    bouyer 	}
    722   1.1    bouyer 
    723  1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    724  1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    725  1.38      cube 		    "interrupt, status=0x%x\n",
    726  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    727  1.20   thorpej 		    channel, drive, status);
    728   1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    729   1.1    bouyer 	}
    730   1.1    bouyer 
    731  1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    732   1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    733   1.1    bouyer 		error |= WDC_DMAST_UNDER;
    734   1.1    bouyer 	}
    735   1.1    bouyer 	return error;
    736   1.1    bouyer }
    737   1.1    bouyer 
    738   1.1    bouyer void
    739  1.39       dsl pciide_irqack(struct ata_channel *chp)
    740   1.1    bouyer {
    741  1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    742  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    743   1.1    bouyer 
    744   1.1    bouyer 	/* clear status bits in IDE DMA registers */
    745   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    746   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    747   1.1    bouyer }
    748  1.33     itohy #endif	/* NATA_DMA */
    749   1.1    bouyer 
    750   1.1    bouyer /* some common code used by several chip_map */
    751   1.1    bouyer int
    752  1.39       dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    753   1.1    bouyer {
    754   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    755  1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    756   1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    757  1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    758  1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    759  1.17   thorpej 	cp->ata_channel.ch_queue =
    760   1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    761  1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    762   1.1    bouyer 		aprint_error("%s %s channel: "
    763   1.1    bouyer 		    "can't allocate memory for command queue",
    764  1.38      cube 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    765   1.1    bouyer 		return 0;
    766   1.1    bouyer 	}
    767  1.30    bouyer 	cp->ata_channel.ch_ndrive = 2;
    768  1.38      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    769  1.38      cube 	    "%s channel %s to %s mode\n", cp->name,
    770   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    771   1.1    bouyer 	    "configured" : "wired",
    772   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    773   1.1    bouyer 	    "native-PCI" : "compatibility");
    774   1.1    bouyer 	return 1;
    775   1.1    bouyer }
    776   1.1    bouyer 
    777   1.1    bouyer /* some common code used by several chip channel_map */
    778   1.1    bouyer void
    779  1.41    cegger pciide_mapchan(struct pci_attach_args *pa,
    780  1.41    cegger 	struct pciide_channel *cp,
    781  1.41    cegger 	pcireg_t interface, bus_size_t *cmdsizep,
    782  1.41    cegger 	bus_size_t *ctlsizep, int (*pci_intr)(void *))
    783   1.1    bouyer {
    784  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    785   1.1    bouyer 
    786   1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    787   1.1    bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    788  1.13    bouyer 	else {
    789   1.8   thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    790   1.1    bouyer 		    ctlsizep);
    791  1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    792  1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    793  1.13    bouyer 	}
    794   1.1    bouyer 	wdcattach(wdc_cp);
    795   1.1    bouyer }
    796   1.1    bouyer 
    797   1.1    bouyer /*
    798   1.1    bouyer  * generic code to map the compat intr.
    799   1.1    bouyer  */
    800   1.1    bouyer void
    801  1.39       dsl pciide_map_compat_intr(struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    802   1.1    bouyer {
    803  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    804   1.1    bouyer 
    805   1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    806  1.20   thorpej 	cp->ih =
    807  1.38      cube 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    808  1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    809   1.1    bouyer 	if (cp->ih == NULL) {
    810   1.1    bouyer #endif
    811  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    812  1.38      cube 		    "no compatibility interrupt for use by %s "
    813  1.38      cube 		    "channel\n", cp->name);
    814  1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    815   1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    816   1.1    bouyer 	}
    817   1.1    bouyer #endif
    818   1.1    bouyer }
    819   1.1    bouyer 
    820   1.1    bouyer void
    821  1.39       dsl default_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    822   1.1    bouyer {
    823   1.1    bouyer 	struct pciide_channel *cp;
    824   1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    825   1.1    bouyer 	pcireg_t csr;
    826  1.33     itohy 	int channel;
    827  1.33     itohy #if NATA_DMA
    828  1.33     itohy 	int drive;
    829   1.1    bouyer 	u_int8_t idedma_ctl;
    830  1.33     itohy #endif
    831   1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    832  1.27  christos 	const char *failreason;
    833  1.17   thorpej 	struct wdc_regs *wdr;
    834   1.1    bouyer 
    835   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    836   1.1    bouyer 		return;
    837   1.1    bouyer 
    838   1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    839  1.33     itohy #if NATA_DMA
    840  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    841  1.38      cube 		    "bus-master DMA support present");
    842   1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    843  1.38      cube 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    844   1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    845  1.36        ad 			aprint_verbose(", but unused (no driver support)");
    846   1.1    bouyer 			sc->sc_dma_ok = 0;
    847   1.1    bouyer 		} else {
    848   1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    849   1.1    bouyer 			if (sc->sc_dma_ok != 0)
    850  1.36        ad 				aprint_verbose(", used without full driver "
    851   1.1    bouyer 				    "support");
    852   1.1    bouyer 		}
    853  1.33     itohy #else
    854  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    855  1.38      cube 		    "bus-master DMA support present, but unused (no driver "
    856  1.38      cube 		    "support)");
    857  1.33     itohy #endif	/* NATA_DMA */
    858   1.1    bouyer 	} else {
    859  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    860  1.38      cube 		    "hardware does not support DMA");
    861  1.33     itohy #if NATA_DMA
    862   1.1    bouyer 		sc->sc_dma_ok = 0;
    863  1.33     itohy #endif
    864   1.1    bouyer 	}
    865  1.36        ad 	aprint_verbose("\n");
    866  1.33     itohy #if NATA_DMA
    867   1.1    bouyer 	if (sc->sc_dma_ok) {
    868  1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    869   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    870   1.1    bouyer 	}
    871  1.33     itohy #endif
    872  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    873  1.33     itohy #if NATA_DMA
    874  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    875  1.33     itohy #endif
    876   1.1    bouyer 
    877  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    878  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    879  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    880   1.1    bouyer 
    881  1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    882  1.17   thorpej 
    883  1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    884  1.20   thorpej 	     channel++) {
    885   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    886   1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    887   1.1    bouyer 			continue;
    888  1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
    889  1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    890  1.10    bouyer 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    891  1.10    bouyer 			    pciide_pci_intr);
    892  1.10    bouyer 		else
    893  1.10    bouyer 			pciide_mapregs_compat(pa, cp,
    894  1.17   thorpej 			    cp->ata_channel.ch_channel, &cmdsize, &ctlsize);
    895  1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
    896   1.1    bouyer 			continue;
    897   1.1    bouyer 		/*
    898   1.1    bouyer 		 * Check to see if something appears to be there.
    899   1.1    bouyer 		 */
    900   1.1    bouyer 		failreason = NULL;
    901   1.1    bouyer 		/*
    902   1.1    bouyer 		 * In native mode, always enable the controller. It's
    903   1.1    bouyer 		 * not possible to have an ISA board using the same address
    904   1.1    bouyer 		 * anyway.
    905   1.1    bouyer 		 */
    906  1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
    907  1.17   thorpej 			wdcattach(&cp->ata_channel);
    908  1.13    bouyer 			continue;
    909  1.13    bouyer 		}
    910  1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
    911   1.1    bouyer 			failreason = "not responding; disabled or no drives?";
    912   1.1    bouyer 			goto next;
    913   1.1    bouyer 		}
    914   1.1    bouyer 		/*
    915   1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    916   1.1    bouyer 		 * channel by trying to access the channel again while the
    917   1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    918   1.1    bouyer 		 * channel no longer appears to be there, it belongs to
    919   1.1    bouyer 		 * this controller.)  YUCK!
    920   1.1    bouyer 		 */
    921   1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    922   1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
    923   1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    924   1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    925  1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
    926   1.1    bouyer 			failreason = "other hardware responding at addresses";
    927   1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    928   1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    929   1.1    bouyer next:
    930   1.1    bouyer 		if (failreason) {
    931  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    932  1.38      cube 			    "%s channel ignored (%s)\n", cp->name, failreason);
    933  1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    934  1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    935  1.17   thorpej 			    cmdsize);
    936  1.17   thorpej 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize);
    937  1.10    bouyer 		} else {
    938  1.13    bouyer 			pciide_map_compat_intr(pa, cp,
    939  1.17   thorpej 			    cp->ata_channel.ch_channel);
    940  1.17   thorpej 			wdcattach(&cp->ata_channel);
    941   1.1    bouyer 		}
    942   1.1    bouyer 	}
    943   1.1    bouyer 
    944  1.33     itohy #if NATA_DMA
    945   1.1    bouyer 	if (sc->sc_dma_ok == 0)
    946   1.1    bouyer 		return;
    947   1.1    bouyer 
    948   1.1    bouyer 	/* Allocate DMA maps */
    949  1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    950  1.20   thorpej 	     channel++) {
    951   1.1    bouyer 		idedma_ctl = 0;
    952   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    953  1.17   thorpej 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    954  1.29    bouyer 			/*
    955  1.29    bouyer 			 * we have not probed the drives yet, allocate
    956  1.29    bouyer 			 * ressources for all of them.
    957  1.29    bouyer 			 */
    958   1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
    959   1.1    bouyer 				/* Abort DMA setup */
    960   1.1    bouyer 				aprint_error(
    961   1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
    962   1.1    bouyer 				    "using PIO transfers\n",
    963  1.38      cube 				    device_xname(
    964  1.38      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
    965   1.1    bouyer 				    channel, drive);
    966  1.29    bouyer 				sc->sc_dma_ok = 0;
    967  1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
    968  1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
    969  1.29    bouyer 				break;
    970   1.1    bouyer 			}
    971   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    972   1.1    bouyer 		}
    973   1.1    bouyer 		if (idedma_ctl != 0) {
    974   1.1    bouyer 			/* Add software bits in status register */
    975   1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
    976   1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    977   1.1    bouyer 		}
    978   1.1    bouyer 	}
    979  1.33     itohy #endif	/* NATA_DMA */
    980   1.1    bouyer }
    981   1.1    bouyer 
    982   1.1    bouyer void
    983  1.39       dsl sata_setup_channel(struct ata_channel *chp)
    984   1.1    bouyer {
    985  1.33     itohy #if NATA_DMA
    986   1.1    bouyer 	struct ata_drive_datas *drvp;
    987  1.34     itohy 	int drive;
    988  1.34     itohy #if NATA_UDMA
    989  1.34     itohy 	int s;
    990  1.34     itohy #endif
    991   1.1    bouyer 	u_int32_t idedma_ctl;
    992  1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    993  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    994   1.1    bouyer 
    995   1.1    bouyer 	/* setup DMA if needed */
    996   1.1    bouyer 	pciide_channel_dma_setup(cp);
    997   1.1    bouyer 
    998   1.1    bouyer 	idedma_ctl = 0;
    999   1.1    bouyer 
   1000  1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1001   1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1002   1.1    bouyer 		/* If no drive, skip */
   1003   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1004   1.1    bouyer 			continue;
   1005  1.33     itohy #if NATA_UDMA
   1006   1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   1007   1.1    bouyer 			/* use Ultra/DMA */
   1008  1.21   thorpej 			s = splbio();
   1009   1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1010  1.21   thorpej 			splx(s);
   1011   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1012  1.33     itohy 		} else
   1013  1.33     itohy #endif	/* NATA_UDMA */
   1014  1.33     itohy 		if (drvp->drive_flags & DRIVE_DMA) {
   1015   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1016   1.1    bouyer 		}
   1017   1.1    bouyer 	}
   1018   1.1    bouyer 
   1019   1.1    bouyer 	/*
   1020   1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1021   1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1022   1.1    bouyer 	 * command).
   1023   1.1    bouyer 	 */
   1024   1.1    bouyer 	if (idedma_ctl != 0) {
   1025   1.1    bouyer 		/* Add software bits in status register */
   1026   1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1027   1.1    bouyer 		    idedma_ctl);
   1028   1.1    bouyer 	}
   1029  1.33     itohy #endif	/* NATA_DMA */
   1030   1.1    bouyer }
   1031