pciide_common.c revision 1.43.4.2 1 1.43.4.1 rmind /* $NetBSD: pciide_common.c,v 1.43.4.2 2011/04/21 01:42:00 rmind Exp $ */
2 1.1 bouyer
3 1.1 bouyer
4 1.1 bouyer /*
5 1.1 bouyer * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
6 1.1 bouyer *
7 1.1 bouyer * Redistribution and use in source and binary forms, with or without
8 1.1 bouyer * modification, are permitted provided that the following conditions
9 1.1 bouyer * are met:
10 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.1 bouyer * notice, this list of conditions and the following disclaimer.
12 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.1 bouyer * documentation and/or other materials provided with the distribution.
15 1.1 bouyer *
16 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.26 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 1.1 bouyer *
27 1.1 bouyer */
28 1.1 bouyer
29 1.1 bouyer
30 1.1 bouyer /*
31 1.1 bouyer * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved.
32 1.1 bouyer *
33 1.1 bouyer * Redistribution and use in source and binary forms, with or without
34 1.1 bouyer * modification, are permitted provided that the following conditions
35 1.1 bouyer * are met:
36 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
37 1.1 bouyer * notice, this list of conditions and the following disclaimer.
38 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
39 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
40 1.1 bouyer * documentation and/or other materials provided with the distribution.
41 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
42 1.1 bouyer * must display the following acknowledgement:
43 1.1 bouyer * This product includes software developed by Christopher G. Demetriou
44 1.1 bouyer * for the NetBSD Project.
45 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
46 1.1 bouyer * derived from this software without specific prior written permission
47 1.1 bouyer *
48 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
49 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
50 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
51 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
52 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
53 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
54 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
55 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
56 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
57 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
58 1.1 bouyer */
59 1.1 bouyer
60 1.1 bouyer /*
61 1.1 bouyer * PCI IDE controller driver.
62 1.1 bouyer *
63 1.1 bouyer * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
64 1.1 bouyer * sys/dev/pci/ppb.c, revision 1.16).
65 1.1 bouyer *
66 1.1 bouyer * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
67 1.1 bouyer * "Programming Interface for Bus Master IDE Controller, Revision 1.0
68 1.1 bouyer * 5/16/94" from the PCI SIG.
69 1.1 bouyer *
70 1.1 bouyer */
71 1.1 bouyer
72 1.1 bouyer #include <sys/cdefs.h>
73 1.43.4.1 rmind __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.43.4.2 2011/04/21 01:42:00 rmind Exp $");
74 1.1 bouyer
75 1.1 bouyer #include <sys/param.h>
76 1.1 bouyer #include <sys/malloc.h>
77 1.1 bouyer
78 1.1 bouyer #include <dev/pci/pcireg.h>
79 1.1 bouyer #include <dev/pci/pcivar.h>
80 1.1 bouyer #include <dev/pci/pcidevs.h>
81 1.1 bouyer #include <dev/pci/pciidereg.h>
82 1.1 bouyer #include <dev/pci/pciidevar.h>
83 1.1 bouyer
84 1.3 fvdl #include <dev/ic/wdcreg.h>
85 1.3 fvdl
86 1.16 thorpej #ifdef ATADEBUG
87 1.16 thorpej int atadebug_pciide_mask = 0;
88 1.1 bouyer #endif
89 1.1 bouyer
90 1.33 itohy #if NATA_DMA
91 1.26 perry static const char dmaerrfmt[] =
92 1.1 bouyer "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
93 1.33 itohy #endif
94 1.1 bouyer
95 1.1 bouyer /* Default product description for devices not known from this controller */
96 1.1 bouyer const struct pciide_product_desc default_product_desc = {
97 1.1 bouyer 0,
98 1.1 bouyer 0,
99 1.1 bouyer "Generic PCI IDE controller",
100 1.1 bouyer default_chip_map,
101 1.26 perry };
102 1.1 bouyer
103 1.1 bouyer const struct pciide_product_desc *
104 1.39 dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
105 1.1 bouyer {
106 1.1 bouyer for (; pp->chip_map != NULL; pp++)
107 1.1 bouyer if (PCI_PRODUCT(id) == pp->ide_product)
108 1.1 bouyer break;
109 1.26 perry
110 1.1 bouyer if (pp->chip_map == NULL)
111 1.1 bouyer return NULL;
112 1.1 bouyer return pp;
113 1.1 bouyer }
114 1.1 bouyer
115 1.1 bouyer void
116 1.43.4.2 rmind pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa, const struct pciide_product_desc *pp)
117 1.1 bouyer {
118 1.1 bouyer pci_chipset_tag_t pc = pa->pa_pc;
119 1.1 bouyer pcitag_t tag = pa->pa_tag;
120 1.33 itohy #if NATA_DMA
121 1.1 bouyer pcireg_t csr;
122 1.33 itohy #endif
123 1.1 bouyer char devinfo[256];
124 1.1 bouyer const char *displaydev;
125 1.1 bouyer
126 1.1 bouyer aprint_naive(": disk controller\n");
127 1.1 bouyer
128 1.1 bouyer sc->sc_pci_id = pa->pa_id;
129 1.1 bouyer if (pp == NULL) {
130 1.1 bouyer /* should only happen for generic pciide devices */
131 1.1 bouyer sc->sc_pp = &default_product_desc;
132 1.9 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
133 1.1 bouyer displaydev = devinfo;
134 1.1 bouyer } else {
135 1.1 bouyer sc->sc_pp = pp;
136 1.1 bouyer displaydev = sc->sc_pp->ide_name;
137 1.1 bouyer }
138 1.1 bouyer
139 1.1 bouyer /* if displaydev == NULL, printf is done in chip-specific map */
140 1.1 bouyer if (displaydev)
141 1.42 jmcneill aprint_normal(": %s (rev. 0x%02x)\n", displaydev,
142 1.1 bouyer PCI_REVISION(pa->pa_class));
143 1.42 jmcneill else
144 1.42 jmcneill aprint_normal("\n");
145 1.1 bouyer
146 1.1 bouyer sc->sc_pc = pa->pa_pc;
147 1.1 bouyer sc->sc_tag = pa->pa_tag;
148 1.1 bouyer
149 1.33 itohy #if NATA_DMA
150 1.1 bouyer /* Set up DMA defaults; these might be adjusted by chip_map. */
151 1.1 bouyer sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
152 1.1 bouyer sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
153 1.33 itohy #endif
154 1.1 bouyer
155 1.16 thorpej #ifdef ATADEBUG
156 1.16 thorpej if (atadebug_pciide_mask & DEBUG_PROBE)
157 1.1 bouyer pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
158 1.1 bouyer #endif
159 1.1 bouyer sc->sc_pp->chip_map(sc, pa);
160 1.1 bouyer
161 1.33 itohy #if NATA_DMA
162 1.1 bouyer if (sc->sc_dma_ok) {
163 1.1 bouyer csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
164 1.1 bouyer csr |= PCI_COMMAND_MASTER_ENABLE;
165 1.1 bouyer pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
166 1.1 bouyer }
167 1.33 itohy #endif
168 1.16 thorpej ATADEBUG_PRINT(("pciide: command/status register=%x\n",
169 1.1 bouyer pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
170 1.1 bouyer }
171 1.1 bouyer
172 1.43.4.1 rmind int
173 1.43.4.1 rmind pciide_common_detach(struct pciide_softc *sc, int flags)
174 1.43.4.1 rmind {
175 1.43.4.1 rmind struct pciide_channel *cp;
176 1.43.4.1 rmind struct ata_channel *wdc_cp;
177 1.43.4.1 rmind struct wdc_regs *wdr;
178 1.43.4.1 rmind int channel, drive;
179 1.43.4.1 rmind int rv;
180 1.43.4.1 rmind
181 1.43.4.1 rmind rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
182 1.43.4.1 rmind if (rv)
183 1.43.4.1 rmind return rv;
184 1.43.4.1 rmind
185 1.43.4.1 rmind for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
186 1.43.4.1 rmind channel++) {
187 1.43.4.1 rmind cp = &sc->pciide_channels[channel];
188 1.43.4.1 rmind wdc_cp = &cp->ata_channel;
189 1.43.4.1 rmind wdr = CHAN_TO_WDC_REGS(wdc_cp);
190 1.43.4.1 rmind
191 1.43.4.1 rmind if (wdc_cp->ch_flags & ATACH_DISABLED)
192 1.43.4.1 rmind continue;
193 1.43.4.1 rmind
194 1.43.4.1 rmind if (wdr->cmd_ios != 0)
195 1.43.4.1 rmind bus_space_unmap(wdr->cmd_iot,
196 1.43.4.1 rmind wdr->cmd_baseioh, wdr->cmd_ios);
197 1.43.4.1 rmind if (cp->compat != 0) {
198 1.43.4.1 rmind if (wdr->ctl_ios != 0)
199 1.43.4.1 rmind bus_space_unmap(wdr->ctl_iot,
200 1.43.4.1 rmind wdr->ctl_ioh, wdr->ctl_ios);
201 1.43.4.1 rmind } else {
202 1.43.4.1 rmind if (cp->ctl_ios != 0)
203 1.43.4.1 rmind bus_space_unmap(wdr->ctl_iot,
204 1.43.4.1 rmind cp->ctl_baseioh, cp->ctl_ios);
205 1.43.4.1 rmind }
206 1.43.4.1 rmind
207 1.43.4.1 rmind for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
208 1.43.4.1 rmind #if NATA_DMA
209 1.43.4.1 rmind pciide_dma_table_teardown(sc, channel, drive);
210 1.43.4.1 rmind #endif
211 1.43.4.1 rmind }
212 1.43.4.1 rmind
213 1.43.4.1 rmind free(cp->ata_channel.ch_queue, M_DEVBUF);
214 1.43.4.1 rmind cp->ata_channel.atabus = NULL;
215 1.43.4.1 rmind }
216 1.43.4.1 rmind
217 1.43.4.1 rmind #if NATA_DMA
218 1.43.4.1 rmind if (sc->sc_dma_ios != 0)
219 1.43.4.1 rmind bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
220 1.43.4.1 rmind if (sc->sc_ba5_ss != 0)
221 1.43.4.1 rmind bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
222 1.43.4.1 rmind #endif
223 1.43.4.1 rmind
224 1.43.4.1 rmind return 0;
225 1.43.4.1 rmind }
226 1.43.4.1 rmind
227 1.43.4.1 rmind int
228 1.43.4.1 rmind pciide_detach(device_t self, int flags)
229 1.43.4.1 rmind {
230 1.43.4.1 rmind struct pciide_softc *sc = device_private(self);
231 1.43.4.1 rmind struct pciide_channel *cp;
232 1.43.4.1 rmind int channel;
233 1.43.4.1 rmind #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
234 1.43.4.1 rmind bool has_compat_chan;
235 1.43.4.1 rmind
236 1.43.4.1 rmind has_compat_chan = false;
237 1.43.4.1 rmind for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
238 1.43.4.1 rmind channel++) {
239 1.43.4.1 rmind cp = &sc->pciide_channels[channel];
240 1.43.4.1 rmind if (cp->compat != 0) {
241 1.43.4.1 rmind has_compat_chan = true;
242 1.43.4.1 rmind }
243 1.43.4.1 rmind }
244 1.43.4.1 rmind
245 1.43.4.1 rmind if (has_compat_chan != false)
246 1.43.4.1 rmind return EBUSY;
247 1.43.4.1 rmind #endif
248 1.43.4.1 rmind
249 1.43.4.1 rmind for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
250 1.43.4.1 rmind channel++) {
251 1.43.4.1 rmind cp = &sc->pciide_channels[channel];
252 1.43.4.1 rmind if (cp->compat != 0)
253 1.43.4.1 rmind if (cp->ih != NULL)
254 1.43.4.1 rmind pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
255 1.43.4.1 rmind }
256 1.43.4.1 rmind
257 1.43.4.1 rmind if (sc->sc_pci_ih != NULL)
258 1.43.4.1 rmind pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
259 1.43.4.1 rmind
260 1.43.4.1 rmind return pciide_common_detach(sc, flags);
261 1.43.4.1 rmind }
262 1.43.4.1 rmind
263 1.1 bouyer /* tell whether the chip is enabled or not */
264 1.1 bouyer int
265 1.43.4.2 rmind pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
266 1.1 bouyer {
267 1.1 bouyer pcireg_t csr;
268 1.1 bouyer
269 1.1 bouyer if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
270 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
271 1.1 bouyer PCI_COMMAND_STATUS_REG);
272 1.38 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
273 1.38 cube "device disabled (at %s)\n",
274 1.1 bouyer (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
275 1.1 bouyer "device" : "bridge");
276 1.1 bouyer return 0;
277 1.1 bouyer }
278 1.1 bouyer return 1;
279 1.1 bouyer }
280 1.1 bouyer
281 1.1 bouyer void
282 1.43.4.2 rmind pciide_mapregs_compat(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
283 1.1 bouyer {
284 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
285 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
286 1.19 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
287 1.3 fvdl int i;
288 1.1 bouyer
289 1.1 bouyer cp->compat = 1;
290 1.1 bouyer
291 1.17 thorpej wdr->cmd_iot = pa->pa_iot;
292 1.17 thorpej if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
293 1.17 thorpej PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
294 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
295 1.38 cube "couldn't map %s channel cmd regs\n", cp->name);
296 1.1 bouyer goto bad;
297 1.1 bouyer }
298 1.43.4.1 rmind wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
299 1.1 bouyer
300 1.17 thorpej wdr->ctl_iot = pa->pa_iot;
301 1.17 thorpej if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
302 1.17 thorpej PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
303 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
304 1.38 cube "couldn't map %s channel ctl regs\n", cp->name);
305 1.43.4.1 rmind bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
306 1.1 bouyer goto bad;
307 1.1 bouyer }
308 1.43.4.1 rmind wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
309 1.1 bouyer
310 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
311 1.17 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
312 1.17 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
313 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
314 1.38 cube "couldn't subregion %s channel cmd regs\n",
315 1.38 cube cp->name);
316 1.3 fvdl goto bad;
317 1.3 fvdl }
318 1.3 fvdl }
319 1.11 thorpej wdc_init_shadow_regs(wdc_cp);
320 1.17 thorpej wdr->data32iot = wdr->cmd_iot;
321 1.17 thorpej wdr->data32ioh = wdr->cmd_iohs[0];
322 1.1 bouyer return;
323 1.1 bouyer
324 1.1 bouyer bad:
325 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
326 1.1 bouyer return;
327 1.1 bouyer }
328 1.1 bouyer
329 1.1 bouyer void
330 1.43.4.2 rmind pciide_mapregs_native(const struct pci_attach_args *pa,
331 1.43.4.1 rmind struct pciide_channel *cp, int (*pci_intr)(void *))
332 1.1 bouyer {
333 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
334 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
335 1.19 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
336 1.1 bouyer const char *intrstr;
337 1.1 bouyer pci_intr_handle_t intrhandle;
338 1.3 fvdl int i;
339 1.1 bouyer
340 1.1 bouyer cp->compat = 0;
341 1.1 bouyer
342 1.1 bouyer if (sc->sc_pci_ih == NULL) {
343 1.1 bouyer if (pci_intr_map(pa, &intrhandle) != 0) {
344 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
345 1.38 cube "couldn't map native-PCI interrupt\n");
346 1.1 bouyer goto bad;
347 1.26 perry }
348 1.1 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
349 1.1 bouyer sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
350 1.1 bouyer intrhandle, IPL_BIO, pci_intr, sc);
351 1.1 bouyer if (sc->sc_pci_ih != NULL) {
352 1.38 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
353 1.38 cube "using %s for native-PCI interrupt\n",
354 1.1 bouyer intrstr ? intrstr : "unknown interrupt");
355 1.1 bouyer } else {
356 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
357 1.38 cube "couldn't establish native-PCI interrupt");
358 1.1 bouyer if (intrstr != NULL)
359 1.38 cube aprint_error(" at %s", intrstr);
360 1.38 cube aprint_error("\n");
361 1.1 bouyer goto bad;
362 1.1 bouyer }
363 1.1 bouyer }
364 1.1 bouyer cp->ih = sc->sc_pci_ih;
365 1.8 thorpej if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
366 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
367 1.43.4.1 rmind &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
368 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
369 1.38 cube "couldn't map %s channel cmd regs\n", cp->name);
370 1.1 bouyer goto bad;
371 1.1 bouyer }
372 1.1 bouyer
373 1.8 thorpej if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
374 1.1 bouyer PCI_MAPREG_TYPE_IO, 0,
375 1.43.4.1 rmind &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
376 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
377 1.38 cube "couldn't map %s channel ctl regs\n", cp->name);
378 1.43.4.1 rmind bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
379 1.1 bouyer goto bad;
380 1.1 bouyer }
381 1.1 bouyer /*
382 1.1 bouyer * In native mode, 4 bytes of I/O space are mapped for the control
383 1.1 bouyer * register, the control register is at offset 2. Pass the generic
384 1.1 bouyer * code a handle for only one byte at the right offset.
385 1.1 bouyer */
386 1.17 thorpej if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
387 1.17 thorpej &wdr->ctl_ioh) != 0) {
388 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
389 1.38 cube "unable to subregion %s channel ctl regs\n", cp->name);
390 1.43.4.1 rmind bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
391 1.43.4.1 rmind bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
392 1.1 bouyer goto bad;
393 1.1 bouyer }
394 1.1 bouyer
395 1.3 fvdl for (i = 0; i < WDC_NREG; i++) {
396 1.17 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
397 1.17 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
398 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
399 1.38 cube "couldn't subregion %s channel cmd regs\n",
400 1.38 cube cp->name);
401 1.3 fvdl goto bad;
402 1.3 fvdl }
403 1.3 fvdl }
404 1.11 thorpej wdc_init_shadow_regs(wdc_cp);
405 1.17 thorpej wdr->data32iot = wdr->cmd_iot;
406 1.17 thorpej wdr->data32ioh = wdr->cmd_iohs[0];
407 1.1 bouyer return;
408 1.1 bouyer
409 1.1 bouyer bad:
410 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
411 1.1 bouyer return;
412 1.1 bouyer }
413 1.1 bouyer
414 1.33 itohy #if NATA_DMA
415 1.1 bouyer void
416 1.43.4.2 rmind pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
417 1.1 bouyer {
418 1.1 bouyer pcireg_t maptype;
419 1.1 bouyer bus_addr_t addr;
420 1.3 fvdl struct pciide_channel *pc;
421 1.3 fvdl int reg, chan;
422 1.3 fvdl bus_size_t size;
423 1.1 bouyer
424 1.1 bouyer /*
425 1.1 bouyer * Map DMA registers
426 1.1 bouyer *
427 1.1 bouyer * Note that sc_dma_ok is the right variable to test to see if
428 1.1 bouyer * DMA can be done. If the interface doesn't support DMA,
429 1.1 bouyer * sc_dma_ok will never be non-zero. If the DMA regs couldn't
430 1.1 bouyer * be mapped, it'll be zero. I.e., sc_dma_ok will only be
431 1.1 bouyer * non-zero if the interface supports DMA and the registers
432 1.1 bouyer * could be mapped.
433 1.1 bouyer *
434 1.1 bouyer * XXX Note that despite the fact that the Bus Master IDE specs
435 1.1 bouyer * XXX say that "The bus master IDE function uses 16 bytes of IO
436 1.1 bouyer * XXX space," some controllers (at least the United
437 1.1 bouyer * XXX Microelectronics UM8886BF) place it in memory space.
438 1.1 bouyer */
439 1.1 bouyer maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
440 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA);
441 1.1 bouyer
442 1.1 bouyer switch (maptype) {
443 1.1 bouyer case PCI_MAPREG_TYPE_IO:
444 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
445 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
446 1.1 bouyer &addr, NULL, NULL) == 0);
447 1.1 bouyer if (sc->sc_dma_ok == 0) {
448 1.36 ad aprint_verbose(
449 1.1 bouyer ", but unused (couldn't query registers)");
450 1.1 bouyer break;
451 1.1 bouyer }
452 1.1 bouyer if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
453 1.1 bouyer && addr >= 0x10000) {
454 1.1 bouyer sc->sc_dma_ok = 0;
455 1.36 ad aprint_verbose(
456 1.1 bouyer ", but unused (registers at unsafe address "
457 1.1 bouyer "%#lx)", (unsigned long)addr);
458 1.1 bouyer break;
459 1.1 bouyer }
460 1.1 bouyer /* FALLTHROUGH */
461 1.26 perry
462 1.1 bouyer case PCI_MAPREG_MEM_TYPE_32BIT:
463 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa,
464 1.1 bouyer PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
465 1.43.4.1 rmind &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
466 1.43.4.1 rmind == 0);
467 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
468 1.1 bouyer if (sc->sc_dma_ok == 0) {
469 1.36 ad aprint_verbose(", but unused (couldn't map registers)");
470 1.1 bouyer } else {
471 1.1 bouyer sc->sc_wdcdev.dma_arg = sc;
472 1.1 bouyer sc->sc_wdcdev.dma_init = pciide_dma_init;
473 1.1 bouyer sc->sc_wdcdev.dma_start = pciide_dma_start;
474 1.1 bouyer sc->sc_wdcdev.dma_finish = pciide_dma_finish;
475 1.1 bouyer }
476 1.1 bouyer
477 1.38 cube if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
478 1.1 bouyer PCIIDE_OPTIONS_NODMA) {
479 1.36 ad aprint_verbose(
480 1.1 bouyer ", but unused (forced off by config file)");
481 1.1 bouyer sc->sc_dma_ok = 0;
482 1.1 bouyer }
483 1.1 bouyer break;
484 1.1 bouyer
485 1.1 bouyer default:
486 1.1 bouyer sc->sc_dma_ok = 0;
487 1.36 ad aprint_verbose(
488 1.1 bouyer ", but unsupported register maptype (0x%x)", maptype);
489 1.1 bouyer }
490 1.3 fvdl
491 1.12 bouyer if (sc->sc_dma_ok == 0)
492 1.12 bouyer return;
493 1.12 bouyer
494 1.3 fvdl /*
495 1.3 fvdl * Set up the default handles for the DMA registers.
496 1.3 fvdl * Just reserve 32 bits for each handle, unless space
497 1.3 fvdl * doesn't permit it.
498 1.3 fvdl */
499 1.3 fvdl for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
500 1.3 fvdl pc = &sc->pciide_channels[chan];
501 1.3 fvdl for (reg = 0; reg < IDEDMA_NREGS; reg++) {
502 1.3 fvdl size = 4;
503 1.3 fvdl if (size > (IDEDMA_SCH_OFFSET - reg))
504 1.3 fvdl size = IDEDMA_SCH_OFFSET - reg;
505 1.3 fvdl if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
506 1.3 fvdl IDEDMA_SCH_OFFSET * chan + reg, size,
507 1.3 fvdl &pc->dma_iohs[reg]) != 0) {
508 1.3 fvdl sc->sc_dma_ok = 0;
509 1.36 ad aprint_verbose(", but can't subregion offset %d "
510 1.3 fvdl "size %lu", reg, (u_long)size);
511 1.3 fvdl return;
512 1.3 fvdl }
513 1.3 fvdl }
514 1.3 fvdl }
515 1.1 bouyer }
516 1.33 itohy #endif /* NATA_DMA */
517 1.1 bouyer
518 1.1 bouyer int
519 1.39 dsl pciide_compat_intr(void *arg)
520 1.1 bouyer {
521 1.1 bouyer struct pciide_channel *cp = arg;
522 1.1 bouyer
523 1.1 bouyer #ifdef DIAGNOSTIC
524 1.1 bouyer /* should only be called for a compat channel */
525 1.1 bouyer if (cp->compat == 0)
526 1.1 bouyer panic("pciide compat intr called for non-compat chan %p", cp);
527 1.1 bouyer #endif
528 1.17 thorpej return (wdcintr(&cp->ata_channel));
529 1.1 bouyer }
530 1.1 bouyer
531 1.1 bouyer int
532 1.39 dsl pciide_pci_intr(void *arg)
533 1.1 bouyer {
534 1.1 bouyer struct pciide_softc *sc = arg;
535 1.1 bouyer struct pciide_channel *cp;
536 1.17 thorpej struct ata_channel *wdc_cp;
537 1.1 bouyer int i, rv, crv;
538 1.1 bouyer
539 1.1 bouyer rv = 0;
540 1.20 thorpej for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
541 1.1 bouyer cp = &sc->pciide_channels[i];
542 1.17 thorpej wdc_cp = &cp->ata_channel;
543 1.1 bouyer
544 1.1 bouyer /* If a compat channel skip. */
545 1.1 bouyer if (cp->compat)
546 1.1 bouyer continue;
547 1.1 bouyer /* if this channel not waiting for intr, skip */
548 1.17 thorpej if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
549 1.1 bouyer continue;
550 1.1 bouyer
551 1.1 bouyer crv = wdcintr(wdc_cp);
552 1.1 bouyer if (crv == 0)
553 1.1 bouyer ; /* leave rv alone */
554 1.1 bouyer else if (crv == 1)
555 1.1 bouyer rv = 1; /* claim the intr */
556 1.1 bouyer else if (rv == 0) /* crv should be -1 in this case */
557 1.1 bouyer rv = crv; /* if we've done no better, take it */
558 1.1 bouyer }
559 1.1 bouyer return (rv);
560 1.1 bouyer }
561 1.1 bouyer
562 1.33 itohy #if NATA_DMA
563 1.1 bouyer void
564 1.39 dsl pciide_channel_dma_setup(struct pciide_channel *cp)
565 1.1 bouyer {
566 1.21 thorpej int drive, s;
567 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
568 1.1 bouyer struct ata_drive_datas *drvp;
569 1.1 bouyer
570 1.17 thorpej KASSERT(cp->ata_channel.ch_ndrive != 0);
571 1.17 thorpej
572 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
573 1.17 thorpej drvp = &cp->ata_channel.ch_drive[drive];
574 1.1 bouyer /* If no drive, skip */
575 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
576 1.1 bouyer continue;
577 1.1 bouyer /* setup DMA if needed */
578 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
579 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0) ||
580 1.1 bouyer sc->sc_dma_ok == 0) {
581 1.21 thorpej s = splbio();
582 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
583 1.21 thorpej splx(s);
584 1.1 bouyer continue;
585 1.1 bouyer }
586 1.17 thorpej if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
587 1.8 thorpej drive) != 0) {
588 1.1 bouyer /* Abort DMA setup */
589 1.21 thorpej s = splbio();
590 1.1 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
591 1.21 thorpej splx(s);
592 1.1 bouyer continue;
593 1.1 bouyer }
594 1.1 bouyer }
595 1.1 bouyer }
596 1.1 bouyer
597 1.24 briggs #define NIDEDMA_TABLES(sc) \
598 1.25 briggs (MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
599 1.24 briggs
600 1.1 bouyer int
601 1.40 dsl pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
602 1.1 bouyer {
603 1.43.4.1 rmind int error;
604 1.1 bouyer const bus_size_t dma_table_size =
605 1.24 briggs sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
606 1.1 bouyer struct pciide_dma_maps *dma_maps =
607 1.1 bouyer &sc->pciide_channels[channel].dma_maps[drive];
608 1.1 bouyer
609 1.1 bouyer /* If table was already allocated, just return */
610 1.1 bouyer if (dma_maps->dma_table)
611 1.1 bouyer return 0;
612 1.1 bouyer
613 1.1 bouyer /* Allocate memory for the DMA tables and map it */
614 1.1 bouyer if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
615 1.43.4.1 rmind IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
616 1.43.4.1 rmind 1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
617 1.38 cube aprint_error(dmaerrfmt,
618 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
619 1.38 cube "allocate", drive, error);
620 1.1 bouyer return error;
621 1.1 bouyer }
622 1.43.4.1 rmind if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
623 1.43.4.1 rmind dma_maps->dmamap_table_nseg, dma_table_size,
624 1.37 christos (void **)&dma_maps->dma_table,
625 1.1 bouyer BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
626 1.38 cube aprint_error(dmaerrfmt,
627 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
628 1.38 cube "map", drive, error);
629 1.1 bouyer return error;
630 1.1 bouyer }
631 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
632 1.1 bouyer "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
633 1.43.4.1 rmind (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
634 1.1 bouyer /* Create and load table DMA map for this disk */
635 1.1 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
636 1.1 bouyer 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
637 1.1 bouyer &dma_maps->dmamap_table)) != 0) {
638 1.38 cube aprint_error(dmaerrfmt,
639 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
640 1.38 cube "create", drive, error);
641 1.1 bouyer return error;
642 1.1 bouyer }
643 1.1 bouyer if ((error = bus_dmamap_load(sc->sc_dmat,
644 1.1 bouyer dma_maps->dmamap_table,
645 1.1 bouyer dma_maps->dma_table,
646 1.1 bouyer dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
647 1.38 cube aprint_error(dmaerrfmt,
648 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
649 1.38 cube "load", drive, error);
650 1.1 bouyer return error;
651 1.1 bouyer }
652 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
653 1.1 bouyer (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
654 1.1 bouyer DEBUG_PROBE);
655 1.1 bouyer /* Create a xfer DMA map for this drive */
656 1.25 briggs if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
657 1.24 briggs NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
658 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
659 1.1 bouyer &dma_maps->dmamap_xfer)) != 0) {
660 1.38 cube aprint_error(dmaerrfmt,
661 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
662 1.38 cube "create xfer", drive, error);
663 1.1 bouyer return error;
664 1.1 bouyer }
665 1.1 bouyer return 0;
666 1.1 bouyer }
667 1.1 bouyer
668 1.43.4.1 rmind void
669 1.43.4.1 rmind pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
670 1.43.4.1 rmind {
671 1.43.4.1 rmind struct pciide_channel *cp;
672 1.43.4.1 rmind struct pciide_dma_maps *dma_maps;
673 1.43.4.1 rmind
674 1.43.4.1 rmind cp = &sc->pciide_channels[channel];
675 1.43.4.1 rmind dma_maps = &cp->dma_maps[drive];
676 1.43.4.1 rmind
677 1.43.4.1 rmind if (dma_maps->dma_table == NULL)
678 1.43.4.1 rmind return;
679 1.43.4.1 rmind
680 1.43.4.1 rmind bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
681 1.43.4.1 rmind bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
682 1.43.4.1 rmind bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
683 1.43.4.1 rmind bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
684 1.43.4.1 rmind sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
685 1.43.4.1 rmind bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
686 1.43.4.1 rmind dma_maps->dmamap_table_nseg);
687 1.43.4.1 rmind
688 1.43.4.1 rmind dma_maps->dma_table = NULL;
689 1.43.4.1 rmind
690 1.43.4.1 rmind return;
691 1.43.4.1 rmind }
692 1.43.4.1 rmind
693 1.1 bouyer int
694 1.40 dsl pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive, void *databuf, size_t datalen, int flags)
695 1.1 bouyer {
696 1.1 bouyer int error, seg;
697 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
698 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
699 1.1 bouyer
700 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat,
701 1.1 bouyer dma_maps->dmamap_xfer,
702 1.1 bouyer databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
703 1.1 bouyer ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
704 1.1 bouyer if (error) {
705 1.38 cube aprint_error(dmaerrfmt,
706 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
707 1.38 cube "load xfer", drive, error);
708 1.1 bouyer return error;
709 1.1 bouyer }
710 1.1 bouyer
711 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
712 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
713 1.1 bouyer (flags & WDC_DMA_READ) ?
714 1.1 bouyer BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
715 1.1 bouyer
716 1.1 bouyer for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
717 1.1 bouyer #ifdef DIAGNOSTIC
718 1.1 bouyer /* A segment must not cross a 64k boundary */
719 1.1 bouyer {
720 1.1 bouyer u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
721 1.1 bouyer u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
722 1.1 bouyer if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
723 1.1 bouyer ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
724 1.1 bouyer printf("pciide_dma: segment %d physical addr 0x%lx"
725 1.1 bouyer " len 0x%lx not properly aligned\n",
726 1.1 bouyer seg, phys, len);
727 1.1 bouyer panic("pciide_dma: buf align");
728 1.1 bouyer }
729 1.1 bouyer }
730 1.1 bouyer #endif
731 1.1 bouyer dma_maps->dma_table[seg].base_addr =
732 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
733 1.1 bouyer dma_maps->dma_table[seg].byte_count =
734 1.1 bouyer htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
735 1.1 bouyer IDEDMA_BYTE_COUNT_MASK);
736 1.16 thorpej ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
737 1.1 bouyer seg, le32toh(dma_maps->dma_table[seg].byte_count),
738 1.1 bouyer le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
739 1.1 bouyer
740 1.1 bouyer }
741 1.1 bouyer dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
742 1.1 bouyer htole32(IDEDMA_BYTE_COUNT_EOT);
743 1.1 bouyer
744 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
745 1.1 bouyer dma_maps->dmamap_table->dm_mapsize,
746 1.1 bouyer BUS_DMASYNC_PREWRITE);
747 1.1 bouyer
748 1.1 bouyer #ifdef DIAGNOSTIC
749 1.1 bouyer if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
750 1.22 bouyer printf("pciide_dma_dmamap_setup: addr 0x%lx "
751 1.22 bouyer "not properly aligned\n",
752 1.1 bouyer (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
753 1.1 bouyer panic("pciide_dma_init: table align");
754 1.1 bouyer }
755 1.1 bouyer #endif
756 1.22 bouyer /* remember flags */
757 1.22 bouyer dma_maps->dma_flags = flags;
758 1.22 bouyer
759 1.22 bouyer return 0;
760 1.22 bouyer }
761 1.22 bouyer
762 1.22 bouyer int
763 1.40 dsl pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen, int flags)
764 1.22 bouyer {
765 1.22 bouyer struct pciide_softc *sc = v;
766 1.22 bouyer int error;
767 1.22 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
768 1.22 bouyer struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
769 1.1 bouyer
770 1.22 bouyer if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
771 1.22 bouyer databuf, datalen, flags)) != 0)
772 1.22 bouyer return error;
773 1.22 bouyer /* Maps are ready. Start DMA function */
774 1.1 bouyer /* Clear status bits */
775 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
776 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
777 1.1 bouyer /* Write table addr */
778 1.3 fvdl bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
779 1.1 bouyer dma_maps->dmamap_table->dm_segs[0].ds_addr);
780 1.1 bouyer /* set read/write */
781 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
782 1.5 thorpej ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
783 1.1 bouyer return 0;
784 1.1 bouyer }
785 1.1 bouyer
786 1.1 bouyer void
787 1.35 christos pciide_dma_start(void *v, int channel, int drive)
788 1.1 bouyer {
789 1.1 bouyer struct pciide_softc *sc = v;
790 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
791 1.1 bouyer
792 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
793 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
794 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
795 1.3 fvdl | IDEDMA_CMD_START);
796 1.1 bouyer }
797 1.1 bouyer
798 1.1 bouyer int
799 1.40 dsl pciide_dma_finish(void *v, int channel, int drive, int force)
800 1.1 bouyer {
801 1.1 bouyer struct pciide_softc *sc = v;
802 1.1 bouyer u_int8_t status;
803 1.1 bouyer int error = 0;
804 1.3 fvdl struct pciide_channel *cp = &sc->pciide_channels[channel];
805 1.3 fvdl struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
806 1.1 bouyer
807 1.3 fvdl status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
808 1.16 thorpej ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
809 1.1 bouyer DEBUG_XFERS);
810 1.1 bouyer
811 1.14 bouyer if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
812 1.1 bouyer return WDC_DMAST_NOIRQ;
813 1.1 bouyer
814 1.1 bouyer /* stop DMA channel */
815 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
816 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
817 1.3 fvdl & ~IDEDMA_CMD_START);
818 1.1 bouyer
819 1.1 bouyer /* Unload the map of the data buffer */
820 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
821 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
822 1.1 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
823 1.1 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
824 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
825 1.1 bouyer
826 1.14 bouyer if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
827 1.38 cube aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
828 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
829 1.38 cube drive, status);
830 1.1 bouyer error |= WDC_DMAST_ERR;
831 1.1 bouyer }
832 1.1 bouyer
833 1.14 bouyer if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
834 1.38 cube aprint_error("%s:%d:%d: bus-master DMA error: missing "
835 1.38 cube "interrupt, status=0x%x\n",
836 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
837 1.20 thorpej channel, drive, status);
838 1.1 bouyer error |= WDC_DMAST_NOIRQ;
839 1.1 bouyer }
840 1.1 bouyer
841 1.14 bouyer if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
842 1.1 bouyer /* data underrun, may be a valid condition for ATAPI */
843 1.1 bouyer error |= WDC_DMAST_UNDER;
844 1.1 bouyer }
845 1.1 bouyer return error;
846 1.1 bouyer }
847 1.1 bouyer
848 1.1 bouyer void
849 1.39 dsl pciide_irqack(struct ata_channel *chp)
850 1.1 bouyer {
851 1.19 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
852 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
853 1.1 bouyer
854 1.1 bouyer /* clear status bits in IDE DMA registers */
855 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
856 1.3 fvdl bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
857 1.1 bouyer }
858 1.33 itohy #endif /* NATA_DMA */
859 1.1 bouyer
860 1.1 bouyer /* some common code used by several chip_map */
861 1.1 bouyer int
862 1.39 dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
863 1.1 bouyer {
864 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
865 1.17 thorpej sc->wdc_chanarray[channel] = &cp->ata_channel;
866 1.1 bouyer cp->name = PCIIDE_CHANNEL_NAME(channel);
867 1.17 thorpej cp->ata_channel.ch_channel = channel;
868 1.20 thorpej cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
869 1.17 thorpej cp->ata_channel.ch_queue =
870 1.6 thorpej malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
871 1.17 thorpej if (cp->ata_channel.ch_queue == NULL) {
872 1.1 bouyer aprint_error("%s %s channel: "
873 1.1 bouyer "can't allocate memory for command queue",
874 1.38 cube device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
875 1.1 bouyer return 0;
876 1.1 bouyer }
877 1.30 bouyer cp->ata_channel.ch_ndrive = 2;
878 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
879 1.38 cube "%s channel %s to %s mode\n", cp->name,
880 1.1 bouyer (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
881 1.1 bouyer "configured" : "wired",
882 1.1 bouyer (interface & PCIIDE_INTERFACE_PCI(channel)) ?
883 1.1 bouyer "native-PCI" : "compatibility");
884 1.1 bouyer return 1;
885 1.1 bouyer }
886 1.1 bouyer
887 1.1 bouyer /* some common code used by several chip channel_map */
888 1.1 bouyer void
889 1.43.4.2 rmind pciide_mapchan(const struct pci_attach_args *pa,
890 1.41 cegger struct pciide_channel *cp,
891 1.43.4.1 rmind pcireg_t interface, int (*pci_intr)(void *))
892 1.1 bouyer {
893 1.17 thorpej struct ata_channel *wdc_cp = &cp->ata_channel;
894 1.1 bouyer
895 1.8 thorpej if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
896 1.43.4.1 rmind pciide_mapregs_native(pa, cp, pci_intr);
897 1.13 bouyer else {
898 1.43.4.1 rmind pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
899 1.17 thorpej if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
900 1.13 bouyer pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
901 1.13 bouyer }
902 1.1 bouyer wdcattach(wdc_cp);
903 1.1 bouyer }
904 1.1 bouyer
905 1.1 bouyer /*
906 1.1 bouyer * generic code to map the compat intr.
907 1.1 bouyer */
908 1.1 bouyer void
909 1.43.4.2 rmind pciide_map_compat_intr(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
910 1.1 bouyer {
911 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
912 1.1 bouyer
913 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
914 1.20 thorpej cp->ih =
915 1.38 cube pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
916 1.20 thorpej pa, compatchan, pciide_compat_intr, cp);
917 1.1 bouyer if (cp->ih == NULL) {
918 1.1 bouyer #endif
919 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
920 1.38 cube "no compatibility interrupt for use by %s "
921 1.38 cube "channel\n", cp->name);
922 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
923 1.1 bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
924 1.1 bouyer }
925 1.1 bouyer #endif
926 1.1 bouyer }
927 1.1 bouyer
928 1.1 bouyer void
929 1.43.4.1 rmind pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp, int compatchan)
930 1.43.4.1 rmind {
931 1.43.4.1 rmind #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
932 1.43.4.1 rmind struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
933 1.43.4.1 rmind
934 1.43.4.1 rmind pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
935 1.43.4.1 rmind sc->sc_pc, compatchan, cp->ih);
936 1.43.4.1 rmind #endif
937 1.43.4.1 rmind }
938 1.43.4.1 rmind
939 1.43.4.1 rmind void
940 1.43.4.2 rmind default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
941 1.1 bouyer {
942 1.1 bouyer struct pciide_channel *cp;
943 1.1 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
944 1.1 bouyer pcireg_t csr;
945 1.33 itohy int channel;
946 1.33 itohy #if NATA_DMA
947 1.33 itohy int drive;
948 1.1 bouyer u_int8_t idedma_ctl;
949 1.33 itohy #endif
950 1.27 christos const char *failreason;
951 1.17 thorpej struct wdc_regs *wdr;
952 1.1 bouyer
953 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
954 1.1 bouyer return;
955 1.1 bouyer
956 1.1 bouyer if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
957 1.33 itohy #if NATA_DMA
958 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
959 1.38 cube "bus-master DMA support present");
960 1.1 bouyer if (sc->sc_pp == &default_product_desc &&
961 1.38 cube (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
962 1.1 bouyer PCIIDE_OPTIONS_DMA) == 0) {
963 1.36 ad aprint_verbose(", but unused (no driver support)");
964 1.1 bouyer sc->sc_dma_ok = 0;
965 1.1 bouyer } else {
966 1.1 bouyer pciide_mapreg_dma(sc, pa);
967 1.1 bouyer if (sc->sc_dma_ok != 0)
968 1.36 ad aprint_verbose(", used without full driver "
969 1.1 bouyer "support");
970 1.1 bouyer }
971 1.33 itohy #else
972 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
973 1.38 cube "bus-master DMA support present, but unused (no driver "
974 1.38 cube "support)");
975 1.33 itohy #endif /* NATA_DMA */
976 1.1 bouyer } else {
977 1.38 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
978 1.38 cube "hardware does not support DMA");
979 1.33 itohy #if NATA_DMA
980 1.1 bouyer sc->sc_dma_ok = 0;
981 1.33 itohy #endif
982 1.1 bouyer }
983 1.36 ad aprint_verbose("\n");
984 1.33 itohy #if NATA_DMA
985 1.1 bouyer if (sc->sc_dma_ok) {
986 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
987 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
988 1.1 bouyer }
989 1.33 itohy #endif
990 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
991 1.33 itohy #if NATA_DMA
992 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
993 1.33 itohy #endif
994 1.1 bouyer
995 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
996 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
997 1.20 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
998 1.1 bouyer
999 1.17 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
1000 1.17 thorpej
1001 1.20 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
1002 1.20 thorpej channel++) {
1003 1.1 bouyer cp = &sc->pciide_channels[channel];
1004 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
1005 1.1 bouyer continue;
1006 1.19 thorpej wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
1007 1.10 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel))
1008 1.43.4.1 rmind pciide_mapregs_native(pa, cp, pciide_pci_intr);
1009 1.10 bouyer else
1010 1.10 bouyer pciide_mapregs_compat(pa, cp,
1011 1.43.4.1 rmind cp->ata_channel.ch_channel);
1012 1.17 thorpej if (cp->ata_channel.ch_flags & ATACH_DISABLED)
1013 1.1 bouyer continue;
1014 1.1 bouyer /*
1015 1.1 bouyer * Check to see if something appears to be there.
1016 1.1 bouyer */
1017 1.1 bouyer failreason = NULL;
1018 1.1 bouyer /*
1019 1.1 bouyer * In native mode, always enable the controller. It's
1020 1.1 bouyer * not possible to have an ISA board using the same address
1021 1.1 bouyer * anyway.
1022 1.1 bouyer */
1023 1.13 bouyer if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1024 1.17 thorpej wdcattach(&cp->ata_channel);
1025 1.13 bouyer continue;
1026 1.13 bouyer }
1027 1.17 thorpej if (!wdcprobe(&cp->ata_channel)) {
1028 1.1 bouyer failreason = "not responding; disabled or no drives?";
1029 1.1 bouyer goto next;
1030 1.1 bouyer }
1031 1.1 bouyer /*
1032 1.1 bouyer * Now, make sure it's actually attributable to this PCI IDE
1033 1.1 bouyer * channel by trying to access the channel again while the
1034 1.1 bouyer * PCI IDE controller's I/O space is disabled. (If the
1035 1.1 bouyer * channel no longer appears to be there, it belongs to
1036 1.1 bouyer * this controller.) YUCK!
1037 1.1 bouyer */
1038 1.1 bouyer csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1039 1.1 bouyer PCI_COMMAND_STATUS_REG);
1040 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1041 1.1 bouyer csr & ~PCI_COMMAND_IO_ENABLE);
1042 1.17 thorpej if (wdcprobe(&cp->ata_channel))
1043 1.1 bouyer failreason = "other hardware responding at addresses";
1044 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag,
1045 1.1 bouyer PCI_COMMAND_STATUS_REG, csr);
1046 1.1 bouyer next:
1047 1.1 bouyer if (failreason) {
1048 1.38 cube aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
1049 1.38 cube "%s channel ignored (%s)\n", cp->name, failreason);
1050 1.17 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
1051 1.17 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
1052 1.43.4.1 rmind wdr->cmd_ios);
1053 1.43.4.1 rmind bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
1054 1.43.4.1 rmind wdr->ctl_ios);
1055 1.10 bouyer } else {
1056 1.13 bouyer pciide_map_compat_intr(pa, cp,
1057 1.17 thorpej cp->ata_channel.ch_channel);
1058 1.17 thorpej wdcattach(&cp->ata_channel);
1059 1.1 bouyer }
1060 1.1 bouyer }
1061 1.1 bouyer
1062 1.33 itohy #if NATA_DMA
1063 1.1 bouyer if (sc->sc_dma_ok == 0)
1064 1.1 bouyer return;
1065 1.1 bouyer
1066 1.1 bouyer /* Allocate DMA maps */
1067 1.20 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
1068 1.20 thorpej channel++) {
1069 1.1 bouyer idedma_ctl = 0;
1070 1.1 bouyer cp = &sc->pciide_channels[channel];
1071 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
1072 1.29 bouyer /*
1073 1.29 bouyer * we have not probed the drives yet, allocate
1074 1.29 bouyer * ressources for all of them.
1075 1.29 bouyer */
1076 1.1 bouyer if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1077 1.1 bouyer /* Abort DMA setup */
1078 1.1 bouyer aprint_error(
1079 1.1 bouyer "%s:%d:%d: can't allocate DMA maps, "
1080 1.1 bouyer "using PIO transfers\n",
1081 1.38 cube device_xname(
1082 1.38 cube sc->sc_wdcdev.sc_atac.atac_dev),
1083 1.1 bouyer channel, drive);
1084 1.29 bouyer sc->sc_dma_ok = 0;
1085 1.29 bouyer sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
1086 1.29 bouyer sc->sc_wdcdev.irqack = NULL;
1087 1.29 bouyer break;
1088 1.1 bouyer }
1089 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1090 1.1 bouyer }
1091 1.1 bouyer if (idedma_ctl != 0) {
1092 1.1 bouyer /* Add software bits in status register */
1093 1.3 fvdl bus_space_write_1(sc->sc_dma_iot,
1094 1.3 fvdl cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
1095 1.1 bouyer }
1096 1.1 bouyer }
1097 1.33 itohy #endif /* NATA_DMA */
1098 1.1 bouyer }
1099 1.1 bouyer
1100 1.1 bouyer void
1101 1.39 dsl sata_setup_channel(struct ata_channel *chp)
1102 1.1 bouyer {
1103 1.33 itohy #if NATA_DMA
1104 1.1 bouyer struct ata_drive_datas *drvp;
1105 1.34 itohy int drive;
1106 1.34 itohy #if NATA_UDMA
1107 1.34 itohy int s;
1108 1.34 itohy #endif
1109 1.1 bouyer u_int32_t idedma_ctl;
1110 1.19 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
1111 1.19 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
1112 1.1 bouyer
1113 1.1 bouyer /* setup DMA if needed */
1114 1.1 bouyer pciide_channel_dma_setup(cp);
1115 1.1 bouyer
1116 1.1 bouyer idedma_ctl = 0;
1117 1.1 bouyer
1118 1.17 thorpej for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
1119 1.1 bouyer drvp = &chp->ch_drive[drive];
1120 1.1 bouyer /* If no drive, skip */
1121 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
1122 1.1 bouyer continue;
1123 1.33 itohy #if NATA_UDMA
1124 1.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
1125 1.1 bouyer /* use Ultra/DMA */
1126 1.21 thorpej s = splbio();
1127 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1128 1.21 thorpej splx(s);
1129 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1130 1.33 itohy } else
1131 1.33 itohy #endif /* NATA_UDMA */
1132 1.33 itohy if (drvp->drive_flags & DRIVE_DMA) {
1133 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1134 1.1 bouyer }
1135 1.1 bouyer }
1136 1.1 bouyer
1137 1.1 bouyer /*
1138 1.1 bouyer * Nothing to do to setup modes; it is meaningless in S-ATA
1139 1.1 bouyer * (but many S-ATA drives still want to get the SET_FEATURE
1140 1.1 bouyer * command).
1141 1.1 bouyer */
1142 1.1 bouyer if (idedma_ctl != 0) {
1143 1.1 bouyer /* Add software bits in status register */
1144 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
1145 1.1 bouyer idedma_ctl);
1146 1.1 bouyer }
1147 1.33 itohy #endif /* NATA_DMA */
1148 1.1 bouyer }
1149