Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.51
      1  1.51    dyoung /*	$NetBSD: pciide_common.c,v 1.51 2011/05/17 17:34:54 dyoung Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer 
      4   1.1    bouyer /*
      5   1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6   1.1    bouyer  *
      7   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.1    bouyer  * modification, are permitted provided that the following conditions
      9   1.1    bouyer  * are met:
     10   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.1    bouyer  *
     16   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26   1.1    bouyer  *
     27   1.1    bouyer  */
     28   1.1    bouyer 
     29   1.1    bouyer 
     30   1.1    bouyer /*
     31   1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32   1.1    bouyer  *
     33   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     34   1.1    bouyer  * modification, are permitted provided that the following conditions
     35   1.1    bouyer  * are met:
     36   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     37   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     38   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     39   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     40   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     41   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     42   1.1    bouyer  *    must display the following acknowledgement:
     43   1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     44   1.1    bouyer  *	for the NetBSD Project.
     45   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     46   1.1    bouyer  *    derived from this software without specific prior written permission
     47   1.1    bouyer  *
     48   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58   1.1    bouyer  */
     59   1.1    bouyer 
     60   1.1    bouyer /*
     61   1.1    bouyer  * PCI IDE controller driver.
     62   1.1    bouyer  *
     63   1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64   1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     65   1.1    bouyer  *
     66   1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67   1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68   1.1    bouyer  * 5/16/94" from the PCI SIG.
     69   1.1    bouyer  *
     70   1.1    bouyer  */
     71   1.1    bouyer 
     72   1.1    bouyer #include <sys/cdefs.h>
     73  1.51    dyoung __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.51 2011/05/17 17:34:54 dyoung Exp $");
     74   1.1    bouyer 
     75   1.1    bouyer #include <sys/param.h>
     76   1.1    bouyer #include <sys/malloc.h>
     77   1.1    bouyer 
     78   1.1    bouyer #include <dev/pci/pcireg.h>
     79   1.1    bouyer #include <dev/pci/pcivar.h>
     80   1.1    bouyer #include <dev/pci/pcidevs.h>
     81   1.1    bouyer #include <dev/pci/pciidereg.h>
     82   1.1    bouyer #include <dev/pci/pciidevar.h>
     83   1.1    bouyer 
     84   1.3      fvdl #include <dev/ic/wdcreg.h>
     85   1.3      fvdl 
     86  1.16   thorpej #ifdef ATADEBUG
     87  1.16   thorpej int atadebug_pciide_mask = 0;
     88   1.1    bouyer #endif
     89   1.1    bouyer 
     90  1.33     itohy #if NATA_DMA
     91  1.26     perry static const char dmaerrfmt[] =
     92   1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     93  1.33     itohy #endif
     94   1.1    bouyer 
     95   1.1    bouyer /* Default product description for devices not known from this controller */
     96   1.1    bouyer const struct pciide_product_desc default_product_desc = {
     97   1.1    bouyer 	0,
     98   1.1    bouyer 	0,
     99   1.1    bouyer 	"Generic PCI IDE controller",
    100   1.1    bouyer 	default_chip_map,
    101  1.26     perry };
    102   1.1    bouyer 
    103   1.1    bouyer const struct pciide_product_desc *
    104  1.39       dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    105   1.1    bouyer {
    106   1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    107   1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    108   1.1    bouyer 			break;
    109  1.26     perry 
    110   1.1    bouyer 	if (pp->chip_map == NULL)
    111   1.1    bouyer 		return NULL;
    112   1.1    bouyer 	return pp;
    113   1.1    bouyer }
    114   1.1    bouyer 
    115   1.1    bouyer void
    116  1.49    dyoung pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa, const struct pciide_product_desc *pp)
    117   1.1    bouyer {
    118   1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    119   1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    120  1.33     itohy #if NATA_DMA
    121   1.1    bouyer 	pcireg_t csr;
    122  1.33     itohy #endif
    123   1.1    bouyer 	char devinfo[256];
    124   1.1    bouyer 	const char *displaydev;
    125   1.1    bouyer 
    126   1.1    bouyer 	aprint_naive(": disk controller\n");
    127   1.1    bouyer 
    128   1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    129   1.1    bouyer 	if (pp == NULL) {
    130   1.1    bouyer 		/* should only happen for generic pciide devices */
    131   1.1    bouyer 		sc->sc_pp = &default_product_desc;
    132   1.9    itojun 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    133   1.1    bouyer 		displaydev = devinfo;
    134   1.1    bouyer 	} else {
    135   1.1    bouyer 		sc->sc_pp = pp;
    136   1.1    bouyer 		displaydev = sc->sc_pp->ide_name;
    137   1.1    bouyer 	}
    138   1.1    bouyer 
    139   1.1    bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    140   1.1    bouyer 	if (displaydev)
    141  1.42  jmcneill 		aprint_normal(": %s (rev. 0x%02x)\n", displaydev,
    142   1.1    bouyer 		    PCI_REVISION(pa->pa_class));
    143  1.42  jmcneill 	else
    144  1.42  jmcneill 		aprint_normal("\n");
    145   1.1    bouyer 
    146   1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    147   1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    148   1.1    bouyer 
    149  1.33     itohy #if NATA_DMA
    150   1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    151   1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    152   1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    153  1.33     itohy #endif
    154   1.1    bouyer 
    155  1.16   thorpej #ifdef ATADEBUG
    156  1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    157   1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    158   1.1    bouyer #endif
    159   1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    160   1.1    bouyer 
    161  1.33     itohy #if NATA_DMA
    162   1.1    bouyer 	if (sc->sc_dma_ok) {
    163   1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    164   1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    165   1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    166   1.1    bouyer 	}
    167  1.33     itohy #endif
    168  1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    169   1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    170   1.1    bouyer }
    171   1.1    bouyer 
    172  1.44  jakllsch int
    173  1.44  jakllsch pciide_common_detach(struct pciide_softc *sc, int flags)
    174  1.44  jakllsch {
    175  1.44  jakllsch 	struct pciide_channel *cp;
    176  1.44  jakllsch 	struct ata_channel *wdc_cp;
    177  1.44  jakllsch 	struct wdc_regs *wdr;
    178  1.44  jakllsch 	int channel, drive;
    179  1.44  jakllsch 	int rv;
    180  1.44  jakllsch 
    181  1.44  jakllsch 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
    182  1.44  jakllsch 	if (rv)
    183  1.44  jakllsch 		return rv;
    184  1.44  jakllsch 
    185  1.44  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    186  1.44  jakllsch 	     channel++) {
    187  1.44  jakllsch 		cp = &sc->pciide_channels[channel];
    188  1.44  jakllsch 		wdc_cp = &cp->ata_channel;
    189  1.44  jakllsch 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    190  1.44  jakllsch 
    191  1.44  jakllsch 		if (wdc_cp->ch_flags & ATACH_DISABLED)
    192  1.44  jakllsch 			continue;
    193  1.44  jakllsch 
    194  1.44  jakllsch 		if (wdr->cmd_ios != 0)
    195  1.44  jakllsch 			bus_space_unmap(wdr->cmd_iot,
    196  1.44  jakllsch 			    wdr->cmd_baseioh, wdr->cmd_ios);
    197  1.44  jakllsch 		if (cp->compat != 0) {
    198  1.44  jakllsch 			if (wdr->ctl_ios != 0)
    199  1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    200  1.44  jakllsch 				    wdr->ctl_ioh, wdr->ctl_ios);
    201  1.44  jakllsch 		} else {
    202  1.44  jakllsch 			if (cp->ctl_ios != 0)
    203  1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    204  1.44  jakllsch 				    cp->ctl_baseioh, cp->ctl_ios);
    205  1.44  jakllsch 		}
    206  1.44  jakllsch 
    207  1.44  jakllsch 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    208  1.48  dholland #if NATA_DMA
    209  1.44  jakllsch 			pciide_dma_table_teardown(sc, channel, drive);
    210  1.48  dholland #endif
    211  1.44  jakllsch 		}
    212  1.44  jakllsch 
    213  1.44  jakllsch 		free(cp->ata_channel.ch_queue, M_DEVBUF);
    214  1.44  jakllsch 		cp->ata_channel.atabus = NULL;
    215  1.44  jakllsch 	}
    216  1.44  jakllsch 
    217  1.48  dholland #if NATA_DMA
    218  1.44  jakllsch 	if (sc->sc_dma_ios != 0)
    219  1.44  jakllsch 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    220  1.44  jakllsch 	if (sc->sc_ba5_ss != 0)
    221  1.45  jakllsch 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
    222  1.48  dholland #endif
    223  1.44  jakllsch 
    224  1.44  jakllsch 	return 0;
    225  1.44  jakllsch }
    226  1.44  jakllsch 
    227  1.46  jakllsch int
    228  1.46  jakllsch pciide_detach(device_t self, int flags)
    229  1.46  jakllsch {
    230  1.46  jakllsch 	struct pciide_softc *sc = device_private(self);
    231  1.46  jakllsch 	struct pciide_channel *cp;
    232  1.46  jakllsch 	int channel;
    233  1.46  jakllsch #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    234  1.46  jakllsch 	bool has_compat_chan;
    235  1.46  jakllsch 
    236  1.46  jakllsch 	has_compat_chan = false;
    237  1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    238  1.46  jakllsch 	     channel++) {
    239  1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    240  1.46  jakllsch 		if (cp->compat != 0) {
    241  1.46  jakllsch 			has_compat_chan = true;
    242  1.46  jakllsch 		}
    243  1.46  jakllsch 	}
    244  1.46  jakllsch 
    245  1.46  jakllsch 	if (has_compat_chan != false)
    246  1.46  jakllsch 		return EBUSY;
    247  1.46  jakllsch #endif
    248  1.46  jakllsch 
    249  1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    250  1.46  jakllsch 	     channel++) {
    251  1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    252  1.46  jakllsch 		if (cp->compat != 0)
    253  1.46  jakllsch 			if (cp->ih != NULL)
    254  1.46  jakllsch 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
    255  1.46  jakllsch 	}
    256  1.46  jakllsch 
    257  1.46  jakllsch 	if (sc->sc_pci_ih != NULL)
    258  1.46  jakllsch 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
    259  1.46  jakllsch 
    260  1.46  jakllsch 	return pciide_common_detach(sc, flags);
    261  1.46  jakllsch }
    262  1.46  jakllsch 
    263   1.1    bouyer /* tell whether the chip is enabled or not */
    264   1.1    bouyer int
    265  1.49    dyoung pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
    266   1.1    bouyer {
    267   1.1    bouyer 	pcireg_t csr;
    268   1.1    bouyer 
    269  1.51    dyoung 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
    270  1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    271  1.50    dyoung 		    "I/O access disabled at bridge\n");
    272  1.50    dyoung 		return 0;
    273  1.50    dyoung 	}
    274  1.50    dyoung 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    275  1.50    dyoung 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
    276  1.50    dyoung 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    277  1.50    dyoung 		    "I/O access disabled at device\n");
    278   1.1    bouyer 		return 0;
    279   1.1    bouyer 	}
    280   1.1    bouyer 	return 1;
    281   1.1    bouyer }
    282   1.1    bouyer 
    283   1.1    bouyer void
    284  1.49    dyoung pciide_mapregs_compat(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    285   1.1    bouyer {
    286  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    287  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    288  1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    289   1.3      fvdl 	int i;
    290   1.1    bouyer 
    291   1.1    bouyer 	cp->compat = 1;
    292   1.1    bouyer 
    293  1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    294  1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    295  1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    296  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    297  1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    298   1.1    bouyer 		goto bad;
    299   1.1    bouyer 	}
    300  1.44  jakllsch 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
    301   1.1    bouyer 
    302  1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    303  1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    304  1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    305  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    306  1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    307  1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    308   1.1    bouyer 		goto bad;
    309   1.1    bouyer 	}
    310  1.44  jakllsch 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
    311   1.1    bouyer 
    312   1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    313  1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    314  1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    315  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    316  1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    317  1.38      cube 			    cp->name);
    318   1.3      fvdl 			goto bad;
    319   1.3      fvdl 		}
    320   1.3      fvdl 	}
    321  1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    322  1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    323  1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    324   1.1    bouyer 	return;
    325   1.1    bouyer 
    326   1.1    bouyer bad:
    327  1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    328   1.1    bouyer 	return;
    329   1.1    bouyer }
    330   1.1    bouyer 
    331   1.1    bouyer void
    332  1.49    dyoung pciide_mapregs_native(const struct pci_attach_args *pa,
    333  1.44  jakllsch 	struct pciide_channel *cp, int (*pci_intr)(void *))
    334   1.1    bouyer {
    335  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    336  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    337  1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    338   1.1    bouyer 	const char *intrstr;
    339   1.1    bouyer 	pci_intr_handle_t intrhandle;
    340   1.3      fvdl 	int i;
    341   1.1    bouyer 
    342   1.1    bouyer 	cp->compat = 0;
    343   1.1    bouyer 
    344   1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    345   1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    346  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    347  1.38      cube 			    "couldn't map native-PCI interrupt\n");
    348   1.1    bouyer 			goto bad;
    349  1.26     perry 		}
    350   1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    351   1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    352   1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    353   1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    354  1.38      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    355  1.38      cube 			    "using %s for native-PCI interrupt\n",
    356   1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    357   1.1    bouyer 		} else {
    358  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    359  1.38      cube 			    "couldn't establish native-PCI interrupt");
    360   1.1    bouyer 			if (intrstr != NULL)
    361  1.38      cube 				aprint_error(" at %s", intrstr);
    362  1.38      cube 			aprint_error("\n");
    363   1.1    bouyer 			goto bad;
    364   1.1    bouyer 		}
    365   1.1    bouyer 	}
    366   1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    367   1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    368   1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    369  1.44  jakllsch 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
    370  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    371  1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    372   1.1    bouyer 		goto bad;
    373   1.1    bouyer 	}
    374   1.1    bouyer 
    375   1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    376   1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    377  1.44  jakllsch 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
    378  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    379  1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    380  1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    381   1.1    bouyer 		goto bad;
    382   1.1    bouyer 	}
    383   1.1    bouyer 	/*
    384   1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    385   1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    386   1.1    bouyer 	 * code a handle for only one byte at the right offset.
    387   1.1    bouyer 	 */
    388  1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    389  1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    390  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    391  1.38      cube 		    "unable to subregion %s channel ctl regs\n", cp->name);
    392  1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    393  1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
    394   1.1    bouyer 		goto bad;
    395   1.1    bouyer 	}
    396   1.1    bouyer 
    397   1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    398  1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    399  1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    400  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    401  1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    402  1.38      cube 			    cp->name);
    403   1.3      fvdl 			goto bad;
    404   1.3      fvdl 		}
    405   1.3      fvdl 	}
    406  1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    407  1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    408  1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    409   1.1    bouyer 	return;
    410   1.1    bouyer 
    411   1.1    bouyer bad:
    412  1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    413   1.1    bouyer 	return;
    414   1.1    bouyer }
    415   1.1    bouyer 
    416  1.33     itohy #if NATA_DMA
    417   1.1    bouyer void
    418  1.49    dyoung pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
    419   1.1    bouyer {
    420   1.1    bouyer 	pcireg_t maptype;
    421   1.1    bouyer 	bus_addr_t addr;
    422   1.3      fvdl 	struct pciide_channel *pc;
    423   1.3      fvdl 	int reg, chan;
    424   1.3      fvdl 	bus_size_t size;
    425   1.1    bouyer 
    426   1.1    bouyer 	/*
    427   1.1    bouyer 	 * Map DMA registers
    428   1.1    bouyer 	 *
    429   1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    430   1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    431   1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    432   1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    433   1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    434   1.1    bouyer 	 * could be mapped.
    435   1.1    bouyer 	 *
    436   1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    437   1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    438   1.1    bouyer 	 * XXX space," some controllers (at least the United
    439   1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    440   1.1    bouyer 	 */
    441   1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    442   1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    443   1.1    bouyer 
    444   1.1    bouyer 	switch (maptype) {
    445   1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    446   1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    447   1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    448   1.1    bouyer 		    &addr, NULL, NULL) == 0);
    449   1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    450  1.36        ad 			aprint_verbose(
    451   1.1    bouyer 			    ", but unused (couldn't query registers)");
    452   1.1    bouyer 			break;
    453   1.1    bouyer 		}
    454   1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    455   1.1    bouyer 		    && addr >= 0x10000) {
    456   1.1    bouyer 			sc->sc_dma_ok = 0;
    457  1.36        ad 			aprint_verbose(
    458   1.1    bouyer 			    ", but unused (registers at unsafe address "
    459   1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    460   1.1    bouyer 			break;
    461   1.1    bouyer 		}
    462   1.1    bouyer 		/* FALLTHROUGH */
    463  1.26     perry 
    464   1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    465   1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    466   1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    467  1.44  jakllsch 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
    468  1.44  jakllsch 		    == 0);
    469   1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    470   1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    471  1.36        ad 			aprint_verbose(", but unused (couldn't map registers)");
    472   1.1    bouyer 		} else {
    473   1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    474   1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    475   1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    476   1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    477   1.1    bouyer 		}
    478   1.1    bouyer 
    479  1.38      cube 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    480   1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    481  1.36        ad 			aprint_verbose(
    482   1.1    bouyer 			    ", but unused (forced off by config file)");
    483   1.1    bouyer 			sc->sc_dma_ok = 0;
    484   1.1    bouyer 		}
    485   1.1    bouyer 		break;
    486   1.1    bouyer 
    487   1.1    bouyer 	default:
    488   1.1    bouyer 		sc->sc_dma_ok = 0;
    489  1.36        ad 		aprint_verbose(
    490   1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    491   1.1    bouyer 	}
    492   1.3      fvdl 
    493  1.12    bouyer 	if (sc->sc_dma_ok == 0)
    494  1.12    bouyer 		return;
    495  1.12    bouyer 
    496   1.3      fvdl 	/*
    497   1.3      fvdl 	 * Set up the default handles for the DMA registers.
    498   1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    499   1.3      fvdl 	 * doesn't permit it.
    500   1.3      fvdl 	 */
    501   1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    502   1.3      fvdl 		pc = &sc->pciide_channels[chan];
    503   1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    504   1.3      fvdl 			size = 4;
    505   1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    506   1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    507   1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    508   1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    509   1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    510   1.3      fvdl 				sc->sc_dma_ok = 0;
    511  1.36        ad 				aprint_verbose(", but can't subregion offset %d "
    512   1.3      fvdl 					      "size %lu", reg, (u_long)size);
    513   1.3      fvdl 				return;
    514   1.3      fvdl 			}
    515   1.3      fvdl 		}
    516   1.3      fvdl 	}
    517   1.1    bouyer }
    518  1.33     itohy #endif	/* NATA_DMA */
    519   1.1    bouyer 
    520   1.1    bouyer int
    521  1.39       dsl pciide_compat_intr(void *arg)
    522   1.1    bouyer {
    523   1.1    bouyer 	struct pciide_channel *cp = arg;
    524   1.1    bouyer 
    525   1.1    bouyer #ifdef DIAGNOSTIC
    526   1.1    bouyer 	/* should only be called for a compat channel */
    527   1.1    bouyer 	if (cp->compat == 0)
    528   1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    529   1.1    bouyer #endif
    530  1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    531   1.1    bouyer }
    532   1.1    bouyer 
    533   1.1    bouyer int
    534  1.39       dsl pciide_pci_intr(void *arg)
    535   1.1    bouyer {
    536   1.1    bouyer 	struct pciide_softc *sc = arg;
    537   1.1    bouyer 	struct pciide_channel *cp;
    538  1.17   thorpej 	struct ata_channel *wdc_cp;
    539   1.1    bouyer 	int i, rv, crv;
    540   1.1    bouyer 
    541   1.1    bouyer 	rv = 0;
    542  1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    543   1.1    bouyer 		cp = &sc->pciide_channels[i];
    544  1.17   thorpej 		wdc_cp = &cp->ata_channel;
    545   1.1    bouyer 
    546   1.1    bouyer 		/* If a compat channel skip. */
    547   1.1    bouyer 		if (cp->compat)
    548   1.1    bouyer 			continue;
    549   1.1    bouyer 		/* if this channel not waiting for intr, skip */
    550  1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    551   1.1    bouyer 			continue;
    552   1.1    bouyer 
    553   1.1    bouyer 		crv = wdcintr(wdc_cp);
    554   1.1    bouyer 		if (crv == 0)
    555   1.1    bouyer 			;		/* leave rv alone */
    556   1.1    bouyer 		else if (crv == 1)
    557   1.1    bouyer 			rv = 1;		/* claim the intr */
    558   1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    559   1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    560   1.1    bouyer 	}
    561   1.1    bouyer 	return (rv);
    562   1.1    bouyer }
    563   1.1    bouyer 
    564  1.33     itohy #if NATA_DMA
    565   1.1    bouyer void
    566  1.39       dsl pciide_channel_dma_setup(struct pciide_channel *cp)
    567   1.1    bouyer {
    568  1.21   thorpej 	int drive, s;
    569  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    570   1.1    bouyer 	struct ata_drive_datas *drvp;
    571   1.1    bouyer 
    572  1.17   thorpej 	KASSERT(cp->ata_channel.ch_ndrive != 0);
    573  1.17   thorpej 
    574  1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
    575  1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    576   1.1    bouyer 		/* If no drive, skip */
    577   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    578   1.1    bouyer 			continue;
    579   1.1    bouyer 		/* setup DMA if needed */
    580   1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    581   1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    582   1.1    bouyer 		    sc->sc_dma_ok == 0) {
    583  1.21   thorpej 			s = splbio();
    584   1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    585  1.21   thorpej 			splx(s);
    586   1.1    bouyer 			continue;
    587   1.1    bouyer 		}
    588  1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    589   1.8   thorpej 					   drive) != 0) {
    590   1.1    bouyer 			/* Abort DMA setup */
    591  1.21   thorpej 			s = splbio();
    592   1.1    bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    593  1.21   thorpej 			splx(s);
    594   1.1    bouyer 			continue;
    595   1.1    bouyer 		}
    596   1.1    bouyer 	}
    597   1.1    bouyer }
    598   1.1    bouyer 
    599  1.24    briggs #define NIDEDMA_TABLES(sc)	\
    600  1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    601  1.24    briggs 
    602   1.1    bouyer int
    603  1.40       dsl pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    604   1.1    bouyer {
    605  1.44  jakllsch 	int error;
    606   1.1    bouyer 	const bus_size_t dma_table_size =
    607  1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    608   1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    609   1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    610   1.1    bouyer 
    611   1.1    bouyer 	/* If table was already allocated, just return */
    612   1.1    bouyer 	if (dma_maps->dma_table)
    613   1.1    bouyer 		return 0;
    614   1.1    bouyer 
    615   1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    616   1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    617  1.44  jakllsch 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
    618  1.44  jakllsch 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
    619  1.38      cube 		aprint_error(dmaerrfmt,
    620  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    621  1.38      cube 		    "allocate", drive, error);
    622   1.1    bouyer 		return error;
    623   1.1    bouyer 	}
    624  1.44  jakllsch 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    625  1.44  jakllsch 	    dma_maps->dmamap_table_nseg, dma_table_size,
    626  1.37  christos 	    (void **)&dma_maps->dma_table,
    627   1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    628  1.38      cube 		aprint_error(dmaerrfmt,
    629  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    630  1.38      cube 		    "map", drive, error);
    631   1.1    bouyer 		return error;
    632   1.1    bouyer 	}
    633  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    634   1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    635  1.44  jakllsch 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
    636   1.1    bouyer 	/* Create and load table DMA map for this disk */
    637   1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    638   1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    639   1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    640  1.38      cube 		aprint_error(dmaerrfmt,
    641  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    642  1.38      cube 		    "create", drive, error);
    643   1.1    bouyer 		return error;
    644   1.1    bouyer 	}
    645   1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    646   1.1    bouyer 	    dma_maps->dmamap_table,
    647   1.1    bouyer 	    dma_maps->dma_table,
    648   1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    649  1.38      cube 		aprint_error(dmaerrfmt,
    650  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    651  1.38      cube 		    "load", drive, error);
    652   1.1    bouyer 		return error;
    653   1.1    bouyer 	}
    654  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    655   1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    656   1.1    bouyer 	    DEBUG_PROBE);
    657   1.1    bouyer 	/* Create a xfer DMA map for this drive */
    658  1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    659  1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    660   1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    661   1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    662  1.38      cube 		aprint_error(dmaerrfmt,
    663  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    664  1.38      cube 		    "create xfer", drive, error);
    665   1.1    bouyer 		return error;
    666   1.1    bouyer 	}
    667   1.1    bouyer 	return 0;
    668   1.1    bouyer }
    669   1.1    bouyer 
    670  1.44  jakllsch void
    671  1.44  jakllsch pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
    672  1.44  jakllsch {
    673  1.44  jakllsch 	struct pciide_channel *cp;
    674  1.44  jakllsch 	struct pciide_dma_maps *dma_maps;
    675  1.44  jakllsch 
    676  1.44  jakllsch 	cp = &sc->pciide_channels[channel];
    677  1.44  jakllsch 	dma_maps = &cp->dma_maps[drive];
    678  1.44  jakllsch 
    679  1.44  jakllsch 	if (dma_maps->dma_table == NULL)
    680  1.44  jakllsch 		return;
    681  1.44  jakllsch 
    682  1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
    683  1.44  jakllsch 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
    684  1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
    685  1.44  jakllsch 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
    686  1.44  jakllsch 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
    687  1.44  jakllsch 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    688  1.44  jakllsch 	    dma_maps->dmamap_table_nseg);
    689  1.44  jakllsch 
    690  1.44  jakllsch 	dma_maps->dma_table = NULL;
    691  1.44  jakllsch 
    692  1.44  jakllsch 	return;
    693  1.44  jakllsch }
    694  1.44  jakllsch 
    695   1.1    bouyer int
    696  1.40       dsl pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive, void *databuf, size_t datalen, int flags)
    697   1.1    bouyer {
    698   1.1    bouyer 	int error, seg;
    699   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    700   1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    701   1.1    bouyer 
    702   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    703   1.1    bouyer 	    dma_maps->dmamap_xfer,
    704   1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    705   1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    706   1.1    bouyer 	if (error) {
    707  1.38      cube 		aprint_error(dmaerrfmt,
    708  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    709  1.38      cube 		    "load xfer", drive, error);
    710   1.1    bouyer 		return error;
    711   1.1    bouyer 	}
    712   1.1    bouyer 
    713   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    714   1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    715   1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    716   1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    717   1.1    bouyer 
    718   1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    719   1.1    bouyer #ifdef DIAGNOSTIC
    720   1.1    bouyer 		/* A segment must not cross a 64k boundary */
    721   1.1    bouyer 		{
    722   1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    723   1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    724   1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    725   1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    726   1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    727   1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    728   1.1    bouyer 			    seg, phys, len);
    729   1.1    bouyer 			panic("pciide_dma: buf align");
    730   1.1    bouyer 		}
    731   1.1    bouyer 		}
    732   1.1    bouyer #endif
    733   1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    734   1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    735   1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    736   1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    737   1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    738  1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    739   1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    740   1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    741   1.1    bouyer 
    742   1.1    bouyer 	}
    743   1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    744   1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    745   1.1    bouyer 
    746   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    747   1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    748   1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    749   1.1    bouyer 
    750   1.1    bouyer #ifdef DIAGNOSTIC
    751   1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    752  1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    753  1.22    bouyer 		    "not properly aligned\n",
    754   1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    755   1.1    bouyer 		panic("pciide_dma_init: table align");
    756   1.1    bouyer 	}
    757   1.1    bouyer #endif
    758  1.22    bouyer 	/* remember flags */
    759  1.22    bouyer 	dma_maps->dma_flags = flags;
    760  1.22    bouyer 
    761  1.22    bouyer 	return 0;
    762  1.22    bouyer }
    763  1.22    bouyer 
    764  1.22    bouyer int
    765  1.40       dsl pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen, int flags)
    766  1.22    bouyer {
    767  1.22    bouyer 	struct pciide_softc *sc = v;
    768  1.22    bouyer 	int error;
    769  1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    770  1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    771   1.1    bouyer 
    772  1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    773  1.22    bouyer 	    databuf, datalen, flags)) != 0)
    774  1.22    bouyer 		return error;
    775  1.22    bouyer 	/* Maps are ready. Start DMA function */
    776   1.1    bouyer 	/* Clear status bits */
    777   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    778   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    779   1.1    bouyer 	/* Write table addr */
    780   1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    781   1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    782   1.1    bouyer 	/* set read/write */
    783   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    784   1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    785   1.1    bouyer 	return 0;
    786   1.1    bouyer }
    787   1.1    bouyer 
    788   1.1    bouyer void
    789  1.35  christos pciide_dma_start(void *v, int channel, int drive)
    790   1.1    bouyer {
    791   1.1    bouyer 	struct pciide_softc *sc = v;
    792   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    793   1.1    bouyer 
    794  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    795   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    796   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    797   1.3      fvdl 		| IDEDMA_CMD_START);
    798   1.1    bouyer }
    799   1.1    bouyer 
    800   1.1    bouyer int
    801  1.40       dsl pciide_dma_finish(void *v, int channel, int drive, int force)
    802   1.1    bouyer {
    803   1.1    bouyer 	struct pciide_softc *sc = v;
    804   1.1    bouyer 	u_int8_t status;
    805   1.1    bouyer 	int error = 0;
    806   1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    807   1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    808   1.1    bouyer 
    809   1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    810  1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    811   1.1    bouyer 	    DEBUG_XFERS);
    812   1.1    bouyer 
    813  1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    814   1.1    bouyer 		return WDC_DMAST_NOIRQ;
    815   1.1    bouyer 
    816   1.1    bouyer 	/* stop DMA channel */
    817   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    818   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    819   1.3      fvdl 		& ~IDEDMA_CMD_START);
    820   1.1    bouyer 
    821   1.1    bouyer 	/* Unload the map of the data buffer */
    822   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    823   1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    824   1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    825   1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    826   1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    827   1.1    bouyer 
    828  1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    829  1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    830  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    831  1.38      cube 		    drive, status);
    832   1.1    bouyer 		error |= WDC_DMAST_ERR;
    833   1.1    bouyer 	}
    834   1.1    bouyer 
    835  1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    836  1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    837  1.38      cube 		    "interrupt, status=0x%x\n",
    838  1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    839  1.20   thorpej 		    channel, drive, status);
    840   1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    841   1.1    bouyer 	}
    842   1.1    bouyer 
    843  1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    844   1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    845   1.1    bouyer 		error |= WDC_DMAST_UNDER;
    846   1.1    bouyer 	}
    847   1.1    bouyer 	return error;
    848   1.1    bouyer }
    849   1.1    bouyer 
    850   1.1    bouyer void
    851  1.39       dsl pciide_irqack(struct ata_channel *chp)
    852   1.1    bouyer {
    853  1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    854  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    855   1.1    bouyer 
    856   1.1    bouyer 	/* clear status bits in IDE DMA registers */
    857   1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    858   1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    859   1.1    bouyer }
    860  1.33     itohy #endif	/* NATA_DMA */
    861   1.1    bouyer 
    862   1.1    bouyer /* some common code used by several chip_map */
    863   1.1    bouyer int
    864  1.39       dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    865   1.1    bouyer {
    866   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    867  1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    868   1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    869  1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    870  1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    871  1.17   thorpej 	cp->ata_channel.ch_queue =
    872   1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    873  1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    874   1.1    bouyer 		aprint_error("%s %s channel: "
    875   1.1    bouyer 		    "can't allocate memory for command queue",
    876  1.38      cube 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    877   1.1    bouyer 		return 0;
    878   1.1    bouyer 	}
    879  1.30    bouyer 	cp->ata_channel.ch_ndrive = 2;
    880  1.38      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    881  1.38      cube 	    "%s channel %s to %s mode\n", cp->name,
    882   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    883   1.1    bouyer 	    "configured" : "wired",
    884   1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    885   1.1    bouyer 	    "native-PCI" : "compatibility");
    886   1.1    bouyer 	return 1;
    887   1.1    bouyer }
    888   1.1    bouyer 
    889   1.1    bouyer /* some common code used by several chip channel_map */
    890   1.1    bouyer void
    891  1.49    dyoung pciide_mapchan(const struct pci_attach_args *pa,
    892  1.41    cegger 	struct pciide_channel *cp,
    893  1.44  jakllsch 	pcireg_t interface, int (*pci_intr)(void *))
    894   1.1    bouyer {
    895  1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    896   1.1    bouyer 
    897   1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    898  1.44  jakllsch 		pciide_mapregs_native(pa, cp, pci_intr);
    899  1.13    bouyer 	else {
    900  1.44  jakllsch 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    901  1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    902  1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    903  1.13    bouyer 	}
    904   1.1    bouyer 	wdcattach(wdc_cp);
    905   1.1    bouyer }
    906   1.1    bouyer 
    907   1.1    bouyer /*
    908   1.1    bouyer  * generic code to map the compat intr.
    909   1.1    bouyer  */
    910   1.1    bouyer void
    911  1.49    dyoung pciide_map_compat_intr(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    912   1.1    bouyer {
    913  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    914   1.1    bouyer 
    915   1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    916  1.20   thorpej 	cp->ih =
    917  1.38      cube 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    918  1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    919   1.1    bouyer 	if (cp->ih == NULL) {
    920   1.1    bouyer #endif
    921  1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    922  1.38      cube 		    "no compatibility interrupt for use by %s "
    923  1.38      cube 		    "channel\n", cp->name);
    924  1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    925   1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    926   1.1    bouyer 	}
    927   1.1    bouyer #endif
    928   1.1    bouyer }
    929   1.1    bouyer 
    930   1.1    bouyer void
    931  1.46  jakllsch pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp, int compatchan)
    932  1.46  jakllsch {
    933  1.46  jakllsch #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    934  1.46  jakllsch 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    935  1.46  jakllsch 
    936  1.46  jakllsch 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
    937  1.46  jakllsch 	    sc->sc_pc, compatchan, cp->ih);
    938  1.46  jakllsch #endif
    939  1.46  jakllsch }
    940  1.46  jakllsch 
    941  1.46  jakllsch void
    942  1.49    dyoung default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    943   1.1    bouyer {
    944   1.1    bouyer 	struct pciide_channel *cp;
    945   1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    946   1.1    bouyer 	pcireg_t csr;
    947  1.33     itohy 	int channel;
    948  1.33     itohy #if NATA_DMA
    949  1.33     itohy 	int drive;
    950   1.1    bouyer 	u_int8_t idedma_ctl;
    951  1.33     itohy #endif
    952  1.27  christos 	const char *failreason;
    953  1.17   thorpej 	struct wdc_regs *wdr;
    954   1.1    bouyer 
    955   1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    956   1.1    bouyer 		return;
    957   1.1    bouyer 
    958   1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    959  1.33     itohy #if NATA_DMA
    960  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    961  1.38      cube 		    "bus-master DMA support present");
    962   1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    963  1.38      cube 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    964   1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    965  1.36        ad 			aprint_verbose(", but unused (no driver support)");
    966   1.1    bouyer 			sc->sc_dma_ok = 0;
    967   1.1    bouyer 		} else {
    968   1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    969   1.1    bouyer 			if (sc->sc_dma_ok != 0)
    970  1.36        ad 				aprint_verbose(", used without full driver "
    971   1.1    bouyer 				    "support");
    972   1.1    bouyer 		}
    973  1.33     itohy #else
    974  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    975  1.38      cube 		    "bus-master DMA support present, but unused (no driver "
    976  1.38      cube 		    "support)");
    977  1.33     itohy #endif	/* NATA_DMA */
    978   1.1    bouyer 	} else {
    979  1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    980  1.38      cube 		    "hardware does not support DMA");
    981  1.33     itohy #if NATA_DMA
    982   1.1    bouyer 		sc->sc_dma_ok = 0;
    983  1.33     itohy #endif
    984   1.1    bouyer 	}
    985  1.36        ad 	aprint_verbose("\n");
    986  1.33     itohy #if NATA_DMA
    987   1.1    bouyer 	if (sc->sc_dma_ok) {
    988  1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    989   1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    990   1.1    bouyer 	}
    991  1.33     itohy #endif
    992  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    993  1.33     itohy #if NATA_DMA
    994  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    995  1.33     itohy #endif
    996   1.1    bouyer 
    997  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    998  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    999  1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
   1000   1.1    bouyer 
   1001  1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
   1002  1.17   thorpej 
   1003  1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1004  1.20   thorpej 	     channel++) {
   1005   1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1006   1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1007   1.1    bouyer 			continue;
   1008  1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
   1009  1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
   1010  1.44  jakllsch 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
   1011  1.10    bouyer 		else
   1012  1.10    bouyer 			pciide_mapregs_compat(pa, cp,
   1013  1.44  jakllsch 			    cp->ata_channel.ch_channel);
   1014  1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
   1015   1.1    bouyer 			continue;
   1016   1.1    bouyer 		/*
   1017   1.1    bouyer 		 * Check to see if something appears to be there.
   1018   1.1    bouyer 		 */
   1019   1.1    bouyer 		failreason = NULL;
   1020   1.1    bouyer 		/*
   1021   1.1    bouyer 		 * In native mode, always enable the controller. It's
   1022   1.1    bouyer 		 * not possible to have an ISA board using the same address
   1023   1.1    bouyer 		 * anyway.
   1024   1.1    bouyer 		 */
   1025  1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1026  1.17   thorpej 			wdcattach(&cp->ata_channel);
   1027  1.13    bouyer 			continue;
   1028  1.13    bouyer 		}
   1029  1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
   1030   1.1    bouyer 			failreason = "not responding; disabled or no drives?";
   1031   1.1    bouyer 			goto next;
   1032   1.1    bouyer 		}
   1033   1.1    bouyer 		/*
   1034   1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1035   1.1    bouyer 		 * channel by trying to access the channel again while the
   1036   1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1037   1.1    bouyer 		 * channel no longer appears to be there, it belongs to
   1038   1.1    bouyer 		 * this controller.)  YUCK!
   1039   1.1    bouyer 		 */
   1040   1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1041   1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
   1042   1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1043   1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1044  1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
   1045   1.1    bouyer 			failreason = "other hardware responding at addresses";
   1046   1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1047   1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1048   1.1    bouyer next:
   1049   1.1    bouyer 		if (failreason) {
   1050  1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1051  1.38      cube 			    "%s channel ignored (%s)\n", cp->name, failreason);
   1052  1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
   1053  1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
   1054  1.44  jakllsch 			    wdr->cmd_ios);
   1055  1.44  jakllsch 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
   1056  1.44  jakllsch 			    wdr->ctl_ios);
   1057  1.10    bouyer 		} else {
   1058  1.13    bouyer 			pciide_map_compat_intr(pa, cp,
   1059  1.17   thorpej 			    cp->ata_channel.ch_channel);
   1060  1.17   thorpej 			wdcattach(&cp->ata_channel);
   1061   1.1    bouyer 		}
   1062   1.1    bouyer 	}
   1063   1.1    bouyer 
   1064  1.33     itohy #if NATA_DMA
   1065   1.1    bouyer 	if (sc->sc_dma_ok == 0)
   1066   1.1    bouyer 		return;
   1067   1.1    bouyer 
   1068   1.1    bouyer 	/* Allocate DMA maps */
   1069  1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1070  1.20   thorpej 	     channel++) {
   1071   1.1    bouyer 		idedma_ctl = 0;
   1072   1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1073  1.17   thorpej 		for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1074  1.29    bouyer 			/*
   1075  1.29    bouyer 			 * we have not probed the drives yet, allocate
   1076  1.29    bouyer 			 * ressources for all of them.
   1077  1.29    bouyer 			 */
   1078   1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1079   1.1    bouyer 				/* Abort DMA setup */
   1080   1.1    bouyer 				aprint_error(
   1081   1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
   1082   1.1    bouyer 				    "using PIO transfers\n",
   1083  1.38      cube 				    device_xname(
   1084  1.38      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1085   1.1    bouyer 				    channel, drive);
   1086  1.29    bouyer 				sc->sc_dma_ok = 0;
   1087  1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1088  1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
   1089  1.29    bouyer 				break;
   1090   1.1    bouyer 			}
   1091   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1092   1.1    bouyer 		}
   1093   1.1    bouyer 		if (idedma_ctl != 0) {
   1094   1.1    bouyer 			/* Add software bits in status register */
   1095   1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
   1096   1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1097   1.1    bouyer 		}
   1098   1.1    bouyer 	}
   1099  1.33     itohy #endif	/* NATA_DMA */
   1100   1.1    bouyer }
   1101   1.1    bouyer 
   1102   1.1    bouyer void
   1103  1.39       dsl sata_setup_channel(struct ata_channel *chp)
   1104   1.1    bouyer {
   1105  1.33     itohy #if NATA_DMA
   1106   1.1    bouyer 	struct ata_drive_datas *drvp;
   1107  1.34     itohy 	int drive;
   1108  1.34     itohy #if NATA_UDMA
   1109  1.34     itohy 	int s;
   1110  1.34     itohy #endif
   1111   1.1    bouyer 	u_int32_t idedma_ctl;
   1112  1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1113  1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1114   1.1    bouyer 
   1115   1.1    bouyer 	/* setup DMA if needed */
   1116   1.1    bouyer 	pciide_channel_dma_setup(cp);
   1117   1.1    bouyer 
   1118   1.1    bouyer 	idedma_ctl = 0;
   1119   1.1    bouyer 
   1120  1.17   thorpej 	for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) {
   1121   1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1122   1.1    bouyer 		/* If no drive, skip */
   1123   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
   1124   1.1    bouyer 			continue;
   1125  1.33     itohy #if NATA_UDMA
   1126   1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
   1127   1.1    bouyer 			/* use Ultra/DMA */
   1128  1.21   thorpej 			s = splbio();
   1129   1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1130  1.21   thorpej 			splx(s);
   1131   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1132  1.33     itohy 		} else
   1133  1.33     itohy #endif	/* NATA_UDMA */
   1134  1.33     itohy 		if (drvp->drive_flags & DRIVE_DMA) {
   1135   1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1136   1.1    bouyer 		}
   1137   1.1    bouyer 	}
   1138   1.1    bouyer 
   1139   1.1    bouyer 	/*
   1140   1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1141   1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1142   1.1    bouyer 	 * command).
   1143   1.1    bouyer 	 */
   1144   1.1    bouyer 	if (idedma_ctl != 0) {
   1145   1.1    bouyer 		/* Add software bits in status register */
   1146   1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1147   1.1    bouyer 		    idedma_ctl);
   1148   1.1    bouyer 	}
   1149  1.33     itohy #endif	/* NATA_DMA */
   1150   1.1    bouyer }
   1151