Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.51.4.2
      1  1.51.4.2      yamt /*	$NetBSD: pciide_common.c,v 1.51.4.2 2012/10/30 17:21:50 yamt Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer 
      4       1.1    bouyer /*
      5       1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6       1.1    bouyer  *
      7       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8       1.1    bouyer  * modification, are permitted provided that the following conditions
      9       1.1    bouyer  * are met:
     10       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15       1.1    bouyer  *
     16       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26       1.1    bouyer  *
     27       1.1    bouyer  */
     28       1.1    bouyer 
     29       1.1    bouyer 
     30       1.1    bouyer /*
     31       1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32       1.1    bouyer  *
     33       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     34       1.1    bouyer  * modification, are permitted provided that the following conditions
     35       1.1    bouyer  * are met:
     36       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     37       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     38       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     39       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     40       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     41       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     42       1.1    bouyer  *    must display the following acknowledgement:
     43       1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     44       1.1    bouyer  *	for the NetBSD Project.
     45       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     46       1.1    bouyer  *    derived from this software without specific prior written permission
     47       1.1    bouyer  *
     48       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58       1.1    bouyer  */
     59       1.1    bouyer 
     60       1.1    bouyer /*
     61       1.1    bouyer  * PCI IDE controller driver.
     62       1.1    bouyer  *
     63       1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64       1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     65       1.1    bouyer  *
     66       1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67       1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68       1.1    bouyer  * 5/16/94" from the PCI SIG.
     69       1.1    bouyer  *
     70       1.1    bouyer  */
     71       1.1    bouyer 
     72       1.1    bouyer #include <sys/cdefs.h>
     73  1.51.4.2      yamt __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.51.4.2 2012/10/30 17:21:50 yamt Exp $");
     74       1.1    bouyer 
     75       1.1    bouyer #include <sys/param.h>
     76       1.1    bouyer #include <sys/malloc.h>
     77       1.1    bouyer 
     78       1.1    bouyer #include <dev/pci/pcireg.h>
     79       1.1    bouyer #include <dev/pci/pcivar.h>
     80       1.1    bouyer #include <dev/pci/pcidevs.h>
     81       1.1    bouyer #include <dev/pci/pciidereg.h>
     82       1.1    bouyer #include <dev/pci/pciidevar.h>
     83       1.1    bouyer 
     84       1.3      fvdl #include <dev/ic/wdcreg.h>
     85       1.3      fvdl 
     86      1.16   thorpej #ifdef ATADEBUG
     87      1.16   thorpej int atadebug_pciide_mask = 0;
     88       1.1    bouyer #endif
     89       1.1    bouyer 
     90      1.33     itohy #if NATA_DMA
     91      1.26     perry static const char dmaerrfmt[] =
     92       1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     93      1.33     itohy #endif
     94       1.1    bouyer 
     95       1.1    bouyer /* Default product description for devices not known from this controller */
     96       1.1    bouyer const struct pciide_product_desc default_product_desc = {
     97       1.1    bouyer 	0,
     98       1.1    bouyer 	0,
     99       1.1    bouyer 	"Generic PCI IDE controller",
    100       1.1    bouyer 	default_chip_map,
    101      1.26     perry };
    102       1.1    bouyer 
    103       1.1    bouyer const struct pciide_product_desc *
    104      1.39       dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    105       1.1    bouyer {
    106       1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    107       1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    108       1.1    bouyer 			break;
    109      1.26     perry 
    110       1.1    bouyer 	if (pp->chip_map == NULL)
    111       1.1    bouyer 		return NULL;
    112       1.1    bouyer 	return pp;
    113       1.1    bouyer }
    114       1.1    bouyer 
    115       1.1    bouyer void
    116      1.49    dyoung pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa, const struct pciide_product_desc *pp)
    117       1.1    bouyer {
    118       1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    119       1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    120      1.33     itohy #if NATA_DMA
    121       1.1    bouyer 	pcireg_t csr;
    122      1.33     itohy #endif
    123  1.51.4.1      yamt 	const char *displaydev = NULL;
    124  1.51.4.1      yamt 	int dontprint = 0;
    125       1.1    bouyer 
    126       1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    127       1.1    bouyer 	if (pp == NULL) {
    128       1.1    bouyer 		/* should only happen for generic pciide devices */
    129       1.1    bouyer 		sc->sc_pp = &default_product_desc;
    130       1.1    bouyer 	} else {
    131       1.1    bouyer 		sc->sc_pp = pp;
    132  1.51.4.1      yamt 		/* if ide_name == NULL, printf is done in chip-specific map */
    133  1.51.4.1      yamt 		if (pp->ide_name)
    134  1.51.4.1      yamt 			displaydev = pp->ide_name;
    135  1.51.4.1      yamt 		else
    136  1.51.4.1      yamt 			dontprint = 1;
    137       1.1    bouyer 	}
    138       1.1    bouyer 
    139  1.51.4.1      yamt 	if (dontprint) {
    140  1.51.4.1      yamt 		aprint_naive("disk controller\n");
    141  1.51.4.1      yamt 		aprint_normal("\n"); /* ??? */
    142  1.51.4.1      yamt 	} else
    143  1.51.4.1      yamt 		pci_aprint_devinfo_fancy(pa, "disk controller", displaydev, 1);
    144       1.1    bouyer 
    145       1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    146       1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    147       1.1    bouyer 
    148      1.33     itohy #if NATA_DMA
    149       1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    150       1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    151       1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    152      1.33     itohy #endif
    153       1.1    bouyer 
    154      1.16   thorpej #ifdef ATADEBUG
    155      1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    156       1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    157       1.1    bouyer #endif
    158       1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    159       1.1    bouyer 
    160      1.33     itohy #if NATA_DMA
    161       1.1    bouyer 	if (sc->sc_dma_ok) {
    162       1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    163       1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    164       1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    165       1.1    bouyer 	}
    166      1.33     itohy #endif
    167      1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    168       1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    169       1.1    bouyer }
    170       1.1    bouyer 
    171      1.44  jakllsch int
    172      1.44  jakllsch pciide_common_detach(struct pciide_softc *sc, int flags)
    173      1.44  jakllsch {
    174      1.44  jakllsch 	struct pciide_channel *cp;
    175      1.44  jakllsch 	struct ata_channel *wdc_cp;
    176      1.44  jakllsch 	struct wdc_regs *wdr;
    177      1.44  jakllsch 	int channel, drive;
    178      1.44  jakllsch 	int rv;
    179      1.44  jakllsch 
    180      1.44  jakllsch 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
    181      1.44  jakllsch 	if (rv)
    182      1.44  jakllsch 		return rv;
    183      1.44  jakllsch 
    184      1.44  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    185      1.44  jakllsch 	     channel++) {
    186      1.44  jakllsch 		cp = &sc->pciide_channels[channel];
    187      1.44  jakllsch 		wdc_cp = &cp->ata_channel;
    188      1.44  jakllsch 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    189      1.44  jakllsch 
    190      1.44  jakllsch 		if (wdc_cp->ch_flags & ATACH_DISABLED)
    191      1.44  jakllsch 			continue;
    192      1.44  jakllsch 
    193      1.44  jakllsch 		if (wdr->cmd_ios != 0)
    194      1.44  jakllsch 			bus_space_unmap(wdr->cmd_iot,
    195      1.44  jakllsch 			    wdr->cmd_baseioh, wdr->cmd_ios);
    196      1.44  jakllsch 		if (cp->compat != 0) {
    197      1.44  jakllsch 			if (wdr->ctl_ios != 0)
    198      1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    199      1.44  jakllsch 				    wdr->ctl_ioh, wdr->ctl_ios);
    200      1.44  jakllsch 		} else {
    201      1.44  jakllsch 			if (cp->ctl_ios != 0)
    202      1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    203      1.44  jakllsch 				    cp->ctl_baseioh, cp->ctl_ios);
    204      1.44  jakllsch 		}
    205      1.44  jakllsch 
    206  1.51.4.2      yamt 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
    207      1.48  dholland #if NATA_DMA
    208      1.44  jakllsch 			pciide_dma_table_teardown(sc, channel, drive);
    209      1.48  dholland #endif
    210      1.44  jakllsch 		}
    211      1.44  jakllsch 
    212      1.44  jakllsch 		free(cp->ata_channel.ch_queue, M_DEVBUF);
    213      1.44  jakllsch 		cp->ata_channel.atabus = NULL;
    214      1.44  jakllsch 	}
    215      1.44  jakllsch 
    216      1.48  dholland #if NATA_DMA
    217      1.44  jakllsch 	if (sc->sc_dma_ios != 0)
    218      1.44  jakllsch 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    219      1.44  jakllsch 	if (sc->sc_ba5_ss != 0)
    220      1.45  jakllsch 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
    221      1.48  dholland #endif
    222      1.44  jakllsch 
    223      1.44  jakllsch 	return 0;
    224      1.44  jakllsch }
    225      1.44  jakllsch 
    226      1.46  jakllsch int
    227      1.46  jakllsch pciide_detach(device_t self, int flags)
    228      1.46  jakllsch {
    229      1.46  jakllsch 	struct pciide_softc *sc = device_private(self);
    230      1.46  jakllsch 	struct pciide_channel *cp;
    231      1.46  jakllsch 	int channel;
    232      1.46  jakllsch #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    233      1.46  jakllsch 	bool has_compat_chan;
    234      1.46  jakllsch 
    235      1.46  jakllsch 	has_compat_chan = false;
    236      1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    237      1.46  jakllsch 	     channel++) {
    238      1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    239      1.46  jakllsch 		if (cp->compat != 0) {
    240      1.46  jakllsch 			has_compat_chan = true;
    241      1.46  jakllsch 		}
    242      1.46  jakllsch 	}
    243      1.46  jakllsch 
    244      1.46  jakllsch 	if (has_compat_chan != false)
    245      1.46  jakllsch 		return EBUSY;
    246      1.46  jakllsch #endif
    247      1.46  jakllsch 
    248      1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    249      1.46  jakllsch 	     channel++) {
    250      1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    251      1.46  jakllsch 		if (cp->compat != 0)
    252      1.46  jakllsch 			if (cp->ih != NULL)
    253      1.46  jakllsch 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
    254      1.46  jakllsch 	}
    255      1.46  jakllsch 
    256      1.46  jakllsch 	if (sc->sc_pci_ih != NULL)
    257      1.46  jakllsch 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
    258      1.46  jakllsch 
    259      1.46  jakllsch 	return pciide_common_detach(sc, flags);
    260      1.46  jakllsch }
    261      1.46  jakllsch 
    262       1.1    bouyer /* tell whether the chip is enabled or not */
    263       1.1    bouyer int
    264      1.49    dyoung pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
    265       1.1    bouyer {
    266       1.1    bouyer 	pcireg_t csr;
    267       1.1    bouyer 
    268      1.51    dyoung 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
    269      1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    270      1.50    dyoung 		    "I/O access disabled at bridge\n");
    271      1.50    dyoung 		return 0;
    272      1.50    dyoung 	}
    273      1.50    dyoung 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    274      1.50    dyoung 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
    275      1.50    dyoung 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    276      1.50    dyoung 		    "I/O access disabled at device\n");
    277       1.1    bouyer 		return 0;
    278       1.1    bouyer 	}
    279       1.1    bouyer 	return 1;
    280       1.1    bouyer }
    281       1.1    bouyer 
    282       1.1    bouyer void
    283      1.49    dyoung pciide_mapregs_compat(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    284       1.1    bouyer {
    285      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    286      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    287      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    288       1.3      fvdl 	int i;
    289       1.1    bouyer 
    290       1.1    bouyer 	cp->compat = 1;
    291       1.1    bouyer 
    292      1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    293      1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    294      1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    295      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    296      1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    297       1.1    bouyer 		goto bad;
    298       1.1    bouyer 	}
    299      1.44  jakllsch 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
    300       1.1    bouyer 
    301      1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    302      1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    303      1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    304      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    305      1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    306      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    307       1.1    bouyer 		goto bad;
    308       1.1    bouyer 	}
    309      1.44  jakllsch 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
    310       1.1    bouyer 
    311       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    312      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    313      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    314      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    315      1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    316      1.38      cube 			    cp->name);
    317       1.3      fvdl 			goto bad;
    318       1.3      fvdl 		}
    319       1.3      fvdl 	}
    320      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    321      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    322      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    323       1.1    bouyer 	return;
    324       1.1    bouyer 
    325       1.1    bouyer bad:
    326      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    327       1.1    bouyer 	return;
    328       1.1    bouyer }
    329       1.1    bouyer 
    330       1.1    bouyer void
    331      1.49    dyoung pciide_mapregs_native(const struct pci_attach_args *pa,
    332      1.44  jakllsch 	struct pciide_channel *cp, int (*pci_intr)(void *))
    333       1.1    bouyer {
    334      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    335      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    336      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    337       1.1    bouyer 	const char *intrstr;
    338       1.1    bouyer 	pci_intr_handle_t intrhandle;
    339       1.3      fvdl 	int i;
    340       1.1    bouyer 
    341       1.1    bouyer 	cp->compat = 0;
    342       1.1    bouyer 
    343       1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    344       1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    345      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    346      1.38      cube 			    "couldn't map native-PCI interrupt\n");
    347       1.1    bouyer 			goto bad;
    348      1.26     perry 		}
    349       1.1    bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    350       1.1    bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    351       1.1    bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    352       1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    353      1.38      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    354      1.38      cube 			    "using %s for native-PCI interrupt\n",
    355       1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    356       1.1    bouyer 		} else {
    357      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    358      1.38      cube 			    "couldn't establish native-PCI interrupt");
    359       1.1    bouyer 			if (intrstr != NULL)
    360      1.38      cube 				aprint_error(" at %s", intrstr);
    361      1.38      cube 			aprint_error("\n");
    362       1.1    bouyer 			goto bad;
    363       1.1    bouyer 		}
    364       1.1    bouyer 	}
    365       1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    366       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    367       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    368      1.44  jakllsch 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
    369      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    370      1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    371       1.1    bouyer 		goto bad;
    372       1.1    bouyer 	}
    373       1.1    bouyer 
    374       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    375       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    376      1.44  jakllsch 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
    377      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    378      1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    379      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    380       1.1    bouyer 		goto bad;
    381       1.1    bouyer 	}
    382       1.1    bouyer 	/*
    383       1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    384       1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    385       1.1    bouyer 	 * code a handle for only one byte at the right offset.
    386       1.1    bouyer 	 */
    387      1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    388      1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    389      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    390      1.38      cube 		    "unable to subregion %s channel ctl regs\n", cp->name);
    391      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    392      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
    393       1.1    bouyer 		goto bad;
    394       1.1    bouyer 	}
    395       1.1    bouyer 
    396       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    397      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    398      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    399      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    400      1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    401      1.38      cube 			    cp->name);
    402       1.3      fvdl 			goto bad;
    403       1.3      fvdl 		}
    404       1.3      fvdl 	}
    405      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    406      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    407      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    408       1.1    bouyer 	return;
    409       1.1    bouyer 
    410       1.1    bouyer bad:
    411      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    412       1.1    bouyer 	return;
    413       1.1    bouyer }
    414       1.1    bouyer 
    415      1.33     itohy #if NATA_DMA
    416       1.1    bouyer void
    417      1.49    dyoung pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
    418       1.1    bouyer {
    419       1.1    bouyer 	pcireg_t maptype;
    420       1.1    bouyer 	bus_addr_t addr;
    421       1.3      fvdl 	struct pciide_channel *pc;
    422       1.3      fvdl 	int reg, chan;
    423       1.3      fvdl 	bus_size_t size;
    424       1.1    bouyer 
    425       1.1    bouyer 	/*
    426       1.1    bouyer 	 * Map DMA registers
    427       1.1    bouyer 	 *
    428       1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    429       1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    430       1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    431       1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    432       1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    433       1.1    bouyer 	 * could be mapped.
    434       1.1    bouyer 	 *
    435       1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    436       1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    437       1.1    bouyer 	 * XXX space," some controllers (at least the United
    438       1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    439       1.1    bouyer 	 */
    440       1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    441       1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    442       1.1    bouyer 
    443       1.1    bouyer 	switch (maptype) {
    444       1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    445       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    446       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    447       1.1    bouyer 		    &addr, NULL, NULL) == 0);
    448       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    449      1.36        ad 			aprint_verbose(
    450       1.1    bouyer 			    ", but unused (couldn't query registers)");
    451       1.1    bouyer 			break;
    452       1.1    bouyer 		}
    453       1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    454       1.1    bouyer 		    && addr >= 0x10000) {
    455       1.1    bouyer 			sc->sc_dma_ok = 0;
    456      1.36        ad 			aprint_verbose(
    457       1.1    bouyer 			    ", but unused (registers at unsafe address "
    458       1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    459       1.1    bouyer 			break;
    460       1.1    bouyer 		}
    461       1.1    bouyer 		/* FALLTHROUGH */
    462      1.26     perry 
    463       1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    464       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    465       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    466      1.44  jakllsch 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
    467      1.44  jakllsch 		    == 0);
    468       1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    469       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    470      1.36        ad 			aprint_verbose(", but unused (couldn't map registers)");
    471       1.1    bouyer 		} else {
    472       1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    473       1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    474       1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    475       1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    476       1.1    bouyer 		}
    477       1.1    bouyer 
    478      1.38      cube 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    479       1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    480      1.36        ad 			aprint_verbose(
    481       1.1    bouyer 			    ", but unused (forced off by config file)");
    482       1.1    bouyer 			sc->sc_dma_ok = 0;
    483       1.1    bouyer 		}
    484       1.1    bouyer 		break;
    485       1.1    bouyer 
    486       1.1    bouyer 	default:
    487       1.1    bouyer 		sc->sc_dma_ok = 0;
    488      1.36        ad 		aprint_verbose(
    489       1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    490       1.1    bouyer 	}
    491       1.3      fvdl 
    492      1.12    bouyer 	if (sc->sc_dma_ok == 0)
    493      1.12    bouyer 		return;
    494      1.12    bouyer 
    495       1.3      fvdl 	/*
    496       1.3      fvdl 	 * Set up the default handles for the DMA registers.
    497       1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    498       1.3      fvdl 	 * doesn't permit it.
    499       1.3      fvdl 	 */
    500       1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    501       1.3      fvdl 		pc = &sc->pciide_channels[chan];
    502       1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    503       1.3      fvdl 			size = 4;
    504       1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    505       1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    506       1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    507       1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    508       1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    509       1.3      fvdl 				sc->sc_dma_ok = 0;
    510      1.36        ad 				aprint_verbose(", but can't subregion offset %d "
    511       1.3      fvdl 					      "size %lu", reg, (u_long)size);
    512       1.3      fvdl 				return;
    513       1.3      fvdl 			}
    514       1.3      fvdl 		}
    515       1.3      fvdl 	}
    516       1.1    bouyer }
    517      1.33     itohy #endif	/* NATA_DMA */
    518       1.1    bouyer 
    519       1.1    bouyer int
    520      1.39       dsl pciide_compat_intr(void *arg)
    521       1.1    bouyer {
    522       1.1    bouyer 	struct pciide_channel *cp = arg;
    523       1.1    bouyer 
    524       1.1    bouyer #ifdef DIAGNOSTIC
    525       1.1    bouyer 	/* should only be called for a compat channel */
    526       1.1    bouyer 	if (cp->compat == 0)
    527       1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    528       1.1    bouyer #endif
    529      1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    530       1.1    bouyer }
    531       1.1    bouyer 
    532       1.1    bouyer int
    533      1.39       dsl pciide_pci_intr(void *arg)
    534       1.1    bouyer {
    535       1.1    bouyer 	struct pciide_softc *sc = arg;
    536       1.1    bouyer 	struct pciide_channel *cp;
    537      1.17   thorpej 	struct ata_channel *wdc_cp;
    538       1.1    bouyer 	int i, rv, crv;
    539       1.1    bouyer 
    540       1.1    bouyer 	rv = 0;
    541      1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    542       1.1    bouyer 		cp = &sc->pciide_channels[i];
    543      1.17   thorpej 		wdc_cp = &cp->ata_channel;
    544       1.1    bouyer 
    545       1.1    bouyer 		/* If a compat channel skip. */
    546       1.1    bouyer 		if (cp->compat)
    547       1.1    bouyer 			continue;
    548       1.1    bouyer 		/* if this channel not waiting for intr, skip */
    549      1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    550       1.1    bouyer 			continue;
    551       1.1    bouyer 
    552       1.1    bouyer 		crv = wdcintr(wdc_cp);
    553       1.1    bouyer 		if (crv == 0)
    554       1.1    bouyer 			;		/* leave rv alone */
    555       1.1    bouyer 		else if (crv == 1)
    556       1.1    bouyer 			rv = 1;		/* claim the intr */
    557       1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    558       1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    559       1.1    bouyer 	}
    560       1.1    bouyer 	return (rv);
    561       1.1    bouyer }
    562       1.1    bouyer 
    563      1.33     itohy #if NATA_DMA
    564       1.1    bouyer void
    565      1.39       dsl pciide_channel_dma_setup(struct pciide_channel *cp)
    566       1.1    bouyer {
    567      1.21   thorpej 	int drive, s;
    568      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    569       1.1    bouyer 	struct ata_drive_datas *drvp;
    570       1.1    bouyer 
    571  1.51.4.2      yamt 	KASSERT(cp->ata_channel.ch_ndrives != 0);
    572      1.17   thorpej 
    573  1.51.4.2      yamt 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
    574      1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    575       1.1    bouyer 		/* If no drive, skip */
    576  1.51.4.2      yamt 		if (drvp->drive_type == ATA_DRIVET_NONE)
    577       1.1    bouyer 			continue;
    578       1.1    bouyer 		/* setup DMA if needed */
    579  1.51.4.2      yamt 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    580  1.51.4.2      yamt 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0) ||
    581       1.1    bouyer 		    sc->sc_dma_ok == 0) {
    582      1.21   thorpej 			s = splbio();
    583  1.51.4.2      yamt 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    584      1.21   thorpej 			splx(s);
    585       1.1    bouyer 			continue;
    586       1.1    bouyer 		}
    587      1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    588       1.8   thorpej 					   drive) != 0) {
    589       1.1    bouyer 			/* Abort DMA setup */
    590      1.21   thorpej 			s = splbio();
    591  1.51.4.2      yamt 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    592      1.21   thorpej 			splx(s);
    593       1.1    bouyer 			continue;
    594       1.1    bouyer 		}
    595       1.1    bouyer 	}
    596       1.1    bouyer }
    597       1.1    bouyer 
    598      1.24    briggs #define NIDEDMA_TABLES(sc)	\
    599      1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    600      1.24    briggs 
    601       1.1    bouyer int
    602      1.40       dsl pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    603       1.1    bouyer {
    604      1.44  jakllsch 	int error;
    605       1.1    bouyer 	const bus_size_t dma_table_size =
    606      1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    607       1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    608       1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    609       1.1    bouyer 
    610       1.1    bouyer 	/* If table was already allocated, just return */
    611       1.1    bouyer 	if (dma_maps->dma_table)
    612       1.1    bouyer 		return 0;
    613       1.1    bouyer 
    614       1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    615       1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    616      1.44  jakllsch 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
    617      1.44  jakllsch 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
    618      1.38      cube 		aprint_error(dmaerrfmt,
    619      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    620      1.38      cube 		    "allocate", drive, error);
    621       1.1    bouyer 		return error;
    622       1.1    bouyer 	}
    623      1.44  jakllsch 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    624      1.44  jakllsch 	    dma_maps->dmamap_table_nseg, dma_table_size,
    625      1.37  christos 	    (void **)&dma_maps->dma_table,
    626       1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    627      1.38      cube 		aprint_error(dmaerrfmt,
    628      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    629      1.38      cube 		    "map", drive, error);
    630       1.1    bouyer 		return error;
    631       1.1    bouyer 	}
    632      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    633       1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    634      1.44  jakllsch 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
    635       1.1    bouyer 	/* Create and load table DMA map for this disk */
    636       1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    637       1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    638       1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    639      1.38      cube 		aprint_error(dmaerrfmt,
    640      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    641      1.38      cube 		    "create", drive, error);
    642       1.1    bouyer 		return error;
    643       1.1    bouyer 	}
    644       1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    645       1.1    bouyer 	    dma_maps->dmamap_table,
    646       1.1    bouyer 	    dma_maps->dma_table,
    647       1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    648      1.38      cube 		aprint_error(dmaerrfmt,
    649      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    650      1.38      cube 		    "load", drive, error);
    651       1.1    bouyer 		return error;
    652       1.1    bouyer 	}
    653      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    654       1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    655       1.1    bouyer 	    DEBUG_PROBE);
    656       1.1    bouyer 	/* Create a xfer DMA map for this drive */
    657      1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    658      1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    659       1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    660       1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    661      1.38      cube 		aprint_error(dmaerrfmt,
    662      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    663      1.38      cube 		    "create xfer", drive, error);
    664       1.1    bouyer 		return error;
    665       1.1    bouyer 	}
    666       1.1    bouyer 	return 0;
    667       1.1    bouyer }
    668       1.1    bouyer 
    669      1.44  jakllsch void
    670      1.44  jakllsch pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
    671      1.44  jakllsch {
    672      1.44  jakllsch 	struct pciide_channel *cp;
    673      1.44  jakllsch 	struct pciide_dma_maps *dma_maps;
    674      1.44  jakllsch 
    675      1.44  jakllsch 	cp = &sc->pciide_channels[channel];
    676      1.44  jakllsch 	dma_maps = &cp->dma_maps[drive];
    677      1.44  jakllsch 
    678      1.44  jakllsch 	if (dma_maps->dma_table == NULL)
    679      1.44  jakllsch 		return;
    680      1.44  jakllsch 
    681      1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
    682      1.44  jakllsch 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
    683      1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
    684      1.44  jakllsch 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
    685      1.44  jakllsch 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
    686      1.44  jakllsch 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    687      1.44  jakllsch 	    dma_maps->dmamap_table_nseg);
    688      1.44  jakllsch 
    689      1.44  jakllsch 	dma_maps->dma_table = NULL;
    690      1.44  jakllsch 
    691      1.44  jakllsch 	return;
    692      1.44  jakllsch }
    693      1.44  jakllsch 
    694       1.1    bouyer int
    695      1.40       dsl pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive, void *databuf, size_t datalen, int flags)
    696       1.1    bouyer {
    697       1.1    bouyer 	int error, seg;
    698       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    699       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    700       1.1    bouyer 
    701       1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    702       1.1    bouyer 	    dma_maps->dmamap_xfer,
    703       1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    704       1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    705       1.1    bouyer 	if (error) {
    706      1.38      cube 		aprint_error(dmaerrfmt,
    707      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    708      1.38      cube 		    "load xfer", drive, error);
    709       1.1    bouyer 		return error;
    710       1.1    bouyer 	}
    711       1.1    bouyer 
    712       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    713       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    714       1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    715       1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    716       1.1    bouyer 
    717       1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    718       1.1    bouyer #ifdef DIAGNOSTIC
    719       1.1    bouyer 		/* A segment must not cross a 64k boundary */
    720       1.1    bouyer 		{
    721       1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    722       1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    723       1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    724       1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    725       1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    726       1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    727       1.1    bouyer 			    seg, phys, len);
    728       1.1    bouyer 			panic("pciide_dma: buf align");
    729       1.1    bouyer 		}
    730       1.1    bouyer 		}
    731       1.1    bouyer #endif
    732       1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    733       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    734       1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    735       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    736       1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    737      1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    738       1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    739       1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    740       1.1    bouyer 
    741       1.1    bouyer 	}
    742       1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    743       1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    744       1.1    bouyer 
    745       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    746       1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    747       1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    748       1.1    bouyer 
    749       1.1    bouyer #ifdef DIAGNOSTIC
    750       1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    751      1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    752      1.22    bouyer 		    "not properly aligned\n",
    753       1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    754       1.1    bouyer 		panic("pciide_dma_init: table align");
    755       1.1    bouyer 	}
    756       1.1    bouyer #endif
    757      1.22    bouyer 	/* remember flags */
    758      1.22    bouyer 	dma_maps->dma_flags = flags;
    759      1.22    bouyer 
    760      1.22    bouyer 	return 0;
    761      1.22    bouyer }
    762      1.22    bouyer 
    763      1.22    bouyer int
    764      1.40       dsl pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen, int flags)
    765      1.22    bouyer {
    766      1.22    bouyer 	struct pciide_softc *sc = v;
    767      1.22    bouyer 	int error;
    768      1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    769      1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    770       1.1    bouyer 
    771      1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    772      1.22    bouyer 	    databuf, datalen, flags)) != 0)
    773      1.22    bouyer 		return error;
    774      1.22    bouyer 	/* Maps are ready. Start DMA function */
    775       1.1    bouyer 	/* Clear status bits */
    776       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    777       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    778       1.1    bouyer 	/* Write table addr */
    779       1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    780       1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    781       1.1    bouyer 	/* set read/write */
    782       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    783       1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    784       1.1    bouyer 	return 0;
    785       1.1    bouyer }
    786       1.1    bouyer 
    787       1.1    bouyer void
    788      1.35  christos pciide_dma_start(void *v, int channel, int drive)
    789       1.1    bouyer {
    790       1.1    bouyer 	struct pciide_softc *sc = v;
    791       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    792       1.1    bouyer 
    793      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    794       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    795       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    796       1.3      fvdl 		| IDEDMA_CMD_START);
    797       1.1    bouyer }
    798       1.1    bouyer 
    799       1.1    bouyer int
    800      1.40       dsl pciide_dma_finish(void *v, int channel, int drive, int force)
    801       1.1    bouyer {
    802       1.1    bouyer 	struct pciide_softc *sc = v;
    803       1.1    bouyer 	u_int8_t status;
    804       1.1    bouyer 	int error = 0;
    805       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    806       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    807       1.1    bouyer 
    808       1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    809      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    810       1.1    bouyer 	    DEBUG_XFERS);
    811       1.1    bouyer 
    812      1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    813       1.1    bouyer 		return WDC_DMAST_NOIRQ;
    814       1.1    bouyer 
    815       1.1    bouyer 	/* stop DMA channel */
    816       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    817       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    818       1.3      fvdl 		& ~IDEDMA_CMD_START);
    819       1.1    bouyer 
    820       1.1    bouyer 	/* Unload the map of the data buffer */
    821       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    822       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    823       1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    824       1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    825       1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    826       1.1    bouyer 
    827      1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    828      1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    829      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    830      1.38      cube 		    drive, status);
    831       1.1    bouyer 		error |= WDC_DMAST_ERR;
    832       1.1    bouyer 	}
    833       1.1    bouyer 
    834      1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    835      1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    836      1.38      cube 		    "interrupt, status=0x%x\n",
    837      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    838      1.20   thorpej 		    channel, drive, status);
    839       1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    840       1.1    bouyer 	}
    841       1.1    bouyer 
    842      1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    843       1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    844       1.1    bouyer 		error |= WDC_DMAST_UNDER;
    845       1.1    bouyer 	}
    846       1.1    bouyer 	return error;
    847       1.1    bouyer }
    848       1.1    bouyer 
    849       1.1    bouyer void
    850      1.39       dsl pciide_irqack(struct ata_channel *chp)
    851       1.1    bouyer {
    852      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    853      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    854       1.1    bouyer 
    855       1.1    bouyer 	/* clear status bits in IDE DMA registers */
    856       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    857       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    858       1.1    bouyer }
    859      1.33     itohy #endif	/* NATA_DMA */
    860       1.1    bouyer 
    861       1.1    bouyer /* some common code used by several chip_map */
    862       1.1    bouyer int
    863      1.39       dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    864       1.1    bouyer {
    865       1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    866      1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    867       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    868      1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    869      1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    870      1.17   thorpej 	cp->ata_channel.ch_queue =
    871       1.6   thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    872      1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    873       1.1    bouyer 		aprint_error("%s %s channel: "
    874       1.1    bouyer 		    "can't allocate memory for command queue",
    875      1.38      cube 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    876       1.1    bouyer 		return 0;
    877       1.1    bouyer 	}
    878      1.38      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    879      1.38      cube 	    "%s channel %s to %s mode\n", cp->name,
    880       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    881       1.1    bouyer 	    "configured" : "wired",
    882       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    883       1.1    bouyer 	    "native-PCI" : "compatibility");
    884       1.1    bouyer 	return 1;
    885       1.1    bouyer }
    886       1.1    bouyer 
    887       1.1    bouyer /* some common code used by several chip channel_map */
    888       1.1    bouyer void
    889      1.49    dyoung pciide_mapchan(const struct pci_attach_args *pa,
    890      1.41    cegger 	struct pciide_channel *cp,
    891      1.44  jakllsch 	pcireg_t interface, int (*pci_intr)(void *))
    892       1.1    bouyer {
    893      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    894       1.1    bouyer 
    895       1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    896      1.44  jakllsch 		pciide_mapregs_native(pa, cp, pci_intr);
    897      1.13    bouyer 	else {
    898      1.44  jakllsch 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    899      1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    900      1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    901      1.13    bouyer 	}
    902       1.1    bouyer 	wdcattach(wdc_cp);
    903       1.1    bouyer }
    904       1.1    bouyer 
    905       1.1    bouyer /*
    906       1.1    bouyer  * generic code to map the compat intr.
    907       1.1    bouyer  */
    908       1.1    bouyer void
    909      1.49    dyoung pciide_map_compat_intr(const struct pci_attach_args *pa, struct pciide_channel *cp, int compatchan)
    910       1.1    bouyer {
    911      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    912       1.1    bouyer 
    913       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    914      1.20   thorpej 	cp->ih =
    915      1.38      cube 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    916      1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    917       1.1    bouyer 	if (cp->ih == NULL) {
    918       1.1    bouyer #endif
    919      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    920      1.38      cube 		    "no compatibility interrupt for use by %s "
    921      1.38      cube 		    "channel\n", cp->name);
    922      1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    923       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    924       1.1    bouyer 	}
    925       1.1    bouyer #endif
    926       1.1    bouyer }
    927       1.1    bouyer 
    928       1.1    bouyer void
    929      1.46  jakllsch pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp, int compatchan)
    930      1.46  jakllsch {
    931      1.46  jakllsch #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    932      1.46  jakllsch 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    933      1.46  jakllsch 
    934      1.46  jakllsch 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
    935      1.46  jakllsch 	    sc->sc_pc, compatchan, cp->ih);
    936      1.46  jakllsch #endif
    937      1.46  jakllsch }
    938      1.46  jakllsch 
    939      1.46  jakllsch void
    940      1.49    dyoung default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    941       1.1    bouyer {
    942       1.1    bouyer 	struct pciide_channel *cp;
    943       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    944       1.1    bouyer 	pcireg_t csr;
    945      1.33     itohy 	int channel;
    946      1.33     itohy #if NATA_DMA
    947      1.33     itohy 	int drive;
    948       1.1    bouyer 	u_int8_t idedma_ctl;
    949      1.33     itohy #endif
    950      1.27  christos 	const char *failreason;
    951      1.17   thorpej 	struct wdc_regs *wdr;
    952       1.1    bouyer 
    953       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    954       1.1    bouyer 		return;
    955       1.1    bouyer 
    956       1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    957      1.33     itohy #if NATA_DMA
    958      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    959      1.38      cube 		    "bus-master DMA support present");
    960       1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    961      1.38      cube 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    962       1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    963      1.36        ad 			aprint_verbose(", but unused (no driver support)");
    964       1.1    bouyer 			sc->sc_dma_ok = 0;
    965       1.1    bouyer 		} else {
    966       1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    967       1.1    bouyer 			if (sc->sc_dma_ok != 0)
    968      1.36        ad 				aprint_verbose(", used without full driver "
    969       1.1    bouyer 				    "support");
    970       1.1    bouyer 		}
    971      1.33     itohy #else
    972      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    973      1.38      cube 		    "bus-master DMA support present, but unused (no driver "
    974      1.38      cube 		    "support)");
    975      1.33     itohy #endif	/* NATA_DMA */
    976       1.1    bouyer 	} else {
    977      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    978      1.38      cube 		    "hardware does not support DMA");
    979      1.33     itohy #if NATA_DMA
    980       1.1    bouyer 		sc->sc_dma_ok = 0;
    981      1.33     itohy #endif
    982       1.1    bouyer 	}
    983      1.36        ad 	aprint_verbose("\n");
    984      1.33     itohy #if NATA_DMA
    985       1.1    bouyer 	if (sc->sc_dma_ok) {
    986      1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    987       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    988       1.1    bouyer 	}
    989      1.33     itohy #endif
    990      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    991      1.33     itohy #if NATA_DMA
    992      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    993      1.33     itohy #endif
    994       1.1    bouyer 
    995      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    996      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    997      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    998  1.51.4.2      yamt 	sc->sc_wdcdev.wdc_maxdrives = 2;
    999       1.1    bouyer 
   1000      1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
   1001      1.17   thorpej 
   1002      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1003      1.20   thorpej 	     channel++) {
   1004       1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1005       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1006       1.1    bouyer 			continue;
   1007      1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
   1008      1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
   1009      1.44  jakllsch 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
   1010      1.10    bouyer 		else
   1011      1.10    bouyer 			pciide_mapregs_compat(pa, cp,
   1012      1.44  jakllsch 			    cp->ata_channel.ch_channel);
   1013      1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
   1014       1.1    bouyer 			continue;
   1015       1.1    bouyer 		/*
   1016       1.1    bouyer 		 * Check to see if something appears to be there.
   1017       1.1    bouyer 		 */
   1018       1.1    bouyer 		failreason = NULL;
   1019       1.1    bouyer 		/*
   1020       1.1    bouyer 		 * In native mode, always enable the controller. It's
   1021       1.1    bouyer 		 * not possible to have an ISA board using the same address
   1022       1.1    bouyer 		 * anyway.
   1023       1.1    bouyer 		 */
   1024      1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1025      1.17   thorpej 			wdcattach(&cp->ata_channel);
   1026      1.13    bouyer 			continue;
   1027      1.13    bouyer 		}
   1028      1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
   1029       1.1    bouyer 			failreason = "not responding; disabled or no drives?";
   1030       1.1    bouyer 			goto next;
   1031       1.1    bouyer 		}
   1032       1.1    bouyer 		/*
   1033       1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1034       1.1    bouyer 		 * channel by trying to access the channel again while the
   1035       1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1036       1.1    bouyer 		 * channel no longer appears to be there, it belongs to
   1037       1.1    bouyer 		 * this controller.)  YUCK!
   1038       1.1    bouyer 		 */
   1039       1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1040       1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
   1041       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1042       1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1043      1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
   1044       1.1    bouyer 			failreason = "other hardware responding at addresses";
   1045       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1046       1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1047       1.1    bouyer next:
   1048       1.1    bouyer 		if (failreason) {
   1049      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1050      1.38      cube 			    "%s channel ignored (%s)\n", cp->name, failreason);
   1051      1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
   1052      1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
   1053      1.44  jakllsch 			    wdr->cmd_ios);
   1054      1.44  jakllsch 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
   1055      1.44  jakllsch 			    wdr->ctl_ios);
   1056      1.10    bouyer 		} else {
   1057      1.13    bouyer 			pciide_map_compat_intr(pa, cp,
   1058      1.17   thorpej 			    cp->ata_channel.ch_channel);
   1059      1.17   thorpej 			wdcattach(&cp->ata_channel);
   1060       1.1    bouyer 		}
   1061       1.1    bouyer 	}
   1062       1.1    bouyer 
   1063      1.33     itohy #if NATA_DMA
   1064       1.1    bouyer 	if (sc->sc_dma_ok == 0)
   1065       1.1    bouyer 		return;
   1066       1.1    bouyer 
   1067       1.1    bouyer 	/* Allocate DMA maps */
   1068      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1069      1.20   thorpej 	     channel++) {
   1070       1.1    bouyer 		idedma_ctl = 0;
   1071       1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1072  1.51.4.2      yamt 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
   1073      1.29    bouyer 			/*
   1074      1.29    bouyer 			 * we have not probed the drives yet, allocate
   1075      1.29    bouyer 			 * ressources for all of them.
   1076      1.29    bouyer 			 */
   1077       1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1078       1.1    bouyer 				/* Abort DMA setup */
   1079       1.1    bouyer 				aprint_error(
   1080       1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
   1081       1.1    bouyer 				    "using PIO transfers\n",
   1082      1.38      cube 				    device_xname(
   1083      1.38      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1084       1.1    bouyer 				    channel, drive);
   1085      1.29    bouyer 				sc->sc_dma_ok = 0;
   1086      1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1087      1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
   1088      1.29    bouyer 				break;
   1089       1.1    bouyer 			}
   1090       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1091       1.1    bouyer 		}
   1092       1.1    bouyer 		if (idedma_ctl != 0) {
   1093       1.1    bouyer 			/* Add software bits in status register */
   1094       1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
   1095       1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1096       1.1    bouyer 		}
   1097       1.1    bouyer 	}
   1098      1.33     itohy #endif	/* NATA_DMA */
   1099       1.1    bouyer }
   1100       1.1    bouyer 
   1101       1.1    bouyer void
   1102      1.39       dsl sata_setup_channel(struct ata_channel *chp)
   1103       1.1    bouyer {
   1104      1.33     itohy #if NATA_DMA
   1105       1.1    bouyer 	struct ata_drive_datas *drvp;
   1106      1.34     itohy 	int drive;
   1107      1.34     itohy #if NATA_UDMA
   1108      1.34     itohy 	int s;
   1109      1.34     itohy #endif
   1110       1.1    bouyer 	u_int32_t idedma_ctl;
   1111      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1112      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1113       1.1    bouyer 
   1114       1.1    bouyer 	/* setup DMA if needed */
   1115       1.1    bouyer 	pciide_channel_dma_setup(cp);
   1116       1.1    bouyer 
   1117       1.1    bouyer 	idedma_ctl = 0;
   1118       1.1    bouyer 
   1119  1.51.4.2      yamt 	KASSERT(cp->ata_channel.ch_ndrives != 0);
   1120  1.51.4.2      yamt 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
   1121       1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1122       1.1    bouyer 		/* If no drive, skip */
   1123  1.51.4.2      yamt 		if (drvp->drive_type == ATA_DRIVET_NONE)
   1124       1.1    bouyer 			continue;
   1125      1.33     itohy #if NATA_UDMA
   1126  1.51.4.2      yamt 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
   1127       1.1    bouyer 			/* use Ultra/DMA */
   1128      1.21   thorpej 			s = splbio();
   1129  1.51.4.2      yamt 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
   1130      1.21   thorpej 			splx(s);
   1131       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1132      1.33     itohy 		} else
   1133      1.33     itohy #endif	/* NATA_UDMA */
   1134  1.51.4.2      yamt 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
   1135       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1136       1.1    bouyer 		}
   1137       1.1    bouyer 	}
   1138       1.1    bouyer 
   1139       1.1    bouyer 	/*
   1140       1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1141       1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1142       1.1    bouyer 	 * command).
   1143       1.1    bouyer 	 */
   1144       1.1    bouyer 	if (idedma_ctl != 0) {
   1145       1.1    bouyer 		/* Add software bits in status register */
   1146       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1147       1.1    bouyer 		    idedma_ctl);
   1148       1.1    bouyer 	}
   1149      1.33     itohy #endif	/* NATA_DMA */
   1150       1.1    bouyer }
   1151