Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.61.2.1
      1  1.61.2.1  pgoyette /*	$NetBSD: pciide_common.c,v 1.61.2.1 2016/11/04 14:49:14 pgoyette Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer 
      4       1.1    bouyer /*
      5       1.1    bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6       1.1    bouyer  *
      7       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      8       1.1    bouyer  * modification, are permitted provided that the following conditions
      9       1.1    bouyer  * are met:
     10       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     11       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     12       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     15       1.1    bouyer  *
     16       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.26     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26       1.1    bouyer  *
     27       1.1    bouyer  */
     28       1.1    bouyer 
     29       1.1    bouyer 
     30       1.1    bouyer /*
     31       1.1    bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32       1.1    bouyer  *
     33       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     34       1.1    bouyer  * modification, are permitted provided that the following conditions
     35       1.1    bouyer  * are met:
     36       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     37       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     38       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     39       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     40       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     41       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     42       1.1    bouyer  *    must display the following acknowledgement:
     43       1.1    bouyer  *      This product includes software developed by Christopher G. Demetriou
     44       1.1    bouyer  *	for the NetBSD Project.
     45       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     46       1.1    bouyer  *    derived from this software without specific prior written permission
     47       1.1    bouyer  *
     48       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58       1.1    bouyer  */
     59       1.1    bouyer 
     60       1.1    bouyer /*
     61       1.1    bouyer  * PCI IDE controller driver.
     62       1.1    bouyer  *
     63       1.1    bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64       1.1    bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     65       1.1    bouyer  *
     66       1.1    bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67       1.1    bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68       1.1    bouyer  * 5/16/94" from the PCI SIG.
     69       1.1    bouyer  *
     70       1.1    bouyer  */
     71       1.1    bouyer 
     72       1.1    bouyer #include <sys/cdefs.h>
     73  1.61.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.61.2.1 2016/11/04 14:49:14 pgoyette Exp $");
     74       1.1    bouyer 
     75       1.1    bouyer #include <sys/param.h>
     76       1.1    bouyer #include <sys/malloc.h>
     77       1.1    bouyer 
     78       1.1    bouyer #include <dev/pci/pcireg.h>
     79       1.1    bouyer #include <dev/pci/pcivar.h>
     80       1.1    bouyer #include <dev/pci/pcidevs.h>
     81       1.1    bouyer #include <dev/pci/pciidereg.h>
     82       1.1    bouyer #include <dev/pci/pciidevar.h>
     83       1.1    bouyer 
     84       1.3      fvdl #include <dev/ic/wdcreg.h>
     85       1.3      fvdl 
     86      1.16   thorpej #ifdef ATADEBUG
     87      1.16   thorpej int atadebug_pciide_mask = 0;
     88       1.1    bouyer #endif
     89       1.1    bouyer 
     90      1.33     itohy #if NATA_DMA
     91      1.26     perry static const char dmaerrfmt[] =
     92       1.1    bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     93      1.33     itohy #endif
     94       1.1    bouyer 
     95       1.1    bouyer /* Default product description for devices not known from this controller */
     96       1.1    bouyer const struct pciide_product_desc default_product_desc = {
     97       1.1    bouyer 	0,
     98       1.1    bouyer 	0,
     99       1.1    bouyer 	"Generic PCI IDE controller",
    100       1.1    bouyer 	default_chip_map,
    101      1.26     perry };
    102       1.1    bouyer 
    103       1.1    bouyer const struct pciide_product_desc *
    104      1.39       dsl pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    105       1.1    bouyer {
    106       1.1    bouyer 	for (; pp->chip_map != NULL; pp++)
    107       1.1    bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    108       1.1    bouyer 			break;
    109      1.26     perry 
    110       1.1    bouyer 	if (pp->chip_map == NULL)
    111       1.1    bouyer 		return NULL;
    112       1.1    bouyer 	return pp;
    113       1.1    bouyer }
    114       1.1    bouyer 
    115       1.1    bouyer void
    116      1.61   msaitoh pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa,
    117      1.61   msaitoh     const struct pciide_product_desc *pp)
    118       1.1    bouyer {
    119       1.1    bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    120       1.1    bouyer 	pcitag_t tag = pa->pa_tag;
    121      1.33     itohy #if NATA_DMA
    122       1.1    bouyer 	pcireg_t csr;
    123      1.33     itohy #endif
    124      1.52  drochner 	const char *displaydev = NULL;
    125      1.52  drochner 	int dontprint = 0;
    126       1.1    bouyer 
    127       1.1    bouyer 	sc->sc_pci_id = pa->pa_id;
    128       1.1    bouyer 	if (pp == NULL) {
    129       1.1    bouyer 		/* should only happen for generic pciide devices */
    130       1.1    bouyer 		sc->sc_pp = &default_product_desc;
    131       1.1    bouyer 	} else {
    132       1.1    bouyer 		sc->sc_pp = pp;
    133      1.52  drochner 		/* if ide_name == NULL, printf is done in chip-specific map */
    134      1.52  drochner 		if (pp->ide_name)
    135      1.52  drochner 			displaydev = pp->ide_name;
    136      1.52  drochner 		else
    137      1.52  drochner 			dontprint = 1;
    138       1.1    bouyer 	}
    139       1.1    bouyer 
    140      1.52  drochner 	if (dontprint) {
    141      1.52  drochner 		aprint_naive("disk controller\n");
    142      1.52  drochner 		aprint_normal("\n"); /* ??? */
    143      1.52  drochner 	} else
    144      1.52  drochner 		pci_aprint_devinfo_fancy(pa, "disk controller", displaydev, 1);
    145       1.1    bouyer 
    146       1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    147       1.1    bouyer 	sc->sc_tag = pa->pa_tag;
    148       1.1    bouyer 
    149      1.33     itohy #if NATA_DMA
    150       1.1    bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    151       1.1    bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    152       1.1    bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    153      1.33     itohy #endif
    154       1.1    bouyer 
    155      1.16   thorpej #ifdef ATADEBUG
    156      1.16   thorpej 	if (atadebug_pciide_mask & DEBUG_PROBE)
    157       1.1    bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    158       1.1    bouyer #endif
    159       1.1    bouyer 	sc->sc_pp->chip_map(sc, pa);
    160       1.1    bouyer 
    161      1.33     itohy #if NATA_DMA
    162       1.1    bouyer 	if (sc->sc_dma_ok) {
    163       1.1    bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    164       1.1    bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    165       1.1    bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    166       1.1    bouyer 	}
    167      1.33     itohy #endif
    168      1.16   thorpej 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    169       1.1    bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    170       1.1    bouyer }
    171       1.1    bouyer 
    172      1.44  jakllsch int
    173      1.44  jakllsch pciide_common_detach(struct pciide_softc *sc, int flags)
    174      1.44  jakllsch {
    175      1.44  jakllsch 	struct pciide_channel *cp;
    176      1.44  jakllsch 	struct ata_channel *wdc_cp;
    177      1.44  jakllsch 	struct wdc_regs *wdr;
    178      1.44  jakllsch 	int channel, drive;
    179      1.44  jakllsch 	int rv;
    180      1.44  jakllsch 
    181      1.44  jakllsch 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
    182      1.44  jakllsch 	if (rv)
    183      1.44  jakllsch 		return rv;
    184      1.44  jakllsch 
    185      1.44  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    186      1.44  jakllsch 	     channel++) {
    187      1.44  jakllsch 		cp = &sc->pciide_channels[channel];
    188      1.44  jakllsch 		wdc_cp = &cp->ata_channel;
    189      1.44  jakllsch 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    190      1.44  jakllsch 
    191      1.44  jakllsch 		if (wdc_cp->ch_flags & ATACH_DISABLED)
    192      1.44  jakllsch 			continue;
    193      1.44  jakllsch 
    194      1.44  jakllsch 		if (wdr->cmd_ios != 0)
    195      1.44  jakllsch 			bus_space_unmap(wdr->cmd_iot,
    196      1.44  jakllsch 			    wdr->cmd_baseioh, wdr->cmd_ios);
    197      1.44  jakllsch 		if (cp->compat != 0) {
    198      1.44  jakllsch 			if (wdr->ctl_ios != 0)
    199      1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    200      1.44  jakllsch 				    wdr->ctl_ioh, wdr->ctl_ios);
    201      1.44  jakllsch 		} else {
    202      1.44  jakllsch 			if (cp->ctl_ios != 0)
    203      1.44  jakllsch 				bus_space_unmap(wdr->ctl_iot,
    204      1.44  jakllsch 				    cp->ctl_baseioh, cp->ctl_ios);
    205      1.44  jakllsch 		}
    206      1.44  jakllsch 
    207      1.57    bouyer 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
    208      1.48  dholland #if NATA_DMA
    209      1.44  jakllsch 			pciide_dma_table_teardown(sc, channel, drive);
    210      1.48  dholland #endif
    211      1.44  jakllsch 		}
    212      1.44  jakllsch 
    213      1.44  jakllsch 		free(cp->ata_channel.ch_queue, M_DEVBUF);
    214      1.44  jakllsch 		cp->ata_channel.atabus = NULL;
    215      1.44  jakllsch 	}
    216      1.44  jakllsch 
    217      1.48  dholland #if NATA_DMA
    218      1.44  jakllsch 	if (sc->sc_dma_ios != 0)
    219      1.44  jakllsch 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    220      1.44  jakllsch 	if (sc->sc_ba5_ss != 0)
    221      1.45  jakllsch 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
    222      1.48  dholland #endif
    223      1.44  jakllsch 
    224      1.44  jakllsch 	return 0;
    225      1.44  jakllsch }
    226      1.44  jakllsch 
    227      1.46  jakllsch int
    228      1.46  jakllsch pciide_detach(device_t self, int flags)
    229      1.46  jakllsch {
    230      1.46  jakllsch 	struct pciide_softc *sc = device_private(self);
    231      1.46  jakllsch 	struct pciide_channel *cp;
    232      1.46  jakllsch 	int channel;
    233      1.46  jakllsch #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    234      1.46  jakllsch 	bool has_compat_chan;
    235      1.46  jakllsch 
    236      1.46  jakllsch 	has_compat_chan = false;
    237      1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    238      1.46  jakllsch 	     channel++) {
    239      1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    240      1.46  jakllsch 		if (cp->compat != 0) {
    241      1.46  jakllsch 			has_compat_chan = true;
    242      1.46  jakllsch 		}
    243      1.46  jakllsch 	}
    244      1.46  jakllsch 
    245      1.46  jakllsch 	if (has_compat_chan != false)
    246      1.46  jakllsch 		return EBUSY;
    247      1.46  jakllsch #endif
    248      1.46  jakllsch 
    249      1.46  jakllsch 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    250      1.46  jakllsch 	     channel++) {
    251      1.46  jakllsch 		cp = &sc->pciide_channels[channel];
    252      1.46  jakllsch 		if (cp->compat != 0)
    253      1.58  jakllsch 			if (cp->ih != NULL) {
    254      1.46  jakllsch 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
    255      1.58  jakllsch 			       cp->ih = NULL;
    256      1.58  jakllsch 			}
    257      1.46  jakllsch 	}
    258      1.46  jakllsch 
    259      1.58  jakllsch 	if (sc->sc_pci_ih != NULL) {
    260      1.46  jakllsch 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
    261      1.58  jakllsch 		sc->sc_pci_ih = NULL;
    262      1.58  jakllsch 	}
    263      1.46  jakllsch 
    264      1.46  jakllsch 	return pciide_common_detach(sc, flags);
    265      1.46  jakllsch }
    266      1.46  jakllsch 
    267       1.1    bouyer /* tell whether the chip is enabled or not */
    268       1.1    bouyer int
    269      1.49    dyoung pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
    270       1.1    bouyer {
    271       1.1    bouyer 	pcireg_t csr;
    272       1.1    bouyer 
    273      1.51    dyoung 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
    274      1.38      cube 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    275      1.50    dyoung 		    "I/O access disabled at bridge\n");
    276      1.50    dyoung 		return 0;
    277      1.50    dyoung 	}
    278      1.50    dyoung 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    279      1.50    dyoung 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
    280      1.50    dyoung 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    281      1.50    dyoung 		    "I/O access disabled at device\n");
    282       1.1    bouyer 		return 0;
    283       1.1    bouyer 	}
    284       1.1    bouyer 	return 1;
    285       1.1    bouyer }
    286       1.1    bouyer 
    287       1.1    bouyer void
    288      1.61   msaitoh pciide_mapregs_compat(const struct pci_attach_args *pa,
    289      1.61   msaitoh     struct pciide_channel *cp, int compatchan)
    290       1.1    bouyer {
    291      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    292      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    293      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    294       1.3      fvdl 	int i;
    295       1.1    bouyer 
    296       1.1    bouyer 	cp->compat = 1;
    297       1.1    bouyer 
    298      1.17   thorpej 	wdr->cmd_iot = pa->pa_iot;
    299      1.17   thorpej 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    300      1.17   thorpej 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    301      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    302      1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    303       1.1    bouyer 		goto bad;
    304       1.1    bouyer 	}
    305      1.44  jakllsch 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
    306       1.1    bouyer 
    307      1.17   thorpej 	wdr->ctl_iot = pa->pa_iot;
    308      1.17   thorpej 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    309      1.17   thorpej 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    310      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    311      1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    312      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    313       1.1    bouyer 		goto bad;
    314       1.1    bouyer 	}
    315      1.44  jakllsch 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
    316       1.1    bouyer 
    317       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    318      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    319      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    320      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    321      1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    322      1.38      cube 			    cp->name);
    323       1.3      fvdl 			goto bad;
    324       1.3      fvdl 		}
    325       1.3      fvdl 	}
    326      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    327      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    328      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    329       1.1    bouyer 	return;
    330       1.1    bouyer 
    331       1.1    bouyer bad:
    332      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    333       1.1    bouyer 	return;
    334       1.1    bouyer }
    335       1.1    bouyer 
    336       1.1    bouyer void
    337      1.49    dyoung pciide_mapregs_native(const struct pci_attach_args *pa,
    338      1.44  jakllsch 	struct pciide_channel *cp, int (*pci_intr)(void *))
    339       1.1    bouyer {
    340      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    341      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    342      1.19   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    343       1.1    bouyer 	const char *intrstr;
    344       1.1    bouyer 	pci_intr_handle_t intrhandle;
    345       1.3      fvdl 	int i;
    346      1.60  christos 	char intrbuf[PCI_INTRSTR_LEN];
    347       1.1    bouyer 
    348       1.1    bouyer 	cp->compat = 0;
    349       1.1    bouyer 
    350       1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    351       1.1    bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    352      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    353      1.38      cube 			    "couldn't map native-PCI interrupt\n");
    354       1.1    bouyer 			goto bad;
    355      1.26     perry 		}
    356      1.60  christos 		intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
    357  1.61.2.1  pgoyette 		sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc,
    358  1.61.2.1  pgoyette 		    intrhandle, IPL_BIO, pci_intr, sc,
    359  1.61.2.1  pgoyette 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev));
    360       1.1    bouyer 		if (sc->sc_pci_ih != NULL) {
    361      1.38      cube 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    362      1.38      cube 			    "using %s for native-PCI interrupt\n",
    363       1.1    bouyer 			    intrstr ? intrstr : "unknown interrupt");
    364       1.1    bouyer 		} else {
    365      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    366      1.38      cube 			    "couldn't establish native-PCI interrupt");
    367       1.1    bouyer 			if (intrstr != NULL)
    368      1.38      cube 				aprint_error(" at %s", intrstr);
    369      1.38      cube 			aprint_error("\n");
    370       1.1    bouyer 			goto bad;
    371       1.1    bouyer 		}
    372       1.1    bouyer 	}
    373       1.1    bouyer 	cp->ih = sc->sc_pci_ih;
    374       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    375       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    376      1.44  jakllsch 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
    377      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    378      1.38      cube 		    "couldn't map %s channel cmd regs\n", cp->name);
    379       1.1    bouyer 		goto bad;
    380       1.1    bouyer 	}
    381       1.1    bouyer 
    382       1.8   thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    383       1.1    bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    384      1.44  jakllsch 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
    385      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    386      1.38      cube 		    "couldn't map %s channel ctl regs\n", cp->name);
    387      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    388       1.1    bouyer 		goto bad;
    389       1.1    bouyer 	}
    390       1.1    bouyer 	/*
    391       1.1    bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    392       1.1    bouyer 	 * register, the control register is at offset 2. Pass the generic
    393       1.1    bouyer 	 * code a handle for only one byte at the right offset.
    394       1.1    bouyer 	 */
    395      1.17   thorpej 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    396      1.17   thorpej 	    &wdr->ctl_ioh) != 0) {
    397      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    398      1.38      cube 		    "unable to subregion %s channel ctl regs\n", cp->name);
    399      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    400      1.44  jakllsch 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
    401       1.1    bouyer 		goto bad;
    402       1.1    bouyer 	}
    403       1.1    bouyer 
    404       1.3      fvdl 	for (i = 0; i < WDC_NREG; i++) {
    405      1.17   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    406      1.17   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    407      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    408      1.38      cube 			    "couldn't subregion %s channel cmd regs\n",
    409      1.38      cube 			    cp->name);
    410       1.3      fvdl 			goto bad;
    411       1.3      fvdl 		}
    412       1.3      fvdl 	}
    413      1.11   thorpej 	wdc_init_shadow_regs(wdc_cp);
    414      1.17   thorpej 	wdr->data32iot = wdr->cmd_iot;
    415      1.17   thorpej 	wdr->data32ioh = wdr->cmd_iohs[0];
    416       1.1    bouyer 	return;
    417       1.1    bouyer 
    418       1.1    bouyer bad:
    419      1.17   thorpej 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    420       1.1    bouyer 	return;
    421       1.1    bouyer }
    422       1.1    bouyer 
    423      1.33     itohy #if NATA_DMA
    424       1.1    bouyer void
    425      1.49    dyoung pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
    426       1.1    bouyer {
    427       1.1    bouyer 	pcireg_t maptype;
    428       1.1    bouyer 	bus_addr_t addr;
    429       1.3      fvdl 	struct pciide_channel *pc;
    430       1.3      fvdl 	int reg, chan;
    431       1.3      fvdl 	bus_size_t size;
    432       1.1    bouyer 
    433       1.1    bouyer 	/*
    434       1.1    bouyer 	 * Map DMA registers
    435       1.1    bouyer 	 *
    436       1.1    bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    437       1.1    bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    438       1.1    bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    439       1.1    bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    440       1.1    bouyer 	 * non-zero if the interface supports DMA and the registers
    441       1.1    bouyer 	 * could be mapped.
    442       1.1    bouyer 	 *
    443       1.1    bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    444       1.1    bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    445       1.1    bouyer 	 * XXX space," some controllers (at least the United
    446       1.1    bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    447       1.1    bouyer 	 */
    448       1.1    bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    449       1.1    bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    450       1.1    bouyer 
    451       1.1    bouyer 	switch (maptype) {
    452       1.1    bouyer 	case PCI_MAPREG_TYPE_IO:
    453       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    454       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    455       1.1    bouyer 		    &addr, NULL, NULL) == 0);
    456       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    457      1.36        ad 			aprint_verbose(
    458       1.1    bouyer 			    ", but unused (couldn't query registers)");
    459       1.1    bouyer 			break;
    460       1.1    bouyer 		}
    461       1.1    bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    462       1.1    bouyer 		    && addr >= 0x10000) {
    463       1.1    bouyer 			sc->sc_dma_ok = 0;
    464      1.36        ad 			aprint_verbose(
    465       1.1    bouyer 			    ", but unused (registers at unsafe address "
    466       1.1    bouyer 			    "%#lx)", (unsigned long)addr);
    467       1.1    bouyer 			break;
    468       1.1    bouyer 		}
    469       1.1    bouyer 		/* FALLTHROUGH */
    470      1.26     perry 
    471       1.1    bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    472       1.1    bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    473       1.1    bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    474      1.44  jakllsch 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
    475      1.44  jakllsch 		    == 0);
    476       1.1    bouyer 		sc->sc_dmat = pa->pa_dmat;
    477       1.1    bouyer 		if (sc->sc_dma_ok == 0) {
    478      1.36        ad 			aprint_verbose(", but unused (couldn't map registers)");
    479       1.1    bouyer 		} else {
    480       1.1    bouyer 			sc->sc_wdcdev.dma_arg = sc;
    481       1.1    bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    482       1.1    bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    483       1.1    bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    484       1.1    bouyer 		}
    485       1.1    bouyer 
    486      1.38      cube 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    487       1.1    bouyer 		    PCIIDE_OPTIONS_NODMA) {
    488      1.36        ad 			aprint_verbose(
    489       1.1    bouyer 			    ", but unused (forced off by config file)");
    490       1.1    bouyer 			sc->sc_dma_ok = 0;
    491       1.1    bouyer 		}
    492       1.1    bouyer 		break;
    493       1.1    bouyer 
    494       1.1    bouyer 	default:
    495       1.1    bouyer 		sc->sc_dma_ok = 0;
    496      1.36        ad 		aprint_verbose(
    497       1.1    bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    498       1.1    bouyer 	}
    499       1.3      fvdl 
    500      1.12    bouyer 	if (sc->sc_dma_ok == 0)
    501      1.12    bouyer 		return;
    502      1.12    bouyer 
    503       1.3      fvdl 	/*
    504       1.3      fvdl 	 * Set up the default handles for the DMA registers.
    505       1.3      fvdl 	 * Just reserve 32 bits for each handle, unless space
    506       1.3      fvdl 	 * doesn't permit it.
    507       1.3      fvdl 	 */
    508       1.3      fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    509       1.3      fvdl 		pc = &sc->pciide_channels[chan];
    510       1.3      fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    511       1.3      fvdl 			size = 4;
    512       1.3      fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    513       1.3      fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    514       1.3      fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    515       1.3      fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    516       1.3      fvdl 			    &pc->dma_iohs[reg]) != 0) {
    517       1.3      fvdl 				sc->sc_dma_ok = 0;
    518      1.36        ad 				aprint_verbose(", but can't subregion offset %d "
    519       1.3      fvdl 					      "size %lu", reg, (u_long)size);
    520       1.3      fvdl 				return;
    521       1.3      fvdl 			}
    522       1.3      fvdl 		}
    523       1.3      fvdl 	}
    524       1.1    bouyer }
    525      1.33     itohy #endif	/* NATA_DMA */
    526       1.1    bouyer 
    527       1.1    bouyer int
    528      1.39       dsl pciide_compat_intr(void *arg)
    529       1.1    bouyer {
    530       1.1    bouyer 	struct pciide_channel *cp = arg;
    531       1.1    bouyer 
    532       1.1    bouyer #ifdef DIAGNOSTIC
    533       1.1    bouyer 	/* should only be called for a compat channel */
    534       1.1    bouyer 	if (cp->compat == 0)
    535       1.1    bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    536       1.1    bouyer #endif
    537      1.17   thorpej 	return (wdcintr(&cp->ata_channel));
    538       1.1    bouyer }
    539       1.1    bouyer 
    540       1.1    bouyer int
    541      1.39       dsl pciide_pci_intr(void *arg)
    542       1.1    bouyer {
    543       1.1    bouyer 	struct pciide_softc *sc = arg;
    544       1.1    bouyer 	struct pciide_channel *cp;
    545      1.17   thorpej 	struct ata_channel *wdc_cp;
    546       1.1    bouyer 	int i, rv, crv;
    547       1.1    bouyer 
    548       1.1    bouyer 	rv = 0;
    549      1.20   thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    550       1.1    bouyer 		cp = &sc->pciide_channels[i];
    551      1.17   thorpej 		wdc_cp = &cp->ata_channel;
    552       1.1    bouyer 
    553       1.1    bouyer 		/* If a compat channel skip. */
    554       1.1    bouyer 		if (cp->compat)
    555       1.1    bouyer 			continue;
    556       1.1    bouyer 		/* if this channel not waiting for intr, skip */
    557      1.17   thorpej 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    558       1.1    bouyer 			continue;
    559       1.1    bouyer 
    560       1.1    bouyer 		crv = wdcintr(wdc_cp);
    561       1.1    bouyer 		if (crv == 0)
    562       1.1    bouyer 			;		/* leave rv alone */
    563       1.1    bouyer 		else if (crv == 1)
    564       1.1    bouyer 			rv = 1;		/* claim the intr */
    565       1.1    bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    566       1.1    bouyer 			rv = crv;	/* if we've done no better, take it */
    567       1.1    bouyer 	}
    568       1.1    bouyer 	return (rv);
    569       1.1    bouyer }
    570       1.1    bouyer 
    571      1.33     itohy #if NATA_DMA
    572       1.1    bouyer void
    573      1.39       dsl pciide_channel_dma_setup(struct pciide_channel *cp)
    574       1.1    bouyer {
    575      1.21   thorpej 	int drive, s;
    576      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    577       1.1    bouyer 	struct ata_drive_datas *drvp;
    578       1.1    bouyer 
    579      1.57    bouyer 	KASSERT(cp->ata_channel.ch_ndrives != 0);
    580      1.17   thorpej 
    581      1.57    bouyer 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
    582      1.17   thorpej 		drvp = &cp->ata_channel.ch_drive[drive];
    583       1.1    bouyer 		/* If no drive, skip */
    584      1.57    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    585       1.1    bouyer 			continue;
    586       1.1    bouyer 		/* setup DMA if needed */
    587      1.57    bouyer 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    588      1.57    bouyer 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0) ||
    589       1.1    bouyer 		    sc->sc_dma_ok == 0) {
    590      1.21   thorpej 			s = splbio();
    591      1.57    bouyer 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    592      1.21   thorpej 			splx(s);
    593       1.1    bouyer 			continue;
    594       1.1    bouyer 		}
    595      1.17   thorpej 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    596       1.8   thorpej 					   drive) != 0) {
    597       1.1    bouyer 			/* Abort DMA setup */
    598      1.21   thorpej 			s = splbio();
    599      1.57    bouyer 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    600      1.21   thorpej 			splx(s);
    601       1.1    bouyer 			continue;
    602       1.1    bouyer 		}
    603       1.1    bouyer 	}
    604       1.1    bouyer }
    605       1.1    bouyer 
    606      1.24    briggs #define NIDEDMA_TABLES(sc)	\
    607      1.25    briggs 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    608      1.24    briggs 
    609       1.1    bouyer int
    610      1.40       dsl pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    611       1.1    bouyer {
    612      1.44  jakllsch 	int error;
    613       1.1    bouyer 	const bus_size_t dma_table_size =
    614      1.24    briggs 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    615       1.1    bouyer 	struct pciide_dma_maps *dma_maps =
    616       1.1    bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    617       1.1    bouyer 
    618       1.1    bouyer 	/* If table was already allocated, just return */
    619       1.1    bouyer 	if (dma_maps->dma_table)
    620       1.1    bouyer 		return 0;
    621       1.1    bouyer 
    622       1.1    bouyer 	/* Allocate memory for the DMA tables and map it */
    623       1.1    bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    624      1.44  jakllsch 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
    625      1.44  jakllsch 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
    626      1.38      cube 		aprint_error(dmaerrfmt,
    627      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    628      1.38      cube 		    "allocate", drive, error);
    629       1.1    bouyer 		return error;
    630       1.1    bouyer 	}
    631      1.44  jakllsch 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    632      1.44  jakllsch 	    dma_maps->dmamap_table_nseg, dma_table_size,
    633      1.37  christos 	    (void **)&dma_maps->dma_table,
    634       1.1    bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    635      1.38      cube 		aprint_error(dmaerrfmt,
    636      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    637      1.38      cube 		    "map", drive, error);
    638       1.1    bouyer 		return error;
    639       1.1    bouyer 	}
    640      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    641       1.1    bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    642      1.44  jakllsch 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
    643       1.1    bouyer 	/* Create and load table DMA map for this disk */
    644       1.1    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    645       1.1    bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    646       1.1    bouyer 	    &dma_maps->dmamap_table)) != 0) {
    647      1.38      cube 		aprint_error(dmaerrfmt,
    648      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    649      1.38      cube 		    "create", drive, error);
    650       1.1    bouyer 		return error;
    651       1.1    bouyer 	}
    652       1.1    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    653       1.1    bouyer 	    dma_maps->dmamap_table,
    654       1.1    bouyer 	    dma_maps->dma_table,
    655       1.1    bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    656      1.38      cube 		aprint_error(dmaerrfmt,
    657      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    658      1.38      cube 		    "load", drive, error);
    659       1.1    bouyer 		return error;
    660       1.1    bouyer 	}
    661      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    662       1.1    bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    663       1.1    bouyer 	    DEBUG_PROBE);
    664       1.1    bouyer 	/* Create a xfer DMA map for this drive */
    665      1.25    briggs 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    666      1.24    briggs 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    667       1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    668       1.1    bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    669      1.38      cube 		aprint_error(dmaerrfmt,
    670      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    671      1.38      cube 		    "create xfer", drive, error);
    672       1.1    bouyer 		return error;
    673       1.1    bouyer 	}
    674       1.1    bouyer 	return 0;
    675       1.1    bouyer }
    676       1.1    bouyer 
    677      1.44  jakllsch void
    678      1.44  jakllsch pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
    679      1.44  jakllsch {
    680      1.44  jakllsch 	struct pciide_channel *cp;
    681      1.44  jakllsch 	struct pciide_dma_maps *dma_maps;
    682      1.44  jakllsch 
    683      1.44  jakllsch 	cp = &sc->pciide_channels[channel];
    684      1.44  jakllsch 	dma_maps = &cp->dma_maps[drive];
    685      1.44  jakllsch 
    686      1.44  jakllsch 	if (dma_maps->dma_table == NULL)
    687      1.44  jakllsch 		return;
    688      1.44  jakllsch 
    689      1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
    690      1.44  jakllsch 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
    691      1.44  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
    692      1.44  jakllsch 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
    693      1.44  jakllsch 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
    694      1.44  jakllsch 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    695      1.44  jakllsch 	    dma_maps->dmamap_table_nseg);
    696      1.44  jakllsch 
    697      1.44  jakllsch 	dma_maps->dma_table = NULL;
    698      1.44  jakllsch 
    699      1.44  jakllsch 	return;
    700      1.44  jakllsch }
    701      1.44  jakllsch 
    702       1.1    bouyer int
    703      1.61   msaitoh pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive,
    704      1.61   msaitoh     void *databuf, size_t datalen, int flags)
    705       1.1    bouyer {
    706       1.1    bouyer 	int error, seg;
    707       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    708       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    709       1.1    bouyer 
    710       1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    711       1.1    bouyer 	    dma_maps->dmamap_xfer,
    712       1.1    bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    713       1.1    bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    714       1.1    bouyer 	if (error) {
    715      1.38      cube 		aprint_error(dmaerrfmt,
    716      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    717      1.38      cube 		    "load xfer", drive, error);
    718       1.1    bouyer 		return error;
    719       1.1    bouyer 	}
    720       1.1    bouyer 
    721       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    722       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    723       1.1    bouyer 	    (flags & WDC_DMA_READ) ?
    724       1.1    bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    725       1.1    bouyer 
    726       1.1    bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    727       1.1    bouyer #ifdef DIAGNOSTIC
    728       1.1    bouyer 		/* A segment must not cross a 64k boundary */
    729       1.1    bouyer 		{
    730       1.1    bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    731       1.1    bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    732       1.1    bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    733       1.1    bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    734       1.1    bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    735       1.1    bouyer 			    " len 0x%lx not properly aligned\n",
    736       1.1    bouyer 			    seg, phys, len);
    737       1.1    bouyer 			panic("pciide_dma: buf align");
    738       1.1    bouyer 		}
    739       1.1    bouyer 		}
    740       1.1    bouyer #endif
    741       1.1    bouyer 		dma_maps->dma_table[seg].base_addr =
    742       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    743       1.1    bouyer 		dma_maps->dma_table[seg].byte_count =
    744       1.1    bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    745       1.1    bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    746      1.16   thorpej 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    747       1.1    bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    748       1.1    bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    749       1.1    bouyer 
    750       1.1    bouyer 	}
    751       1.1    bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    752       1.1    bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    753       1.1    bouyer 
    754       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    755       1.1    bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    756       1.1    bouyer 	    BUS_DMASYNC_PREWRITE);
    757       1.1    bouyer 
    758       1.1    bouyer #ifdef DIAGNOSTIC
    759       1.1    bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    760      1.22    bouyer 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    761      1.22    bouyer 		    "not properly aligned\n",
    762       1.1    bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    763       1.1    bouyer 		panic("pciide_dma_init: table align");
    764       1.1    bouyer 	}
    765       1.1    bouyer #endif
    766      1.22    bouyer 	/* remember flags */
    767      1.22    bouyer 	dma_maps->dma_flags = flags;
    768      1.22    bouyer 
    769      1.22    bouyer 	return 0;
    770      1.22    bouyer }
    771      1.22    bouyer 
    772      1.22    bouyer int
    773      1.61   msaitoh pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen,
    774      1.61   msaitoh     int flags)
    775      1.22    bouyer {
    776      1.22    bouyer 	struct pciide_softc *sc = v;
    777      1.22    bouyer 	int error;
    778      1.22    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    779      1.22    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    780       1.1    bouyer 
    781      1.22    bouyer 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    782      1.22    bouyer 	    databuf, datalen, flags)) != 0)
    783      1.22    bouyer 		return error;
    784      1.22    bouyer 	/* Maps are ready. Start DMA function */
    785       1.1    bouyer 	/* Clear status bits */
    786       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    787       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    788       1.1    bouyer 	/* Write table addr */
    789       1.3      fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    790       1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    791       1.1    bouyer 	/* set read/write */
    792       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    793       1.5   thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    794       1.1    bouyer 	return 0;
    795       1.1    bouyer }
    796       1.1    bouyer 
    797       1.1    bouyer void
    798      1.35  christos pciide_dma_start(void *v, int channel, int drive)
    799       1.1    bouyer {
    800       1.1    bouyer 	struct pciide_softc *sc = v;
    801       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    802       1.1    bouyer 
    803      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    804       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    805       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    806       1.3      fvdl 		| IDEDMA_CMD_START);
    807       1.1    bouyer }
    808       1.1    bouyer 
    809       1.1    bouyer int
    810      1.40       dsl pciide_dma_finish(void *v, int channel, int drive, int force)
    811       1.1    bouyer {
    812       1.1    bouyer 	struct pciide_softc *sc = v;
    813       1.1    bouyer 	u_int8_t status;
    814       1.1    bouyer 	int error = 0;
    815       1.3      fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    816       1.3      fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    817       1.1    bouyer 
    818       1.3      fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    819      1.16   thorpej 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    820       1.1    bouyer 	    DEBUG_XFERS);
    821       1.1    bouyer 
    822      1.14    bouyer 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    823       1.1    bouyer 		return WDC_DMAST_NOIRQ;
    824       1.1    bouyer 
    825       1.1    bouyer 	/* stop DMA channel */
    826       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    827       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    828       1.3      fvdl 		& ~IDEDMA_CMD_START);
    829       1.1    bouyer 
    830       1.1    bouyer 	/* Unload the map of the data buffer */
    831       1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    832       1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    833       1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    834       1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    835       1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    836       1.1    bouyer 
    837      1.14    bouyer 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    838      1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    839      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    840      1.38      cube 		    drive, status);
    841       1.1    bouyer 		error |= WDC_DMAST_ERR;
    842       1.1    bouyer 	}
    843       1.1    bouyer 
    844      1.14    bouyer 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    845      1.38      cube 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    846      1.38      cube 		    "interrupt, status=0x%x\n",
    847      1.38      cube 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    848      1.20   thorpej 		    channel, drive, status);
    849       1.1    bouyer 		error |= WDC_DMAST_NOIRQ;
    850       1.1    bouyer 	}
    851       1.1    bouyer 
    852      1.14    bouyer 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    853       1.1    bouyer 		/* data underrun, may be a valid condition for ATAPI */
    854       1.1    bouyer 		error |= WDC_DMAST_UNDER;
    855       1.1    bouyer 	}
    856       1.1    bouyer 	return error;
    857       1.1    bouyer }
    858       1.1    bouyer 
    859       1.1    bouyer void
    860      1.39       dsl pciide_irqack(struct ata_channel *chp)
    861       1.1    bouyer {
    862      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    863      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    864       1.1    bouyer 
    865       1.1    bouyer 	/* clear status bits in IDE DMA registers */
    866       1.3      fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    867       1.3      fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    868       1.1    bouyer }
    869      1.33     itohy #endif	/* NATA_DMA */
    870       1.1    bouyer 
    871       1.1    bouyer /* some common code used by several chip_map */
    872       1.1    bouyer int
    873      1.39       dsl pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    874       1.1    bouyer {
    875       1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    876      1.17   thorpej 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    877       1.1    bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    878      1.17   thorpej 	cp->ata_channel.ch_channel = channel;
    879      1.20   thorpej 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    880      1.17   thorpej 	cp->ata_channel.ch_queue =
    881      1.59      matt 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT|M_ZERO);
    882      1.17   thorpej 	if (cp->ata_channel.ch_queue == NULL) {
    883       1.1    bouyer 		aprint_error("%s %s channel: "
    884       1.1    bouyer 		    "can't allocate memory for command queue",
    885      1.38      cube 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    886       1.1    bouyer 		return 0;
    887       1.1    bouyer 	}
    888      1.38      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    889      1.38      cube 	    "%s channel %s to %s mode\n", cp->name,
    890       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    891       1.1    bouyer 	    "configured" : "wired",
    892       1.1    bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    893       1.1    bouyer 	    "native-PCI" : "compatibility");
    894       1.1    bouyer 	return 1;
    895       1.1    bouyer }
    896       1.1    bouyer 
    897       1.1    bouyer /* some common code used by several chip channel_map */
    898       1.1    bouyer void
    899      1.61   msaitoh pciide_mapchan(const struct pci_attach_args *pa, struct pciide_channel *cp,
    900      1.44  jakllsch 	pcireg_t interface, int (*pci_intr)(void *))
    901       1.1    bouyer {
    902      1.17   thorpej 	struct ata_channel *wdc_cp = &cp->ata_channel;
    903       1.1    bouyer 
    904       1.8   thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    905      1.44  jakllsch 		pciide_mapregs_native(pa, cp, pci_intr);
    906      1.13    bouyer 	else {
    907      1.44  jakllsch 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    908      1.17   thorpej 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    909      1.13    bouyer 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    910      1.13    bouyer 	}
    911       1.1    bouyer 	wdcattach(wdc_cp);
    912       1.1    bouyer }
    913       1.1    bouyer 
    914       1.1    bouyer /*
    915       1.1    bouyer  * generic code to map the compat intr.
    916       1.1    bouyer  */
    917       1.1    bouyer void
    918      1.61   msaitoh pciide_map_compat_intr(const struct pci_attach_args *pa,
    919      1.61   msaitoh     struct pciide_channel *cp, int compatchan)
    920       1.1    bouyer {
    921      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    922       1.1    bouyer 
    923       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    924      1.20   thorpej 	cp->ih =
    925      1.38      cube 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    926      1.20   thorpej 	   pa, compatchan, pciide_compat_intr, cp);
    927       1.1    bouyer 	if (cp->ih == NULL) {
    928       1.1    bouyer #endif
    929      1.38      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    930      1.38      cube 		    "no compatibility interrupt for use by %s "
    931      1.38      cube 		    "channel\n", cp->name);
    932      1.17   thorpej 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    933       1.1    bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    934       1.1    bouyer 	}
    935       1.1    bouyer #endif
    936       1.1    bouyer }
    937       1.1    bouyer 
    938       1.1    bouyer void
    939      1.61   msaitoh pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp,
    940      1.61   msaitoh     int compatchan)
    941      1.46  jakllsch {
    942      1.46  jakllsch #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    943      1.46  jakllsch 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    944      1.46  jakllsch 
    945      1.46  jakllsch 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
    946      1.46  jakllsch 	    sc->sc_pc, compatchan, cp->ih);
    947      1.46  jakllsch #endif
    948      1.46  jakllsch }
    949      1.46  jakllsch 
    950      1.46  jakllsch void
    951      1.49    dyoung default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    952       1.1    bouyer {
    953       1.1    bouyer 	struct pciide_channel *cp;
    954       1.1    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    955       1.1    bouyer 	pcireg_t csr;
    956      1.33     itohy 	int channel;
    957      1.33     itohy #if NATA_DMA
    958      1.33     itohy 	int drive;
    959       1.1    bouyer 	u_int8_t idedma_ctl;
    960      1.33     itohy #endif
    961      1.27  christos 	const char *failreason;
    962      1.17   thorpej 	struct wdc_regs *wdr;
    963       1.1    bouyer 
    964       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    965       1.1    bouyer 		return;
    966       1.1    bouyer 
    967       1.1    bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    968      1.33     itohy #if NATA_DMA
    969      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    970      1.38      cube 		    "bus-master DMA support present");
    971       1.1    bouyer 		if (sc->sc_pp == &default_product_desc &&
    972      1.38      cube 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    973       1.1    bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    974      1.36        ad 			aprint_verbose(", but unused (no driver support)");
    975       1.1    bouyer 			sc->sc_dma_ok = 0;
    976       1.1    bouyer 		} else {
    977       1.1    bouyer 			pciide_mapreg_dma(sc, pa);
    978       1.1    bouyer 			if (sc->sc_dma_ok != 0)
    979      1.36        ad 				aprint_verbose(", used without full driver "
    980       1.1    bouyer 				    "support");
    981       1.1    bouyer 		}
    982      1.33     itohy #else
    983      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    984      1.38      cube 		    "bus-master DMA support present, but unused (no driver "
    985      1.38      cube 		    "support)");
    986      1.33     itohy #endif	/* NATA_DMA */
    987       1.1    bouyer 	} else {
    988      1.38      cube 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    989      1.38      cube 		    "hardware does not support DMA");
    990      1.33     itohy #if NATA_DMA
    991       1.1    bouyer 		sc->sc_dma_ok = 0;
    992      1.33     itohy #endif
    993       1.1    bouyer 	}
    994      1.36        ad 	aprint_verbose("\n");
    995      1.33     itohy #if NATA_DMA
    996       1.1    bouyer 	if (sc->sc_dma_ok) {
    997      1.20   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    998       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    999       1.1    bouyer 	}
   1000      1.33     itohy #endif
   1001      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
   1002      1.33     itohy #if NATA_DMA
   1003      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
   1004      1.33     itohy #endif
   1005       1.1    bouyer 
   1006      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
   1007      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
   1008      1.20   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
   1009      1.57    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
   1010       1.1    bouyer 
   1011      1.17   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
   1012      1.17   thorpej 
   1013      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1014      1.20   thorpej 	     channel++) {
   1015       1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1016       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
   1017       1.1    bouyer 			continue;
   1018      1.19   thorpej 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
   1019      1.10    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
   1020      1.44  jakllsch 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
   1021      1.10    bouyer 		else
   1022      1.10    bouyer 			pciide_mapregs_compat(pa, cp,
   1023      1.44  jakllsch 			    cp->ata_channel.ch_channel);
   1024      1.17   thorpej 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
   1025       1.1    bouyer 			continue;
   1026       1.1    bouyer 		/*
   1027       1.1    bouyer 		 * Check to see if something appears to be there.
   1028       1.1    bouyer 		 */
   1029       1.1    bouyer 		failreason = NULL;
   1030       1.1    bouyer 		/*
   1031       1.1    bouyer 		 * In native mode, always enable the controller. It's
   1032       1.1    bouyer 		 * not possible to have an ISA board using the same address
   1033       1.1    bouyer 		 * anyway.
   1034       1.1    bouyer 		 */
   1035      1.13    bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1036      1.17   thorpej 			wdcattach(&cp->ata_channel);
   1037      1.13    bouyer 			continue;
   1038      1.13    bouyer 		}
   1039      1.17   thorpej 		if (!wdcprobe(&cp->ata_channel)) {
   1040       1.1    bouyer 			failreason = "not responding; disabled or no drives?";
   1041       1.1    bouyer 			goto next;
   1042       1.1    bouyer 		}
   1043       1.1    bouyer 		/*
   1044       1.1    bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
   1045       1.1    bouyer 		 * channel by trying to access the channel again while the
   1046       1.1    bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
   1047       1.1    bouyer 		 * channel no longer appears to be there, it belongs to
   1048       1.1    bouyer 		 * this controller.)  YUCK!
   1049       1.1    bouyer 		 */
   1050       1.1    bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1051       1.1    bouyer 		    PCI_COMMAND_STATUS_REG);
   1052       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1053       1.1    bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1054      1.17   thorpej 		if (wdcprobe(&cp->ata_channel))
   1055       1.1    bouyer 			failreason = "other hardware responding at addresses";
   1056       1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1057       1.1    bouyer 		    PCI_COMMAND_STATUS_REG, csr);
   1058       1.1    bouyer next:
   1059       1.1    bouyer 		if (failreason) {
   1060      1.38      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1061      1.38      cube 			    "%s channel ignored (%s)\n", cp->name, failreason);
   1062      1.17   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
   1063      1.17   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
   1064      1.44  jakllsch 			    wdr->cmd_ios);
   1065      1.44  jakllsch 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
   1066      1.44  jakllsch 			    wdr->ctl_ios);
   1067      1.10    bouyer 		} else {
   1068      1.13    bouyer 			pciide_map_compat_intr(pa, cp,
   1069      1.17   thorpej 			    cp->ata_channel.ch_channel);
   1070      1.17   thorpej 			wdcattach(&cp->ata_channel);
   1071       1.1    bouyer 		}
   1072       1.1    bouyer 	}
   1073       1.1    bouyer 
   1074      1.33     itohy #if NATA_DMA
   1075       1.1    bouyer 	if (sc->sc_dma_ok == 0)
   1076       1.1    bouyer 		return;
   1077       1.1    bouyer 
   1078       1.1    bouyer 	/* Allocate DMA maps */
   1079      1.20   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1080      1.20   thorpej 	     channel++) {
   1081       1.1    bouyer 		idedma_ctl = 0;
   1082       1.1    bouyer 		cp = &sc->pciide_channels[channel];
   1083      1.57    bouyer 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
   1084      1.29    bouyer 			/*
   1085      1.29    bouyer 			 * we have not probed the drives yet, allocate
   1086      1.29    bouyer 			 * ressources for all of them.
   1087      1.29    bouyer 			 */
   1088       1.1    bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1089       1.1    bouyer 				/* Abort DMA setup */
   1090       1.1    bouyer 				aprint_error(
   1091       1.1    bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
   1092       1.1    bouyer 				    "using PIO transfers\n",
   1093      1.38      cube 				    device_xname(
   1094      1.38      cube 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1095       1.1    bouyer 				    channel, drive);
   1096      1.29    bouyer 				sc->sc_dma_ok = 0;
   1097      1.29    bouyer 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1098      1.29    bouyer 				sc->sc_wdcdev.irqack = NULL;
   1099      1.29    bouyer 				break;
   1100       1.1    bouyer 			}
   1101       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1102       1.1    bouyer 		}
   1103       1.1    bouyer 		if (idedma_ctl != 0) {
   1104       1.1    bouyer 			/* Add software bits in status register */
   1105       1.3      fvdl 			bus_space_write_1(sc->sc_dma_iot,
   1106       1.3      fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1107       1.1    bouyer 		}
   1108       1.1    bouyer 	}
   1109      1.33     itohy #endif	/* NATA_DMA */
   1110       1.1    bouyer }
   1111       1.1    bouyer 
   1112       1.1    bouyer void
   1113      1.39       dsl sata_setup_channel(struct ata_channel *chp)
   1114       1.1    bouyer {
   1115      1.33     itohy #if NATA_DMA
   1116       1.1    bouyer 	struct ata_drive_datas *drvp;
   1117      1.34     itohy 	int drive;
   1118      1.34     itohy #if NATA_UDMA
   1119      1.34     itohy 	int s;
   1120      1.34     itohy #endif
   1121       1.1    bouyer 	u_int32_t idedma_ctl;
   1122      1.19   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1123      1.19   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1124       1.1    bouyer 
   1125       1.1    bouyer 	/* setup DMA if needed */
   1126       1.1    bouyer 	pciide_channel_dma_setup(cp);
   1127       1.1    bouyer 
   1128       1.1    bouyer 	idedma_ctl = 0;
   1129       1.1    bouyer 
   1130      1.57    bouyer 	KASSERT(cp->ata_channel.ch_ndrives != 0);
   1131      1.57    bouyer 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
   1132       1.1    bouyer 		drvp = &chp->ch_drive[drive];
   1133       1.1    bouyer 		/* If no drive, skip */
   1134      1.57    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
   1135       1.1    bouyer 			continue;
   1136      1.33     itohy #if NATA_UDMA
   1137      1.57    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
   1138       1.1    bouyer 			/* use Ultra/DMA */
   1139      1.21   thorpej 			s = splbio();
   1140      1.57    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
   1141      1.21   thorpej 			splx(s);
   1142       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1143      1.33     itohy 		} else
   1144      1.33     itohy #endif	/* NATA_UDMA */
   1145      1.57    bouyer 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
   1146       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1147       1.1    bouyer 		}
   1148       1.1    bouyer 	}
   1149       1.1    bouyer 
   1150       1.1    bouyer 	/*
   1151       1.1    bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1152       1.1    bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1153       1.1    bouyer 	 * command).
   1154       1.1    bouyer 	 */
   1155       1.1    bouyer 	if (idedma_ctl != 0) {
   1156       1.1    bouyer 		/* Add software bits in status register */
   1157       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1158       1.1    bouyer 		    idedma_ctl);
   1159       1.1    bouyer 	}
   1160      1.33     itohy #endif	/* NATA_DMA */
   1161       1.1    bouyer }
   1162