Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.8.2.1
      1  1.8.2.1      jdc /*	$NetBSD: pciide_common.c,v 1.8.2.1 2004/05/09 08:34:54 jdc Exp $	*/
      2      1.1   bouyer 
      3      1.1   bouyer 
      4      1.1   bouyer /*
      5      1.1   bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6      1.1   bouyer  *
      7      1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      8      1.1   bouyer  * modification, are permitted provided that the following conditions
      9      1.1   bouyer  * are met:
     10      1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     11      1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     12      1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     14      1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     15      1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     16      1.1   bouyer  *    must display the following acknowledgement:
     17      1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     18      1.1   bouyer  * 4. Neither the name of the University nor the names of its contributors
     19      1.1   bouyer  *    may be used to endorse or promote products derived from this software
     20      1.1   bouyer  *    without specific prior written permission.
     21      1.1   bouyer  *
     22      1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23      1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26      1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27      1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28      1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29      1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30      1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31      1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32      1.1   bouyer  *
     33      1.1   bouyer  */
     34      1.1   bouyer 
     35      1.1   bouyer 
     36      1.1   bouyer /*
     37      1.1   bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38      1.1   bouyer  *
     39      1.1   bouyer  * Redistribution and use in source and binary forms, with or without
     40      1.1   bouyer  * modification, are permitted provided that the following conditions
     41      1.1   bouyer  * are met:
     42      1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     43      1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     44      1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45      1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     46      1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     47      1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     48      1.1   bouyer  *    must display the following acknowledgement:
     49      1.1   bouyer  *      This product includes software developed by Christopher G. Demetriou
     50      1.1   bouyer  *	for the NetBSD Project.
     51      1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     52      1.1   bouyer  *    derived from this software without specific prior written permission
     53      1.1   bouyer  *
     54      1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55      1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56      1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57      1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58      1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59      1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60      1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61      1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62      1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63      1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64      1.1   bouyer  */
     65      1.1   bouyer 
     66      1.1   bouyer /*
     67      1.1   bouyer  * PCI IDE controller driver.
     68      1.1   bouyer  *
     69      1.1   bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70      1.1   bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     71      1.1   bouyer  *
     72      1.1   bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73      1.1   bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74      1.1   bouyer  * 5/16/94" from the PCI SIG.
     75      1.1   bouyer  *
     76      1.1   bouyer  */
     77      1.1   bouyer 
     78      1.1   bouyer #include <sys/cdefs.h>
     79  1.8.2.1      jdc __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.8.2.1 2004/05/09 08:34:54 jdc Exp $");
     80      1.1   bouyer 
     81      1.1   bouyer #include <sys/param.h>
     82      1.1   bouyer #include <sys/malloc.h>
     83      1.1   bouyer 
     84      1.1   bouyer #include <uvm/uvm_extern.h>
     85      1.1   bouyer 
     86      1.1   bouyer #include <dev/pci/pcireg.h>
     87      1.1   bouyer #include <dev/pci/pcivar.h>
     88      1.1   bouyer #include <dev/pci/pcidevs.h>
     89      1.1   bouyer #include <dev/pci/pciidereg.h>
     90      1.1   bouyer #include <dev/pci/pciidevar.h>
     91      1.1   bouyer 
     92      1.3     fvdl #include <dev/ic/wdcreg.h>
     93      1.3     fvdl 
     94      1.1   bouyer #ifdef WDCDEBUG
     95      1.1   bouyer int wdcdebug_pciide_mask = 0;
     96      1.1   bouyer #endif
     97      1.1   bouyer 
     98      1.1   bouyer static const char dmaerrfmt[] =
     99      1.1   bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    100      1.1   bouyer 
    101      1.1   bouyer /* Default product description for devices not known from this controller */
    102      1.1   bouyer const struct pciide_product_desc default_product_desc = {
    103      1.1   bouyer 	0,
    104      1.1   bouyer 	0,
    105      1.1   bouyer 	"Generic PCI IDE controller",
    106      1.1   bouyer 	default_chip_map,
    107      1.1   bouyer };
    108      1.1   bouyer 
    109      1.1   bouyer const struct pciide_product_desc *
    110      1.1   bouyer pciide_lookup_product(id, pp)
    111      1.1   bouyer 	pcireg_t id;
    112      1.1   bouyer 	const struct pciide_product_desc *pp;
    113      1.1   bouyer {
    114      1.1   bouyer 	for (; pp->chip_map != NULL; pp++)
    115      1.1   bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    116      1.1   bouyer 			break;
    117      1.1   bouyer 
    118      1.1   bouyer 	if (pp->chip_map == NULL)
    119      1.1   bouyer 		return NULL;
    120      1.1   bouyer 	return pp;
    121      1.1   bouyer }
    122      1.1   bouyer 
    123      1.1   bouyer void
    124      1.1   bouyer pciide_common_attach(sc, pa, pp)
    125      1.1   bouyer 	struct pciide_softc *sc;
    126      1.1   bouyer 	struct pci_attach_args *pa;
    127      1.1   bouyer 	const struct pciide_product_desc *pp;
    128      1.1   bouyer {
    129      1.1   bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    130      1.1   bouyer 	pcitag_t tag = pa->pa_tag;
    131      1.1   bouyer 	pcireg_t csr;
    132      1.1   bouyer 	char devinfo[256];
    133      1.1   bouyer 	const char *displaydev;
    134      1.1   bouyer 
    135      1.1   bouyer 	aprint_naive(": disk controller\n");
    136      1.1   bouyer 	aprint_normal("\n");
    137      1.1   bouyer 
    138      1.1   bouyer 	sc->sc_pci_id = pa->pa_id;
    139      1.1   bouyer 	if (pp == NULL) {
    140      1.1   bouyer 		/* should only happen for generic pciide devices */
    141      1.1   bouyer 		sc->sc_pp = &default_product_desc;
    142      1.1   bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    143      1.1   bouyer 		displaydev = devinfo;
    144      1.1   bouyer 	} else {
    145      1.1   bouyer 		sc->sc_pp = pp;
    146      1.1   bouyer 		displaydev = sc->sc_pp->ide_name;
    147      1.1   bouyer 	}
    148      1.1   bouyer 
    149      1.1   bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    150      1.1   bouyer 	if (displaydev)
    151      1.1   bouyer 		aprint_normal("%s: %s (rev. 0x%02x)\n",
    152      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, displaydev,
    153      1.1   bouyer 		    PCI_REVISION(pa->pa_class));
    154      1.1   bouyer 
    155      1.1   bouyer 	sc->sc_pc = pa->pa_pc;
    156      1.1   bouyer 	sc->sc_tag = pa->pa_tag;
    157      1.1   bouyer 
    158      1.1   bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    159      1.1   bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    160      1.1   bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    161      1.1   bouyer 
    162      1.1   bouyer #ifdef WDCDEBUG
    163      1.1   bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    164      1.1   bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    165      1.1   bouyer #endif
    166      1.1   bouyer 	sc->sc_pp->chip_map(sc, pa);
    167      1.1   bouyer 
    168      1.1   bouyer 	if (sc->sc_dma_ok) {
    169      1.1   bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    170      1.1   bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    171      1.1   bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    172      1.1   bouyer 	}
    173      1.1   bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    174      1.1   bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    175      1.1   bouyer }
    176      1.1   bouyer 
    177      1.1   bouyer /* tell whether the chip is enabled or not */
    178      1.1   bouyer int
    179      1.1   bouyer pciide_chipen(sc, pa)
    180      1.1   bouyer 	struct pciide_softc *sc;
    181      1.1   bouyer 	struct pci_attach_args *pa;
    182      1.1   bouyer {
    183      1.1   bouyer 	pcireg_t csr;
    184      1.1   bouyer 
    185      1.1   bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    186      1.1   bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    187      1.1   bouyer 		    PCI_COMMAND_STATUS_REG);
    188      1.1   bouyer 		aprint_normal("%s: device disabled (at %s)\n",
    189      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
    190      1.1   bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    191      1.1   bouyer 		   "device" : "bridge");
    192      1.1   bouyer 		return 0;
    193      1.1   bouyer 	}
    194      1.1   bouyer 	return 1;
    195      1.1   bouyer }
    196      1.1   bouyer 
    197      1.1   bouyer void
    198      1.1   bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    199      1.1   bouyer 	struct pci_attach_args *pa;
    200      1.1   bouyer 	struct pciide_channel *cp;
    201      1.1   bouyer 	int compatchan;
    202      1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    203      1.1   bouyer {
    204      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    205      1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    206      1.3     fvdl 	int i;
    207      1.1   bouyer 
    208      1.1   bouyer 	cp->compat = 1;
    209      1.1   bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    210      1.1   bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    211      1.1   bouyer 
    212      1.1   bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    213      1.1   bouyer 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    214      1.3     fvdl 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_baseioh) != 0) {
    215      1.1   bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    216      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    217      1.1   bouyer 		goto bad;
    218      1.1   bouyer 	}
    219      1.1   bouyer 
    220      1.1   bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    221      1.1   bouyer 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    222      1.1   bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    223      1.1   bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    224      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    225      1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    226      1.1   bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    227      1.1   bouyer 		goto bad;
    228      1.1   bouyer 	}
    229      1.1   bouyer 
    230      1.3     fvdl 	for (i = 0; i < WDC_NREG; i++) {
    231      1.3     fvdl 		if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
    232      1.3     fvdl 		    i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
    233      1.3     fvdl 			aprint_error("%s: couldn't subregion %s channel "
    234      1.3     fvdl 				     "cmd regs\n",
    235      1.3     fvdl 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    236      1.3     fvdl 			goto bad;
    237      1.3     fvdl 		}
    238      1.3     fvdl 	}
    239      1.1   bouyer 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    240      1.3     fvdl 	wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
    241      1.1   bouyer 	pciide_map_compat_intr(pa, cp, compatchan);
    242      1.1   bouyer 	return;
    243      1.1   bouyer 
    244      1.1   bouyer bad:
    245      1.1   bouyer 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    246      1.1   bouyer 	return;
    247      1.1   bouyer }
    248      1.1   bouyer 
    249      1.1   bouyer void
    250      1.1   bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    251      1.1   bouyer 	struct pci_attach_args * pa;
    252      1.1   bouyer 	struct pciide_channel *cp;
    253      1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    254      1.1   bouyer 	int (*pci_intr) __P((void *));
    255      1.1   bouyer {
    256      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    257      1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    258      1.1   bouyer 	const char *intrstr;
    259      1.1   bouyer 	pci_intr_handle_t intrhandle;
    260      1.3     fvdl 	int i;
    261      1.1   bouyer 
    262      1.1   bouyer 	cp->compat = 0;
    263      1.1   bouyer 
    264      1.1   bouyer 	if (sc->sc_pci_ih == NULL) {
    265      1.1   bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    266      1.1   bouyer 			aprint_error("%s: couldn't map native-PCI interrupt\n",
    267      1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    268      1.1   bouyer 			goto bad;
    269      1.1   bouyer 		}
    270      1.1   bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    271      1.1   bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    272      1.1   bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    273      1.1   bouyer 		if (sc->sc_pci_ih != NULL) {
    274      1.1   bouyer 			aprint_normal("%s: using %s for native-PCI interrupt\n",
    275      1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    276      1.1   bouyer 			    intrstr ? intrstr : "unknown interrupt");
    277      1.1   bouyer 		} else {
    278      1.1   bouyer 			aprint_error(
    279      1.1   bouyer 			    "%s: couldn't establish native-PCI interrupt",
    280      1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    281      1.1   bouyer 			if (intrstr != NULL)
    282      1.1   bouyer 				aprint_normal(" at %s", intrstr);
    283      1.1   bouyer 			aprint_normal("\n");
    284      1.1   bouyer 			goto bad;
    285      1.1   bouyer 		}
    286      1.1   bouyer 	}
    287      1.1   bouyer 	cp->ih = sc->sc_pci_ih;
    288      1.8  thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    289      1.1   bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    290      1.3     fvdl 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_baseioh, NULL, cmdsizep) != 0) {
    291      1.1   bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    292      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    293      1.1   bouyer 		goto bad;
    294      1.1   bouyer 	}
    295      1.1   bouyer 
    296      1.8  thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    297      1.1   bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    298      1.1   bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    299      1.1   bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    300      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    301      1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    302      1.3     fvdl 		    *cmdsizep);
    303      1.1   bouyer 		goto bad;
    304      1.1   bouyer 	}
    305      1.1   bouyer 	/*
    306      1.1   bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    307      1.1   bouyer 	 * register, the control register is at offset 2. Pass the generic
    308      1.1   bouyer 	 * code a handle for only one byte at the right offset.
    309      1.1   bouyer 	 */
    310      1.1   bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    311      1.1   bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    312      1.1   bouyer 		aprint_error("%s: unable to subregion %s channel ctl regs\n",
    313      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    314      1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    315      1.3     fvdl 		     *cmdsizep);
    316      1.1   bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    317      1.1   bouyer 		goto bad;
    318      1.1   bouyer 	}
    319      1.1   bouyer 
    320      1.3     fvdl 	for (i = 0; i < WDC_NREG; i++) {
    321      1.3     fvdl 		if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
    322      1.3     fvdl 		    i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
    323      1.3     fvdl 			aprint_error("%s: couldn't subregion %s channel "
    324      1.3     fvdl 				     "cmd regs\n",
    325      1.3     fvdl 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    326      1.3     fvdl 			goto bad;
    327      1.3     fvdl 		}
    328      1.3     fvdl 	}
    329      1.1   bouyer 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    330      1.3     fvdl 	wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
    331      1.1   bouyer 	return;
    332      1.1   bouyer 
    333      1.1   bouyer bad:
    334      1.1   bouyer 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    335      1.1   bouyer 	return;
    336      1.1   bouyer }
    337      1.1   bouyer 
    338      1.1   bouyer void
    339      1.1   bouyer pciide_mapreg_dma(sc, pa)
    340      1.1   bouyer 	struct pciide_softc *sc;
    341      1.1   bouyer 	struct pci_attach_args *pa;
    342      1.1   bouyer {
    343      1.1   bouyer 	pcireg_t maptype;
    344      1.1   bouyer 	bus_addr_t addr;
    345      1.3     fvdl 	struct pciide_channel *pc;
    346      1.3     fvdl 	int reg, chan;
    347      1.3     fvdl 	bus_size_t size;
    348      1.1   bouyer 
    349      1.1   bouyer 	/*
    350      1.1   bouyer 	 * Map DMA registers
    351      1.1   bouyer 	 *
    352      1.1   bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    353      1.1   bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    354      1.1   bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    355      1.1   bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    356      1.1   bouyer 	 * non-zero if the interface supports DMA and the registers
    357      1.1   bouyer 	 * could be mapped.
    358      1.1   bouyer 	 *
    359      1.1   bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    360      1.1   bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    361      1.1   bouyer 	 * XXX space," some controllers (at least the United
    362      1.1   bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    363      1.1   bouyer 	 */
    364      1.1   bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    365      1.1   bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    366      1.1   bouyer 
    367      1.1   bouyer 	switch (maptype) {
    368      1.1   bouyer 	case PCI_MAPREG_TYPE_IO:
    369      1.1   bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    370      1.1   bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    371      1.1   bouyer 		    &addr, NULL, NULL) == 0);
    372      1.1   bouyer 		if (sc->sc_dma_ok == 0) {
    373      1.1   bouyer 			aprint_normal(
    374      1.1   bouyer 			    ", but unused (couldn't query registers)");
    375      1.1   bouyer 			break;
    376      1.1   bouyer 		}
    377      1.1   bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    378      1.1   bouyer 		    && addr >= 0x10000) {
    379      1.1   bouyer 			sc->sc_dma_ok = 0;
    380      1.1   bouyer 			aprint_normal(
    381      1.1   bouyer 			    ", but unused (registers at unsafe address "
    382      1.1   bouyer 			    "%#lx)", (unsigned long)addr);
    383      1.1   bouyer 			break;
    384      1.1   bouyer 		}
    385      1.1   bouyer 		/* FALLTHROUGH */
    386      1.1   bouyer 
    387      1.1   bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    388      1.1   bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    389      1.1   bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    390      1.1   bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    391      1.1   bouyer 		sc->sc_dmat = pa->pa_dmat;
    392      1.1   bouyer 		if (sc->sc_dma_ok == 0) {
    393      1.1   bouyer 			aprint_normal(", but unused (couldn't map registers)");
    394      1.1   bouyer 		} else {
    395      1.1   bouyer 			sc->sc_wdcdev.dma_arg = sc;
    396      1.1   bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    397      1.1   bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    398      1.1   bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    399      1.1   bouyer 		}
    400      1.1   bouyer 
    401      1.1   bouyer 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    402      1.1   bouyer 		    PCIIDE_OPTIONS_NODMA) {
    403      1.1   bouyer 			aprint_normal(
    404      1.1   bouyer 			    ", but unused (forced off by config file)");
    405      1.1   bouyer 			sc->sc_dma_ok = 0;
    406      1.1   bouyer 		}
    407      1.1   bouyer 		break;
    408      1.1   bouyer 
    409      1.1   bouyer 	default:
    410      1.1   bouyer 		sc->sc_dma_ok = 0;
    411      1.1   bouyer 		aprint_normal(
    412      1.1   bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    413      1.1   bouyer 	}
    414      1.3     fvdl 
    415      1.3     fvdl 	/*
    416      1.3     fvdl 	 * Set up the default handles for the DMA registers.
    417      1.3     fvdl 	 * Just reserve 32 bits for each handle, unless space
    418      1.3     fvdl 	 * doesn't permit it.
    419      1.3     fvdl 	 */
    420      1.3     fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    421      1.3     fvdl 		pc = &sc->pciide_channels[chan];
    422      1.3     fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    423      1.3     fvdl 			size = 4;
    424      1.3     fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    425      1.3     fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    426      1.3     fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    427      1.3     fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    428      1.3     fvdl 			    &pc->dma_iohs[reg]) != 0) {
    429      1.3     fvdl 				sc->sc_dma_ok = 0;
    430      1.3     fvdl 				aprint_normal(", but can't subregion offset %d "
    431      1.3     fvdl 					      "size %lu", reg, (u_long)size);
    432      1.3     fvdl 				return;
    433      1.3     fvdl 			}
    434      1.3     fvdl 		}
    435      1.3     fvdl 	}
    436      1.1   bouyer }
    437      1.1   bouyer 
    438      1.1   bouyer int
    439      1.1   bouyer pciide_compat_intr(arg)
    440      1.1   bouyer 	void *arg;
    441      1.1   bouyer {
    442      1.1   bouyer 	struct pciide_channel *cp = arg;
    443      1.1   bouyer 
    444      1.1   bouyer #ifdef DIAGNOSTIC
    445      1.1   bouyer 	/* should only be called for a compat channel */
    446      1.1   bouyer 	if (cp->compat == 0)
    447      1.1   bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    448      1.1   bouyer #endif
    449      1.1   bouyer 	return (wdcintr(&cp->wdc_channel));
    450      1.1   bouyer }
    451      1.1   bouyer 
    452      1.1   bouyer int
    453      1.1   bouyer pciide_pci_intr(arg)
    454      1.1   bouyer 	void *arg;
    455      1.1   bouyer {
    456      1.1   bouyer 	struct pciide_softc *sc = arg;
    457      1.1   bouyer 	struct pciide_channel *cp;
    458      1.7  thorpej 	struct wdc_channel *wdc_cp;
    459      1.1   bouyer 	int i, rv, crv;
    460      1.1   bouyer 
    461      1.1   bouyer 	rv = 0;
    462      1.1   bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    463      1.1   bouyer 		cp = &sc->pciide_channels[i];
    464      1.1   bouyer 		wdc_cp = &cp->wdc_channel;
    465      1.1   bouyer 
    466      1.1   bouyer 		/* If a compat channel skip. */
    467      1.1   bouyer 		if (cp->compat)
    468      1.1   bouyer 			continue;
    469      1.1   bouyer 		/* if this channel not waiting for intr, skip */
    470      1.1   bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    471      1.1   bouyer 			continue;
    472      1.1   bouyer 
    473      1.1   bouyer 		crv = wdcintr(wdc_cp);
    474      1.1   bouyer 		if (crv == 0)
    475      1.1   bouyer 			;		/* leave rv alone */
    476      1.1   bouyer 		else if (crv == 1)
    477      1.1   bouyer 			rv = 1;		/* claim the intr */
    478      1.1   bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    479      1.1   bouyer 			rv = crv;	/* if we've done no better, take it */
    480      1.1   bouyer 	}
    481      1.1   bouyer 	return (rv);
    482      1.1   bouyer }
    483      1.1   bouyer 
    484      1.1   bouyer void
    485      1.1   bouyer pciide_channel_dma_setup(cp)
    486      1.1   bouyer 	struct pciide_channel *cp;
    487      1.1   bouyer {
    488      1.1   bouyer 	int drive;
    489      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    490      1.1   bouyer 	struct ata_drive_datas *drvp;
    491      1.1   bouyer 
    492      1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    493      1.1   bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    494      1.1   bouyer 		/* If no drive, skip */
    495      1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    496      1.1   bouyer 			continue;
    497      1.1   bouyer 		/* setup DMA if needed */
    498      1.1   bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    499      1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    500      1.1   bouyer 		    sc->sc_dma_ok == 0) {
    501      1.1   bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    502      1.1   bouyer 			continue;
    503      1.1   bouyer 		}
    504      1.8  thorpej 		if (pciide_dma_table_setup(sc, cp->wdc_channel.ch_channel,
    505      1.8  thorpej 					   drive) != 0) {
    506      1.1   bouyer 			/* Abort DMA setup */
    507      1.1   bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    508      1.1   bouyer 			continue;
    509      1.1   bouyer 		}
    510      1.1   bouyer 	}
    511      1.1   bouyer }
    512      1.1   bouyer 
    513      1.1   bouyer int
    514      1.1   bouyer pciide_dma_table_setup(sc, channel, drive)
    515      1.1   bouyer 	struct pciide_softc *sc;
    516      1.1   bouyer 	int channel, drive;
    517      1.1   bouyer {
    518      1.1   bouyer 	bus_dma_segment_t seg;
    519      1.1   bouyer 	int error, rseg;
    520      1.1   bouyer 	const bus_size_t dma_table_size =
    521      1.1   bouyer 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    522      1.1   bouyer 	struct pciide_dma_maps *dma_maps =
    523      1.1   bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    524      1.1   bouyer 
    525      1.1   bouyer 	/* If table was already allocated, just return */
    526      1.1   bouyer 	if (dma_maps->dma_table)
    527      1.1   bouyer 		return 0;
    528      1.1   bouyer 
    529      1.1   bouyer 	/* Allocate memory for the DMA tables and map it */
    530      1.1   bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    531      1.1   bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    532      1.1   bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    533      1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    534      1.1   bouyer 		    "allocate", drive, error);
    535      1.1   bouyer 		return error;
    536      1.1   bouyer 	}
    537      1.1   bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    538      1.1   bouyer 	    dma_table_size,
    539      1.1   bouyer 	    (caddr_t *)&dma_maps->dma_table,
    540      1.1   bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    541      1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    542      1.1   bouyer 		    "map", drive, error);
    543      1.1   bouyer 		return error;
    544      1.1   bouyer 	}
    545      1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    546      1.1   bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    547      1.1   bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    548      1.1   bouyer 	/* Create and load table DMA map for this disk */
    549      1.1   bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    550      1.1   bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    551      1.1   bouyer 	    &dma_maps->dmamap_table)) != 0) {
    552      1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    553      1.1   bouyer 		    "create", drive, error);
    554      1.1   bouyer 		return error;
    555      1.1   bouyer 	}
    556      1.1   bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    557      1.1   bouyer 	    dma_maps->dmamap_table,
    558      1.1   bouyer 	    dma_maps->dma_table,
    559      1.1   bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    560      1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    561      1.1   bouyer 		    "load", drive, error);
    562      1.1   bouyer 		return error;
    563      1.1   bouyer 	}
    564      1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    565      1.1   bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    566      1.1   bouyer 	    DEBUG_PROBE);
    567      1.1   bouyer 	/* Create a xfer DMA map for this drive */
    568      1.1   bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    569      1.1   bouyer 	    NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    570      1.1   bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    571      1.1   bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    572      1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    573      1.1   bouyer 		    "create xfer", drive, error);
    574      1.1   bouyer 		return error;
    575      1.1   bouyer 	}
    576      1.1   bouyer 	return 0;
    577      1.1   bouyer }
    578      1.1   bouyer 
    579      1.1   bouyer int
    580      1.1   bouyer pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    581      1.1   bouyer 	void *v;
    582      1.1   bouyer 	int channel, drive;
    583      1.1   bouyer 	void *databuf;
    584      1.1   bouyer 	size_t datalen;
    585      1.1   bouyer 	int flags;
    586      1.1   bouyer {
    587      1.1   bouyer 	struct pciide_softc *sc = v;
    588      1.1   bouyer 	int error, seg;
    589      1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    590      1.3     fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    591      1.1   bouyer 
    592      1.1   bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    593      1.1   bouyer 	    dma_maps->dmamap_xfer,
    594      1.1   bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    595      1.1   bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    596      1.1   bouyer 	if (error) {
    597      1.1   bouyer 		printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    598      1.1   bouyer 		    "load xfer", drive, error);
    599      1.1   bouyer 		return error;
    600      1.1   bouyer 	}
    601      1.1   bouyer 
    602      1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    603      1.1   bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    604      1.1   bouyer 	    (flags & WDC_DMA_READ) ?
    605      1.1   bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    606      1.1   bouyer 
    607      1.1   bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    608      1.1   bouyer #ifdef DIAGNOSTIC
    609      1.1   bouyer 		/* A segment must not cross a 64k boundary */
    610      1.1   bouyer 		{
    611      1.1   bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    612      1.1   bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    613      1.1   bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    614      1.1   bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    615      1.1   bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    616      1.1   bouyer 			    " len 0x%lx not properly aligned\n",
    617      1.1   bouyer 			    seg, phys, len);
    618      1.1   bouyer 			panic("pciide_dma: buf align");
    619      1.1   bouyer 		}
    620      1.1   bouyer 		}
    621      1.1   bouyer #endif
    622      1.1   bouyer 		dma_maps->dma_table[seg].base_addr =
    623      1.1   bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    624      1.1   bouyer 		dma_maps->dma_table[seg].byte_count =
    625      1.1   bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    626      1.1   bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    627      1.1   bouyer 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    628      1.1   bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    629      1.1   bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    630      1.1   bouyer 
    631      1.1   bouyer 	}
    632      1.1   bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    633      1.1   bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    634      1.1   bouyer 
    635      1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    636      1.1   bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    637      1.1   bouyer 	    BUS_DMASYNC_PREWRITE);
    638      1.1   bouyer 
    639      1.1   bouyer 	/* Maps are ready. Start DMA function */
    640      1.1   bouyer #ifdef DIAGNOSTIC
    641      1.1   bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    642      1.1   bouyer 		printf("pciide_dma_init: addr 0x%lx not properly aligned\n",
    643      1.1   bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    644      1.1   bouyer 		panic("pciide_dma_init: table align");
    645      1.1   bouyer 	}
    646      1.1   bouyer #endif
    647      1.1   bouyer 
    648      1.1   bouyer 	/* Clear status bits */
    649      1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    650      1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    651      1.1   bouyer 	/* Write table addr */
    652      1.3     fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    653      1.1   bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    654      1.1   bouyer 	/* set read/write */
    655      1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    656      1.5  thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    657      1.1   bouyer 	/* remember flags */
    658      1.1   bouyer 	dma_maps->dma_flags = flags;
    659      1.1   bouyer 	return 0;
    660      1.1   bouyer }
    661      1.1   bouyer 
    662      1.1   bouyer void
    663      1.1   bouyer pciide_dma_start(v, channel, drive)
    664      1.1   bouyer 	void *v;
    665      1.1   bouyer 	int channel, drive;
    666      1.1   bouyer {
    667      1.1   bouyer 	struct pciide_softc *sc = v;
    668      1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    669      1.1   bouyer 
    670      1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    671      1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    672      1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    673      1.3     fvdl 		| IDEDMA_CMD_START);
    674      1.1   bouyer }
    675      1.1   bouyer 
    676      1.1   bouyer int
    677      1.1   bouyer pciide_dma_finish(v, channel, drive, force)
    678      1.1   bouyer 	void *v;
    679      1.1   bouyer 	int channel, drive;
    680      1.1   bouyer 	int force;
    681      1.1   bouyer {
    682      1.1   bouyer 	struct pciide_softc *sc = v;
    683      1.1   bouyer 	u_int8_t status;
    684      1.1   bouyer 	int error = 0;
    685      1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    686      1.3     fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    687      1.1   bouyer 
    688      1.3     fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    689      1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    690      1.1   bouyer 	    DEBUG_XFERS);
    691      1.1   bouyer 
    692      1.1   bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
    693      1.1   bouyer 		return WDC_DMAST_NOIRQ;
    694      1.1   bouyer 
    695      1.1   bouyer 	/* stop DMA channel */
    696      1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    697      1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    698      1.3     fvdl 		& ~IDEDMA_CMD_START);
    699      1.1   bouyer 
    700      1.1   bouyer 	/* Unload the map of the data buffer */
    701      1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    702      1.1   bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    703      1.1   bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    704      1.1   bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    705      1.1   bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    706      1.1   bouyer 
    707      1.1   bouyer 	if ((status & IDEDMA_CTL_ERR) != 0) {
    708      1.1   bouyer 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    709      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    710      1.1   bouyer 		error |= WDC_DMAST_ERR;
    711      1.1   bouyer 	}
    712      1.1   bouyer 
    713      1.1   bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
    714      1.1   bouyer 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
    715      1.1   bouyer 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
    716      1.1   bouyer 		    drive, status);
    717      1.1   bouyer 		error |= WDC_DMAST_NOIRQ;
    718      1.1   bouyer 	}
    719      1.1   bouyer 
    720      1.1   bouyer 	if ((status & IDEDMA_CTL_ACT) != 0) {
    721      1.1   bouyer 		/* data underrun, may be a valid condition for ATAPI */
    722      1.1   bouyer 		error |= WDC_DMAST_UNDER;
    723      1.1   bouyer 	}
    724      1.1   bouyer 	return error;
    725      1.1   bouyer }
    726      1.1   bouyer 
    727      1.1   bouyer void
    728      1.1   bouyer pciide_irqack(chp)
    729      1.7  thorpej 	struct wdc_channel *chp;
    730      1.1   bouyer {
    731      1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    732      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    733      1.1   bouyer 
    734      1.1   bouyer 	/* clear status bits in IDE DMA registers */
    735      1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    736      1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    737      1.1   bouyer }
    738      1.1   bouyer 
    739      1.1   bouyer /* some common code used by several chip_map */
    740      1.1   bouyer int
    741      1.1   bouyer pciide_chansetup(sc, channel, interface)
    742      1.1   bouyer 	struct pciide_softc *sc;
    743      1.1   bouyer 	int channel;
    744      1.1   bouyer 	pcireg_t interface;
    745      1.1   bouyer {
    746      1.1   bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    747      1.1   bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
    748      1.1   bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    749      1.8  thorpej 	cp->wdc_channel.ch_channel = channel;
    750      1.8  thorpej 	cp->wdc_channel.ch_wdc = &sc->sc_wdcdev;
    751      1.1   bouyer 	cp->wdc_channel.ch_queue =
    752      1.6  thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    753      1.1   bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
    754      1.1   bouyer 		aprint_error("%s %s channel: "
    755      1.1   bouyer 		    "can't allocate memory for command queue",
    756      1.1   bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    757      1.1   bouyer 		return 0;
    758      1.1   bouyer 	}
    759      1.1   bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    760      1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    761      1.1   bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    762      1.1   bouyer 	    "configured" : "wired",
    763      1.1   bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    764      1.1   bouyer 	    "native-PCI" : "compatibility");
    765      1.1   bouyer 	return 1;
    766      1.1   bouyer }
    767      1.1   bouyer 
    768      1.1   bouyer /* some common code used by several chip channel_map */
    769      1.1   bouyer void
    770      1.1   bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
    771      1.1   bouyer 	struct pci_attach_args *pa;
    772      1.1   bouyer 	struct pciide_channel *cp;
    773      1.1   bouyer 	pcireg_t interface;
    774      1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    775      1.1   bouyer 	int (*pci_intr) __P((void *));
    776      1.1   bouyer {
    777      1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    778      1.1   bouyer 
    779      1.8  thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    780      1.1   bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    781      1.1   bouyer 	else
    782      1.8  thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    783      1.1   bouyer 		    ctlsizep);
    784      1.1   bouyer 	wdcattach(wdc_cp);
    785      1.1   bouyer }
    786      1.1   bouyer 
    787      1.1   bouyer /*
    788      1.1   bouyer  * generic code to map the compat intr.
    789      1.1   bouyer  */
    790      1.1   bouyer void
    791      1.1   bouyer pciide_map_compat_intr(pa, cp, compatchan)
    792      1.1   bouyer 	struct pci_attach_args *pa;
    793      1.1   bouyer 	struct pciide_channel *cp;
    794      1.1   bouyer 	int compatchan;
    795      1.1   bouyer {
    796      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    797      1.1   bouyer 
    798      1.1   bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    799      1.1   bouyer 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
    800      1.1   bouyer 	    pa, compatchan, pciide_compat_intr, cp);
    801      1.1   bouyer 	if (cp->ih == NULL) {
    802      1.1   bouyer #endif
    803      1.1   bouyer 		aprint_error("%s: no compatibility interrupt for use by %s "
    804      1.1   bouyer 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    805      1.1   bouyer 		cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    806      1.1   bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    807      1.1   bouyer 	}
    808      1.1   bouyer #endif
    809      1.1   bouyer }
    810      1.1   bouyer 
    811      1.1   bouyer void
    812      1.1   bouyer default_chip_map(sc, pa)
    813      1.1   bouyer 	struct pciide_softc *sc;
    814      1.1   bouyer 	struct pci_attach_args *pa;
    815      1.1   bouyer {
    816      1.1   bouyer 	struct pciide_channel *cp;
    817      1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    818      1.1   bouyer 	pcireg_t csr;
    819      1.1   bouyer 	int channel, drive;
    820      1.1   bouyer 	struct ata_drive_datas *drvp;
    821      1.1   bouyer 	u_int8_t idedma_ctl;
    822      1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    823      1.1   bouyer 	char *failreason;
    824      1.1   bouyer 
    825      1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    826      1.1   bouyer 		return;
    827      1.1   bouyer 
    828      1.1   bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    829      1.1   bouyer 		aprint_normal("%s: bus-master DMA support present",
    830      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    831      1.1   bouyer 		if (sc->sc_pp == &default_product_desc &&
    832      1.1   bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    833      1.1   bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    834      1.1   bouyer 			aprint_normal(", but unused (no driver support)");
    835      1.1   bouyer 			sc->sc_dma_ok = 0;
    836      1.1   bouyer 		} else {
    837      1.1   bouyer 			pciide_mapreg_dma(sc, pa);
    838      1.1   bouyer 			if (sc->sc_dma_ok != 0)
    839      1.1   bouyer 				aprint_normal(", used without full driver "
    840      1.1   bouyer 				    "support");
    841      1.1   bouyer 		}
    842      1.1   bouyer 	} else {
    843      1.1   bouyer 		aprint_normal("%s: hardware does not support DMA",
    844      1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    845      1.1   bouyer 		sc->sc_dma_ok = 0;
    846      1.1   bouyer 	}
    847      1.1   bouyer 	aprint_normal("\n");
    848      1.1   bouyer 	if (sc->sc_dma_ok) {
    849      1.1   bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
    850      1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    851      1.1   bouyer 	}
    852      1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 0;
    853      1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 0;
    854      1.1   bouyer 
    855      1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    856      1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    857      1.1   bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
    858      1.1   bouyer 
    859      1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    860      1.1   bouyer 		cp = &sc->pciide_channels[channel];
    861      1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    862      1.1   bouyer 			continue;
    863  1.8.2.1      jdc 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    864  1.8.2.1      jdc 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    865  1.8.2.1      jdc 			    pciide_pci_intr);
    866  1.8.2.1      jdc 		else
    867  1.8.2.1      jdc 			pciide_mapregs_compat(pa, cp,
    868  1.8.2.1      jdc 			    cp->wdc_channel.ch_channel, &cmdsize, &ctlsize);
    869      1.1   bouyer 		if (cp->wdc_channel.ch_flags & WDCF_DISABLED)
    870      1.1   bouyer 			continue;
    871      1.1   bouyer 		/*
    872      1.1   bouyer 		 * Check to see if something appears to be there.
    873      1.1   bouyer 		 */
    874      1.1   bouyer 		failreason = NULL;
    875      1.1   bouyer 		/*
    876      1.1   bouyer 		 * In native mode, always enable the controller. It's
    877      1.1   bouyer 		 * not possible to have an ISA board using the same address
    878      1.1   bouyer 		 * anyway.
    879      1.1   bouyer 		 */
    880      1.1   bouyer 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    881      1.1   bouyer 			goto next;
    882      1.1   bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
    883      1.1   bouyer 			failreason = "not responding; disabled or no drives?";
    884      1.1   bouyer 			goto next;
    885      1.1   bouyer 		}
    886      1.1   bouyer 		/*
    887      1.1   bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    888      1.1   bouyer 		 * channel by trying to access the channel again while the
    889      1.1   bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    890      1.1   bouyer 		 * channel no longer appears to be there, it belongs to
    891      1.1   bouyer 		 * this controller.)  YUCK!
    892      1.1   bouyer 		 */
    893      1.1   bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    894      1.1   bouyer 		    PCI_COMMAND_STATUS_REG);
    895      1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    896      1.1   bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    897      1.1   bouyer 		if (wdcprobe(&cp->wdc_channel))
    898      1.1   bouyer 			failreason = "other hardware responding at addresses";
    899      1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    900      1.1   bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    901      1.1   bouyer next:
    902      1.1   bouyer 		if (failreason) {
    903      1.1   bouyer 			aprint_error("%s: %s channel ignored (%s)\n",
    904      1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    905      1.1   bouyer 			    failreason);
    906      1.1   bouyer 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    907      1.2   bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
    908      1.3     fvdl 			    cp->wdc_channel.cmd_baseioh, cmdsize);
    909      1.2   bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
    910      1.2   bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
    911      1.2   bouyer 
    912  1.8.2.1      jdc 		} else {
    913  1.8.2.1      jdc 			wdcattach(&cp->wdc_channel);
    914      1.1   bouyer 		}
    915      1.1   bouyer 	}
    916      1.1   bouyer 
    917      1.1   bouyer 	if (sc->sc_dma_ok == 0)
    918      1.1   bouyer 		return;
    919      1.1   bouyer 
    920      1.1   bouyer 	/* Allocate DMA maps */
    921      1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    922      1.1   bouyer 		idedma_ctl = 0;
    923      1.1   bouyer 		cp = &sc->pciide_channels[channel];
    924      1.1   bouyer 		for (drive = 0; drive < 2; drive++) {
    925      1.1   bouyer 			drvp = &cp->wdc_channel.ch_drive[drive];
    926      1.1   bouyer 			/* If no drive, skip */
    927      1.1   bouyer 			if ((drvp->drive_flags & DRIVE) == 0)
    928      1.1   bouyer 				continue;
    929      1.1   bouyer 			if ((drvp->drive_flags & DRIVE_DMA) == 0)
    930      1.1   bouyer 				continue;
    931      1.1   bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
    932      1.1   bouyer 				/* Abort DMA setup */
    933      1.1   bouyer 				aprint_error(
    934      1.1   bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
    935      1.1   bouyer 				    "using PIO transfers\n",
    936      1.1   bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
    937      1.1   bouyer 				    channel, drive);
    938      1.1   bouyer 				drvp->drive_flags &= ~DRIVE_DMA;
    939      1.1   bouyer 			}
    940      1.1   bouyer 			aprint_normal("%s:%d:%d: using DMA data transfers\n",
    941      1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    942      1.1   bouyer 			    channel, drive);
    943      1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    944      1.1   bouyer 		}
    945      1.1   bouyer 		if (idedma_ctl != 0) {
    946      1.1   bouyer 			/* Add software bits in status register */
    947      1.3     fvdl 			bus_space_write_1(sc->sc_dma_iot,
    948      1.3     fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    949      1.1   bouyer 		}
    950      1.1   bouyer 	}
    951      1.1   bouyer }
    952      1.1   bouyer 
    953      1.1   bouyer void
    954      1.1   bouyer sata_setup_channel(chp)
    955      1.7  thorpej 	struct wdc_channel *chp;
    956      1.1   bouyer {
    957      1.1   bouyer 	struct ata_drive_datas *drvp;
    958      1.1   bouyer 	int drive;
    959      1.1   bouyer 	u_int32_t idedma_ctl;
    960      1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    961      1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.ch_wdc;
    962      1.1   bouyer 
    963      1.1   bouyer 	/* setup DMA if needed */
    964      1.1   bouyer 	pciide_channel_dma_setup(cp);
    965      1.1   bouyer 
    966      1.1   bouyer 	idedma_ctl = 0;
    967      1.1   bouyer 
    968      1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    969      1.1   bouyer 		drvp = &chp->ch_drive[drive];
    970      1.1   bouyer 		/* If no drive, skip */
    971      1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    972      1.1   bouyer 			continue;
    973      1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    974      1.1   bouyer 			/* use Ultra/DMA */
    975      1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    976      1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    977      1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    978      1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    979      1.1   bouyer 		}
    980      1.1   bouyer 	}
    981      1.1   bouyer 
    982      1.1   bouyer 	/*
    983      1.1   bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
    984      1.1   bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
    985      1.1   bouyer 	 * command).
    986      1.1   bouyer 	 */
    987      1.1   bouyer 	if (idedma_ctl != 0) {
    988      1.1   bouyer 		/* Add software bits in status register */
    989      1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    990      1.1   bouyer 		    idedma_ctl);
    991      1.1   bouyer 	}
    992      1.1   bouyer }
    993