Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.8.2.3.2.2
      1  1.8.2.3.2.2      riz /*	$NetBSD: pciide_common.c,v 1.8.2.3.2.2 2006/01/05 22:39:22 riz Exp $	*/
      2          1.1   bouyer 
      3          1.1   bouyer 
      4          1.1   bouyer /*
      5          1.1   bouyer  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6          1.1   bouyer  *
      7          1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      8          1.1   bouyer  * modification, are permitted provided that the following conditions
      9          1.1   bouyer  * are met:
     10          1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     11          1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     12          1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13          1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     14          1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     15          1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     16          1.1   bouyer  *    must display the following acknowledgement:
     17          1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     18          1.1   bouyer  * 4. Neither the name of the University nor the names of its contributors
     19          1.1   bouyer  *    may be used to endorse or promote products derived from this software
     20          1.1   bouyer  *    without specific prior written permission.
     21          1.1   bouyer  *
     22          1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23          1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24          1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25          1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26          1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27          1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28          1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29          1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30          1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31          1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32          1.1   bouyer  *
     33          1.1   bouyer  */
     34          1.1   bouyer 
     35          1.1   bouyer 
     36          1.1   bouyer /*
     37          1.1   bouyer  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     38          1.1   bouyer  *
     39          1.1   bouyer  * Redistribution and use in source and binary forms, with or without
     40          1.1   bouyer  * modification, are permitted provided that the following conditions
     41          1.1   bouyer  * are met:
     42          1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     43          1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     44          1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45          1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     46          1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     47          1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     48          1.1   bouyer  *    must display the following acknowledgement:
     49          1.1   bouyer  *      This product includes software developed by Christopher G. Demetriou
     50          1.1   bouyer  *	for the NetBSD Project.
     51          1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     52          1.1   bouyer  *    derived from this software without specific prior written permission
     53          1.1   bouyer  *
     54          1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     55          1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56          1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57          1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     58          1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59          1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60          1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61          1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62          1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63          1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64          1.1   bouyer  */
     65          1.1   bouyer 
     66          1.1   bouyer /*
     67          1.1   bouyer  * PCI IDE controller driver.
     68          1.1   bouyer  *
     69          1.1   bouyer  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     70          1.1   bouyer  * sys/dev/pci/ppb.c, revision 1.16).
     71          1.1   bouyer  *
     72          1.1   bouyer  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     73          1.1   bouyer  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     74          1.1   bouyer  * 5/16/94" from the PCI SIG.
     75          1.1   bouyer  *
     76          1.1   bouyer  */
     77          1.1   bouyer 
     78          1.1   bouyer #include <sys/cdefs.h>
     79  1.8.2.3.2.2      riz __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.8.2.3.2.2 2006/01/05 22:39:22 riz Exp $");
     80          1.1   bouyer 
     81          1.1   bouyer #include <sys/param.h>
     82          1.1   bouyer #include <sys/malloc.h>
     83          1.1   bouyer 
     84          1.1   bouyer #include <uvm/uvm_extern.h>
     85          1.1   bouyer 
     86          1.1   bouyer #include <dev/pci/pcireg.h>
     87          1.1   bouyer #include <dev/pci/pcivar.h>
     88          1.1   bouyer #include <dev/pci/pcidevs.h>
     89          1.1   bouyer #include <dev/pci/pciidereg.h>
     90          1.1   bouyer #include <dev/pci/pciidevar.h>
     91          1.1   bouyer 
     92          1.3     fvdl #include <dev/ic/wdcreg.h>
     93          1.3     fvdl 
     94          1.1   bouyer #ifdef WDCDEBUG
     95          1.1   bouyer int wdcdebug_pciide_mask = 0;
     96          1.1   bouyer #endif
     97          1.1   bouyer 
     98          1.1   bouyer static const char dmaerrfmt[] =
     99          1.1   bouyer     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
    100          1.1   bouyer 
    101          1.1   bouyer /* Default product description for devices not known from this controller */
    102          1.1   bouyer const struct pciide_product_desc default_product_desc = {
    103          1.1   bouyer 	0,
    104          1.1   bouyer 	0,
    105          1.1   bouyer 	"Generic PCI IDE controller",
    106          1.1   bouyer 	default_chip_map,
    107          1.1   bouyer };
    108          1.1   bouyer 
    109          1.1   bouyer const struct pciide_product_desc *
    110          1.1   bouyer pciide_lookup_product(id, pp)
    111          1.1   bouyer 	pcireg_t id;
    112          1.1   bouyer 	const struct pciide_product_desc *pp;
    113          1.1   bouyer {
    114          1.1   bouyer 	for (; pp->chip_map != NULL; pp++)
    115          1.1   bouyer 		if (PCI_PRODUCT(id) == pp->ide_product)
    116          1.1   bouyer 			break;
    117          1.1   bouyer 
    118          1.1   bouyer 	if (pp->chip_map == NULL)
    119          1.1   bouyer 		return NULL;
    120          1.1   bouyer 	return pp;
    121          1.1   bouyer }
    122          1.1   bouyer 
    123          1.1   bouyer void
    124          1.1   bouyer pciide_common_attach(sc, pa, pp)
    125          1.1   bouyer 	struct pciide_softc *sc;
    126          1.1   bouyer 	struct pci_attach_args *pa;
    127          1.1   bouyer 	const struct pciide_product_desc *pp;
    128          1.1   bouyer {
    129          1.1   bouyer 	pci_chipset_tag_t pc = pa->pa_pc;
    130          1.1   bouyer 	pcitag_t tag = pa->pa_tag;
    131          1.1   bouyer 	pcireg_t csr;
    132          1.1   bouyer 	char devinfo[256];
    133          1.1   bouyer 	const char *displaydev;
    134          1.1   bouyer 
    135          1.1   bouyer 	aprint_naive(": disk controller\n");
    136          1.1   bouyer 	aprint_normal("\n");
    137          1.1   bouyer 
    138          1.1   bouyer 	sc->sc_pci_id = pa->pa_id;
    139          1.1   bouyer 	if (pp == NULL) {
    140          1.1   bouyer 		/* should only happen for generic pciide devices */
    141          1.1   bouyer 		sc->sc_pp = &default_product_desc;
    142          1.1   bouyer 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
    143          1.1   bouyer 		displaydev = devinfo;
    144          1.1   bouyer 	} else {
    145          1.1   bouyer 		sc->sc_pp = pp;
    146          1.1   bouyer 		displaydev = sc->sc_pp->ide_name;
    147          1.1   bouyer 	}
    148          1.1   bouyer 
    149          1.1   bouyer 	/* if displaydev == NULL, printf is done in chip-specific map */
    150          1.1   bouyer 	if (displaydev)
    151          1.1   bouyer 		aprint_normal("%s: %s (rev. 0x%02x)\n",
    152          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, displaydev,
    153          1.1   bouyer 		    PCI_REVISION(pa->pa_class));
    154          1.1   bouyer 
    155          1.1   bouyer 	sc->sc_pc = pa->pa_pc;
    156          1.1   bouyer 	sc->sc_tag = pa->pa_tag;
    157          1.1   bouyer 
    158          1.1   bouyer 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    159          1.1   bouyer 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    160          1.1   bouyer 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    161          1.1   bouyer 
    162          1.1   bouyer #ifdef WDCDEBUG
    163          1.1   bouyer 	if (wdcdebug_pciide_mask & DEBUG_PROBE)
    164          1.1   bouyer 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    165          1.1   bouyer #endif
    166          1.1   bouyer 	sc->sc_pp->chip_map(sc, pa);
    167          1.1   bouyer 
    168          1.1   bouyer 	if (sc->sc_dma_ok) {
    169          1.1   bouyer 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    170          1.1   bouyer 		csr |= PCI_COMMAND_MASTER_ENABLE;
    171          1.1   bouyer 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    172          1.1   bouyer 	}
    173          1.1   bouyer 	WDCDEBUG_PRINT(("pciide: command/status register=%x\n",
    174          1.1   bouyer 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    175          1.1   bouyer }
    176          1.1   bouyer 
    177          1.1   bouyer /* tell whether the chip is enabled or not */
    178          1.1   bouyer int
    179          1.1   bouyer pciide_chipen(sc, pa)
    180          1.1   bouyer 	struct pciide_softc *sc;
    181          1.1   bouyer 	struct pci_attach_args *pa;
    182          1.1   bouyer {
    183          1.1   bouyer 	pcireg_t csr;
    184          1.1   bouyer 
    185          1.1   bouyer 	if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) {
    186          1.1   bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    187          1.1   bouyer 		    PCI_COMMAND_STATUS_REG);
    188          1.1   bouyer 		aprint_normal("%s: device disabled (at %s)\n",
    189          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname,
    190          1.1   bouyer 		   (csr & PCI_COMMAND_IO_ENABLE) == 0 ?
    191          1.1   bouyer 		   "device" : "bridge");
    192          1.1   bouyer 		return 0;
    193          1.1   bouyer 	}
    194          1.1   bouyer 	return 1;
    195          1.1   bouyer }
    196          1.1   bouyer 
    197          1.1   bouyer void
    198          1.1   bouyer pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep)
    199          1.1   bouyer 	struct pci_attach_args *pa;
    200          1.1   bouyer 	struct pciide_channel *cp;
    201          1.1   bouyer 	int compatchan;
    202          1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    203          1.1   bouyer {
    204          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    205          1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    206          1.3     fvdl 	int i;
    207          1.1   bouyer 
    208          1.1   bouyer 	cp->compat = 1;
    209          1.1   bouyer 	*cmdsizep = PCIIDE_COMPAT_CMD_SIZE;
    210          1.1   bouyer 	*ctlsizep = PCIIDE_COMPAT_CTL_SIZE;
    211          1.1   bouyer 
    212          1.1   bouyer 	wdc_cp->cmd_iot = pa->pa_iot;
    213          1.1   bouyer 	if (bus_space_map(wdc_cp->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    214          1.3     fvdl 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdc_cp->cmd_baseioh) != 0) {
    215          1.1   bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    216          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    217          1.1   bouyer 		goto bad;
    218          1.1   bouyer 	}
    219          1.1   bouyer 
    220          1.1   bouyer 	wdc_cp->ctl_iot = pa->pa_iot;
    221          1.1   bouyer 	if (bus_space_map(wdc_cp->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    222          1.1   bouyer 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdc_cp->ctl_ioh) != 0) {
    223          1.1   bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    224          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    225          1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    226          1.1   bouyer 		    PCIIDE_COMPAT_CMD_SIZE);
    227          1.1   bouyer 		goto bad;
    228          1.1   bouyer 	}
    229          1.1   bouyer 
    230          1.3     fvdl 	for (i = 0; i < WDC_NREG; i++) {
    231          1.3     fvdl 		if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
    232          1.3     fvdl 		    i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
    233          1.3     fvdl 			aprint_error("%s: couldn't subregion %s channel "
    234          1.3     fvdl 				     "cmd regs\n",
    235          1.3     fvdl 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    236          1.3     fvdl 			goto bad;
    237          1.3     fvdl 		}
    238          1.3     fvdl 	}
    239          1.1   bouyer 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    240          1.3     fvdl 	wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
    241          1.1   bouyer 	return;
    242          1.1   bouyer 
    243          1.1   bouyer bad:
    244          1.1   bouyer 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    245          1.1   bouyer 	return;
    246          1.1   bouyer }
    247          1.1   bouyer 
    248          1.1   bouyer void
    249          1.1   bouyer pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr)
    250          1.1   bouyer 	struct pci_attach_args * pa;
    251          1.1   bouyer 	struct pciide_channel *cp;
    252          1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    253          1.1   bouyer 	int (*pci_intr) __P((void *));
    254          1.1   bouyer {
    255          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    256          1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    257          1.1   bouyer 	const char *intrstr;
    258          1.1   bouyer 	pci_intr_handle_t intrhandle;
    259          1.3     fvdl 	int i;
    260          1.1   bouyer 
    261          1.1   bouyer 	cp->compat = 0;
    262          1.1   bouyer 
    263          1.1   bouyer 	if (sc->sc_pci_ih == NULL) {
    264          1.1   bouyer 		if (pci_intr_map(pa, &intrhandle) != 0) {
    265          1.1   bouyer 			aprint_error("%s: couldn't map native-PCI interrupt\n",
    266          1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    267          1.1   bouyer 			goto bad;
    268          1.1   bouyer 		}
    269          1.1   bouyer 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    270          1.1   bouyer 		sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    271          1.1   bouyer 		    intrhandle, IPL_BIO, pci_intr, sc);
    272          1.1   bouyer 		if (sc->sc_pci_ih != NULL) {
    273          1.1   bouyer 			aprint_normal("%s: using %s for native-PCI interrupt\n",
    274          1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname,
    275          1.1   bouyer 			    intrstr ? intrstr : "unknown interrupt");
    276          1.1   bouyer 		} else {
    277          1.1   bouyer 			aprint_error(
    278          1.1   bouyer 			    "%s: couldn't establish native-PCI interrupt",
    279          1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname);
    280          1.1   bouyer 			if (intrstr != NULL)
    281          1.1   bouyer 				aprint_normal(" at %s", intrstr);
    282          1.1   bouyer 			aprint_normal("\n");
    283          1.1   bouyer 			goto bad;
    284          1.1   bouyer 		}
    285          1.1   bouyer 	}
    286          1.1   bouyer 	cp->ih = sc->sc_pci_ih;
    287          1.8  thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    288          1.1   bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    289          1.3     fvdl 	    &wdc_cp->cmd_iot, &wdc_cp->cmd_baseioh, NULL, cmdsizep) != 0) {
    290          1.1   bouyer 		aprint_error("%s: couldn't map %s channel cmd regs\n",
    291          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    292          1.1   bouyer 		goto bad;
    293          1.1   bouyer 	}
    294          1.1   bouyer 
    295          1.8  thorpej 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    296          1.1   bouyer 	    PCI_MAPREG_TYPE_IO, 0,
    297          1.1   bouyer 	    &wdc_cp->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) {
    298          1.1   bouyer 		aprint_error("%s: couldn't map %s channel ctl regs\n",
    299          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    300          1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    301          1.3     fvdl 		    *cmdsizep);
    302          1.1   bouyer 		goto bad;
    303          1.1   bouyer 	}
    304          1.1   bouyer 	/*
    305          1.1   bouyer 	 * In native mode, 4 bytes of I/O space are mapped for the control
    306          1.1   bouyer 	 * register, the control register is at offset 2. Pass the generic
    307          1.1   bouyer 	 * code a handle for only one byte at the right offset.
    308          1.1   bouyer 	 */
    309          1.1   bouyer 	if (bus_space_subregion(wdc_cp->ctl_iot, cp->ctl_baseioh, 2, 1,
    310          1.1   bouyer 	    &wdc_cp->ctl_ioh) != 0) {
    311          1.1   bouyer 		aprint_error("%s: unable to subregion %s channel ctl regs\n",
    312          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    313          1.3     fvdl 		bus_space_unmap(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh,
    314          1.3     fvdl 		     *cmdsizep);
    315          1.1   bouyer 		bus_space_unmap(wdc_cp->cmd_iot, cp->ctl_baseioh, *ctlsizep);
    316          1.1   bouyer 		goto bad;
    317          1.1   bouyer 	}
    318          1.1   bouyer 
    319          1.3     fvdl 	for (i = 0; i < WDC_NREG; i++) {
    320          1.3     fvdl 		if (bus_space_subregion(wdc_cp->cmd_iot, wdc_cp->cmd_baseioh, i,
    321          1.3     fvdl 		    i == 0 ? 4 : 1, &wdc_cp->cmd_iohs[i]) != 0) {
    322          1.3     fvdl 			aprint_error("%s: couldn't subregion %s channel "
    323          1.3     fvdl 				     "cmd regs\n",
    324          1.3     fvdl 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    325          1.3     fvdl 			goto bad;
    326          1.3     fvdl 		}
    327          1.3     fvdl 	}
    328          1.1   bouyer 	wdc_cp->data32iot = wdc_cp->cmd_iot;
    329          1.3     fvdl 	wdc_cp->data32ioh = wdc_cp->cmd_iohs[0];
    330          1.1   bouyer 	return;
    331          1.1   bouyer 
    332          1.1   bouyer bad:
    333          1.1   bouyer 	cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    334          1.1   bouyer 	return;
    335          1.1   bouyer }
    336          1.1   bouyer 
    337          1.1   bouyer void
    338          1.1   bouyer pciide_mapreg_dma(sc, pa)
    339          1.1   bouyer 	struct pciide_softc *sc;
    340          1.1   bouyer 	struct pci_attach_args *pa;
    341          1.1   bouyer {
    342          1.1   bouyer 	pcireg_t maptype;
    343          1.1   bouyer 	bus_addr_t addr;
    344          1.3     fvdl 	struct pciide_channel *pc;
    345          1.3     fvdl 	int reg, chan;
    346          1.3     fvdl 	bus_size_t size;
    347          1.1   bouyer 
    348          1.1   bouyer 	/*
    349          1.1   bouyer 	 * Map DMA registers
    350          1.1   bouyer 	 *
    351          1.1   bouyer 	 * Note that sc_dma_ok is the right variable to test to see if
    352          1.1   bouyer 	 * DMA can be done.  If the interface doesn't support DMA,
    353          1.1   bouyer 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    354          1.1   bouyer 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    355          1.1   bouyer 	 * non-zero if the interface supports DMA and the registers
    356          1.1   bouyer 	 * could be mapped.
    357          1.1   bouyer 	 *
    358          1.1   bouyer 	 * XXX Note that despite the fact that the Bus Master IDE specs
    359          1.1   bouyer 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    360          1.1   bouyer 	 * XXX space," some controllers (at least the United
    361          1.1   bouyer 	 * XXX Microelectronics UM8886BF) place it in memory space.
    362          1.1   bouyer 	 */
    363          1.1   bouyer 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    364          1.1   bouyer 	    PCIIDE_REG_BUS_MASTER_DMA);
    365          1.1   bouyer 
    366          1.1   bouyer 	switch (maptype) {
    367          1.1   bouyer 	case PCI_MAPREG_TYPE_IO:
    368          1.1   bouyer 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    369          1.1   bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    370          1.1   bouyer 		    &addr, NULL, NULL) == 0);
    371          1.1   bouyer 		if (sc->sc_dma_ok == 0) {
    372          1.1   bouyer 			aprint_normal(
    373          1.1   bouyer 			    ", but unused (couldn't query registers)");
    374          1.1   bouyer 			break;
    375          1.1   bouyer 		}
    376          1.1   bouyer 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    377          1.1   bouyer 		    && addr >= 0x10000) {
    378          1.1   bouyer 			sc->sc_dma_ok = 0;
    379          1.1   bouyer 			aprint_normal(
    380          1.1   bouyer 			    ", but unused (registers at unsafe address "
    381          1.1   bouyer 			    "%#lx)", (unsigned long)addr);
    382          1.1   bouyer 			break;
    383          1.1   bouyer 		}
    384          1.1   bouyer 		/* FALLTHROUGH */
    385          1.1   bouyer 
    386          1.1   bouyer 	case PCI_MAPREG_MEM_TYPE_32BIT:
    387          1.1   bouyer 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    388          1.1   bouyer 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    389          1.1   bouyer 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0);
    390          1.1   bouyer 		sc->sc_dmat = pa->pa_dmat;
    391          1.1   bouyer 		if (sc->sc_dma_ok == 0) {
    392          1.1   bouyer 			aprint_normal(", but unused (couldn't map registers)");
    393          1.1   bouyer 		} else {
    394          1.1   bouyer 			sc->sc_wdcdev.dma_arg = sc;
    395          1.1   bouyer 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    396          1.1   bouyer 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    397          1.1   bouyer 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    398          1.1   bouyer 		}
    399          1.1   bouyer 
    400          1.1   bouyer 		if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    401          1.1   bouyer 		    PCIIDE_OPTIONS_NODMA) {
    402          1.1   bouyer 			aprint_normal(
    403          1.1   bouyer 			    ", but unused (forced off by config file)");
    404          1.1   bouyer 			sc->sc_dma_ok = 0;
    405          1.1   bouyer 		}
    406          1.1   bouyer 		break;
    407          1.1   bouyer 
    408          1.1   bouyer 	default:
    409          1.1   bouyer 		sc->sc_dma_ok = 0;
    410          1.1   bouyer 		aprint_normal(
    411          1.1   bouyer 		    ", but unsupported register maptype (0x%x)", maptype);
    412          1.1   bouyer 	}
    413          1.3     fvdl 
    414      1.8.2.2      jmc 	if (sc->sc_dma_ok == 0)
    415      1.8.2.2      jmc 		return;
    416      1.8.2.2      jmc 
    417          1.3     fvdl 	/*
    418          1.3     fvdl 	 * Set up the default handles for the DMA registers.
    419          1.3     fvdl 	 * Just reserve 32 bits for each handle, unless space
    420          1.3     fvdl 	 * doesn't permit it.
    421          1.3     fvdl 	 */
    422          1.3     fvdl 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    423          1.3     fvdl 		pc = &sc->pciide_channels[chan];
    424          1.3     fvdl 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    425          1.3     fvdl 			size = 4;
    426          1.3     fvdl 			if (size > (IDEDMA_SCH_OFFSET - reg))
    427          1.3     fvdl 				size = IDEDMA_SCH_OFFSET - reg;
    428          1.3     fvdl 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    429          1.3     fvdl 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    430          1.3     fvdl 			    &pc->dma_iohs[reg]) != 0) {
    431          1.3     fvdl 				sc->sc_dma_ok = 0;
    432          1.3     fvdl 				aprint_normal(", but can't subregion offset %d "
    433          1.3     fvdl 					      "size %lu", reg, (u_long)size);
    434          1.3     fvdl 				return;
    435          1.3     fvdl 			}
    436          1.3     fvdl 		}
    437          1.3     fvdl 	}
    438          1.1   bouyer }
    439          1.1   bouyer 
    440          1.1   bouyer int
    441          1.1   bouyer pciide_compat_intr(arg)
    442          1.1   bouyer 	void *arg;
    443          1.1   bouyer {
    444          1.1   bouyer 	struct pciide_channel *cp = arg;
    445          1.1   bouyer 
    446          1.1   bouyer #ifdef DIAGNOSTIC
    447          1.1   bouyer 	/* should only be called for a compat channel */
    448          1.1   bouyer 	if (cp->compat == 0)
    449          1.1   bouyer 		panic("pciide compat intr called for non-compat chan %p", cp);
    450          1.1   bouyer #endif
    451          1.1   bouyer 	return (wdcintr(&cp->wdc_channel));
    452          1.1   bouyer }
    453          1.1   bouyer 
    454          1.1   bouyer int
    455          1.1   bouyer pciide_pci_intr(arg)
    456          1.1   bouyer 	void *arg;
    457          1.1   bouyer {
    458          1.1   bouyer 	struct pciide_softc *sc = arg;
    459          1.1   bouyer 	struct pciide_channel *cp;
    460          1.7  thorpej 	struct wdc_channel *wdc_cp;
    461          1.1   bouyer 	int i, rv, crv;
    462          1.1   bouyer 
    463          1.1   bouyer 	rv = 0;
    464          1.1   bouyer 	for (i = 0; i < sc->sc_wdcdev.nchannels; i++) {
    465          1.1   bouyer 		cp = &sc->pciide_channels[i];
    466          1.1   bouyer 		wdc_cp = &cp->wdc_channel;
    467          1.1   bouyer 
    468          1.1   bouyer 		/* If a compat channel skip. */
    469          1.1   bouyer 		if (cp->compat)
    470          1.1   bouyer 			continue;
    471          1.1   bouyer 		/* if this channel not waiting for intr, skip */
    472          1.1   bouyer 		if ((wdc_cp->ch_flags & WDCF_IRQ_WAIT) == 0)
    473          1.1   bouyer 			continue;
    474          1.1   bouyer 
    475          1.1   bouyer 		crv = wdcintr(wdc_cp);
    476          1.1   bouyer 		if (crv == 0)
    477          1.1   bouyer 			;		/* leave rv alone */
    478          1.1   bouyer 		else if (crv == 1)
    479          1.1   bouyer 			rv = 1;		/* claim the intr */
    480          1.1   bouyer 		else if (rv == 0)	/* crv should be -1 in this case */
    481          1.1   bouyer 			rv = crv;	/* if we've done no better, take it */
    482          1.1   bouyer 	}
    483          1.1   bouyer 	return (rv);
    484          1.1   bouyer }
    485          1.1   bouyer 
    486          1.1   bouyer void
    487          1.1   bouyer pciide_channel_dma_setup(cp)
    488          1.1   bouyer 	struct pciide_channel *cp;
    489          1.1   bouyer {
    490          1.1   bouyer 	int drive;
    491          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    492          1.1   bouyer 	struct ata_drive_datas *drvp;
    493          1.1   bouyer 
    494          1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    495          1.1   bouyer 		drvp = &cp->wdc_channel.ch_drive[drive];
    496          1.1   bouyer 		/* If no drive, skip */
    497          1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    498          1.1   bouyer 			continue;
    499          1.1   bouyer 		/* setup DMA if needed */
    500          1.1   bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    501          1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0) ||
    502          1.1   bouyer 		    sc->sc_dma_ok == 0) {
    503          1.1   bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    504          1.1   bouyer 			continue;
    505          1.1   bouyer 		}
    506          1.8  thorpej 		if (pciide_dma_table_setup(sc, cp->wdc_channel.ch_channel,
    507          1.8  thorpej 					   drive) != 0) {
    508          1.1   bouyer 			/* Abort DMA setup */
    509          1.1   bouyer 			drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
    510          1.1   bouyer 			continue;
    511          1.1   bouyer 		}
    512          1.1   bouyer 	}
    513          1.1   bouyer }
    514          1.1   bouyer 
    515          1.1   bouyer int
    516          1.1   bouyer pciide_dma_table_setup(sc, channel, drive)
    517          1.1   bouyer 	struct pciide_softc *sc;
    518          1.1   bouyer 	int channel, drive;
    519          1.1   bouyer {
    520          1.1   bouyer 	bus_dma_segment_t seg;
    521          1.1   bouyer 	int error, rseg;
    522          1.1   bouyer 	const bus_size_t dma_table_size =
    523          1.1   bouyer 	    sizeof(struct idedma_table) * NIDEDMA_TABLES;
    524          1.1   bouyer 	struct pciide_dma_maps *dma_maps =
    525          1.1   bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    526          1.1   bouyer 
    527          1.1   bouyer 	/* If table was already allocated, just return */
    528          1.1   bouyer 	if (dma_maps->dma_table)
    529          1.1   bouyer 		return 0;
    530          1.1   bouyer 
    531          1.1   bouyer 	/* Allocate memory for the DMA tables and map it */
    532          1.1   bouyer 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    533          1.1   bouyer 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg,
    534          1.1   bouyer 	    BUS_DMA_NOWAIT)) != 0) {
    535          1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    536          1.1   bouyer 		    "allocate", drive, error);
    537          1.1   bouyer 		return error;
    538          1.1   bouyer 	}
    539          1.1   bouyer 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    540          1.1   bouyer 	    dma_table_size,
    541          1.1   bouyer 	    (caddr_t *)&dma_maps->dma_table,
    542          1.1   bouyer 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    543          1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    544          1.1   bouyer 		    "map", drive, error);
    545          1.1   bouyer 		return error;
    546          1.1   bouyer 	}
    547          1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    548          1.1   bouyer 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    549          1.1   bouyer 	    (unsigned long)seg.ds_addr), DEBUG_PROBE);
    550          1.1   bouyer 	/* Create and load table DMA map for this disk */
    551          1.1   bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    552          1.1   bouyer 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    553          1.1   bouyer 	    &dma_maps->dmamap_table)) != 0) {
    554          1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    555          1.1   bouyer 		    "create", drive, error);
    556          1.1   bouyer 		return error;
    557          1.1   bouyer 	}
    558          1.1   bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat,
    559          1.1   bouyer 	    dma_maps->dmamap_table,
    560          1.1   bouyer 	    dma_maps->dma_table,
    561          1.1   bouyer 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    562          1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    563          1.1   bouyer 		    "load", drive, error);
    564          1.1   bouyer 		return error;
    565          1.1   bouyer 	}
    566          1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    567          1.1   bouyer 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    568          1.1   bouyer 	    DEBUG_PROBE);
    569          1.1   bouyer 	/* Create a xfer DMA map for this drive */
    570          1.1   bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX,
    571          1.1   bouyer 	    NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    572          1.1   bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    573          1.1   bouyer 	    &dma_maps->dmamap_xfer)) != 0) {
    574          1.1   bouyer 		aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    575          1.1   bouyer 		    "create xfer", drive, error);
    576          1.1   bouyer 		return error;
    577          1.1   bouyer 	}
    578          1.1   bouyer 	return 0;
    579          1.1   bouyer }
    580          1.1   bouyer 
    581          1.1   bouyer int
    582  1.8.2.3.2.1     tron pciide_dma_dmamap_setup(sc, channel, drive, databuf, datalen, flags)
    583  1.8.2.3.2.1     tron 	struct pciide_softc *sc;
    584          1.1   bouyer 	int channel, drive;
    585          1.1   bouyer 	void *databuf;
    586          1.1   bouyer 	size_t datalen;
    587          1.1   bouyer 	int flags;
    588          1.1   bouyer {
    589          1.1   bouyer 	int error, seg;
    590          1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    591          1.3     fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    592          1.1   bouyer 
    593          1.1   bouyer 	error = bus_dmamap_load(sc->sc_dmat,
    594          1.1   bouyer 	    dma_maps->dmamap_xfer,
    595          1.1   bouyer 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    596          1.1   bouyer 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    597          1.1   bouyer 	if (error) {
    598          1.1   bouyer 		printf(dmaerrfmt, sc->sc_wdcdev.sc_dev.dv_xname, channel,
    599          1.1   bouyer 		    "load xfer", drive, error);
    600          1.1   bouyer 		return error;
    601          1.1   bouyer 	}
    602          1.1   bouyer 
    603          1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    604          1.1   bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    605          1.1   bouyer 	    (flags & WDC_DMA_READ) ?
    606          1.1   bouyer 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    607          1.1   bouyer 
    608          1.1   bouyer 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    609          1.1   bouyer #ifdef DIAGNOSTIC
    610          1.1   bouyer 		/* A segment must not cross a 64k boundary */
    611          1.1   bouyer 		{
    612          1.1   bouyer 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    613          1.1   bouyer 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    614          1.1   bouyer 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    615          1.1   bouyer 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    616          1.1   bouyer 			printf("pciide_dma: segment %d physical addr 0x%lx"
    617          1.1   bouyer 			    " len 0x%lx not properly aligned\n",
    618          1.1   bouyer 			    seg, phys, len);
    619          1.1   bouyer 			panic("pciide_dma: buf align");
    620          1.1   bouyer 		}
    621          1.1   bouyer 		}
    622          1.1   bouyer #endif
    623          1.1   bouyer 		dma_maps->dma_table[seg].base_addr =
    624          1.1   bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    625          1.1   bouyer 		dma_maps->dma_table[seg].byte_count =
    626          1.1   bouyer 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    627          1.1   bouyer 		    IDEDMA_BYTE_COUNT_MASK);
    628          1.1   bouyer 		WDCDEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    629          1.1   bouyer 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    630          1.1   bouyer 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    631          1.1   bouyer 
    632          1.1   bouyer 	}
    633          1.1   bouyer 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    634          1.1   bouyer 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    635          1.1   bouyer 
    636          1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    637          1.1   bouyer 	    dma_maps->dmamap_table->dm_mapsize,
    638          1.1   bouyer 	    BUS_DMASYNC_PREWRITE);
    639          1.1   bouyer 
    640          1.1   bouyer #ifdef DIAGNOSTIC
    641          1.1   bouyer 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    642  1.8.2.3.2.1     tron 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    643  1.8.2.3.2.1     tron 		    "not properly aligned\n",
    644          1.1   bouyer 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    645          1.1   bouyer 		panic("pciide_dma_init: table align");
    646          1.1   bouyer 	}
    647          1.1   bouyer #endif
    648  1.8.2.3.2.1     tron 	/* remember flags */
    649  1.8.2.3.2.1     tron 	dma_maps->dma_flags = flags;
    650  1.8.2.3.2.1     tron 
    651  1.8.2.3.2.1     tron 	return 0;
    652  1.8.2.3.2.1     tron }
    653  1.8.2.3.2.1     tron 
    654  1.8.2.3.2.1     tron int
    655  1.8.2.3.2.1     tron pciide_dma_init(v, channel, drive, databuf, datalen, flags)
    656  1.8.2.3.2.1     tron 	void *v;
    657  1.8.2.3.2.1     tron 	int channel, drive;
    658  1.8.2.3.2.1     tron 	void *databuf;
    659  1.8.2.3.2.1     tron 	size_t datalen;
    660  1.8.2.3.2.1     tron 	int flags;
    661  1.8.2.3.2.1     tron {
    662  1.8.2.3.2.1     tron 	struct pciide_softc *sc = v;
    663  1.8.2.3.2.1     tron 	int error;
    664  1.8.2.3.2.1     tron 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    665  1.8.2.3.2.1     tron 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    666          1.1   bouyer 
    667  1.8.2.3.2.1     tron 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    668  1.8.2.3.2.1     tron 	    databuf, datalen, flags)) != 0)
    669  1.8.2.3.2.1     tron 		return error;
    670  1.8.2.3.2.1     tron 	/* Maps are ready. Start DMA function */
    671          1.1   bouyer 	/* Clear status bits */
    672          1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    673          1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    674          1.1   bouyer 	/* Write table addr */
    675          1.3     fvdl 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    676          1.1   bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    677          1.1   bouyer 	/* set read/write */
    678          1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    679          1.5  thorpej 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    680          1.1   bouyer 	return 0;
    681          1.1   bouyer }
    682          1.1   bouyer 
    683          1.1   bouyer void
    684          1.1   bouyer pciide_dma_start(v, channel, drive)
    685          1.1   bouyer 	void *v;
    686          1.1   bouyer 	int channel, drive;
    687          1.1   bouyer {
    688          1.1   bouyer 	struct pciide_softc *sc = v;
    689          1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    690          1.1   bouyer 
    691          1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    692          1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    693          1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    694          1.3     fvdl 		| IDEDMA_CMD_START);
    695          1.1   bouyer }
    696          1.1   bouyer 
    697          1.1   bouyer int
    698          1.1   bouyer pciide_dma_finish(v, channel, drive, force)
    699          1.1   bouyer 	void *v;
    700          1.1   bouyer 	int channel, drive;
    701          1.1   bouyer 	int force;
    702          1.1   bouyer {
    703          1.1   bouyer 	struct pciide_softc *sc = v;
    704          1.1   bouyer 	u_int8_t status;
    705          1.1   bouyer 	int error = 0;
    706          1.3     fvdl 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    707          1.3     fvdl 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    708          1.1   bouyer 
    709          1.3     fvdl 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    710          1.1   bouyer 	WDCDEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    711          1.1   bouyer 	    DEBUG_XFERS);
    712          1.1   bouyer 
    713          1.1   bouyer 	if (force == 0 && (status & IDEDMA_CTL_INTR) == 0)
    714          1.1   bouyer 		return WDC_DMAST_NOIRQ;
    715          1.1   bouyer 
    716          1.1   bouyer 	/* stop DMA channel */
    717          1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    718          1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    719          1.3     fvdl 		& ~IDEDMA_CMD_START);
    720          1.1   bouyer 
    721          1.1   bouyer 	/* Unload the map of the data buffer */
    722          1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    723          1.1   bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    724          1.1   bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    725          1.1   bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    726          1.1   bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    727          1.1   bouyer 
    728          1.1   bouyer 	if ((status & IDEDMA_CTL_ERR) != 0) {
    729          1.1   bouyer 		printf("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    730          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname, channel, drive, status);
    731          1.1   bouyer 		error |= WDC_DMAST_ERR;
    732          1.1   bouyer 	}
    733          1.1   bouyer 
    734          1.1   bouyer 	if ((status & IDEDMA_CTL_INTR) == 0) {
    735          1.1   bouyer 		printf("%s:%d:%d: bus-master DMA error: missing interrupt, "
    736          1.1   bouyer 		    "status=0x%x\n", sc->sc_wdcdev.sc_dev.dv_xname, channel,
    737          1.1   bouyer 		    drive, status);
    738          1.1   bouyer 		error |= WDC_DMAST_NOIRQ;
    739          1.1   bouyer 	}
    740          1.1   bouyer 
    741          1.1   bouyer 	if ((status & IDEDMA_CTL_ACT) != 0) {
    742          1.1   bouyer 		/* data underrun, may be a valid condition for ATAPI */
    743          1.1   bouyer 		error |= WDC_DMAST_UNDER;
    744          1.1   bouyer 	}
    745          1.1   bouyer 	return error;
    746          1.1   bouyer }
    747          1.1   bouyer 
    748          1.1   bouyer void
    749          1.1   bouyer pciide_irqack(chp)
    750          1.7  thorpej 	struct wdc_channel *chp;
    751          1.1   bouyer {
    752          1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    753          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    754          1.1   bouyer 
    755          1.1   bouyer 	/* clear status bits in IDE DMA registers */
    756          1.3     fvdl 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    757          1.3     fvdl 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    758          1.1   bouyer }
    759          1.1   bouyer 
    760          1.1   bouyer /* some common code used by several chip_map */
    761          1.1   bouyer int
    762          1.1   bouyer pciide_chansetup(sc, channel, interface)
    763          1.1   bouyer 	struct pciide_softc *sc;
    764          1.1   bouyer 	int channel;
    765          1.1   bouyer 	pcireg_t interface;
    766          1.1   bouyer {
    767          1.1   bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    768          1.1   bouyer 	sc->wdc_chanarray[channel] = &cp->wdc_channel;
    769          1.1   bouyer 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    770          1.8  thorpej 	cp->wdc_channel.ch_channel = channel;
    771          1.8  thorpej 	cp->wdc_channel.ch_wdc = &sc->sc_wdcdev;
    772          1.1   bouyer 	cp->wdc_channel.ch_queue =
    773          1.6  thorpej 	    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    774          1.1   bouyer 	if (cp->wdc_channel.ch_queue == NULL) {
    775          1.1   bouyer 		aprint_error("%s %s channel: "
    776          1.1   bouyer 		    "can't allocate memory for command queue",
    777          1.1   bouyer 		sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    778          1.1   bouyer 		return 0;
    779          1.1   bouyer 	}
    780          1.1   bouyer 	aprint_normal("%s: %s channel %s to %s mode\n",
    781          1.1   bouyer 	    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    782          1.1   bouyer 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    783          1.1   bouyer 	    "configured" : "wired",
    784          1.1   bouyer 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    785          1.1   bouyer 	    "native-PCI" : "compatibility");
    786          1.1   bouyer 	return 1;
    787          1.1   bouyer }
    788          1.1   bouyer 
    789          1.1   bouyer /* some common code used by several chip channel_map */
    790          1.1   bouyer void
    791          1.1   bouyer pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr)
    792          1.1   bouyer 	struct pci_attach_args *pa;
    793          1.1   bouyer 	struct pciide_channel *cp;
    794          1.1   bouyer 	pcireg_t interface;
    795          1.1   bouyer 	bus_size_t *cmdsizep, *ctlsizep;
    796          1.1   bouyer 	int (*pci_intr) __P((void *));
    797          1.1   bouyer {
    798          1.7  thorpej 	struct wdc_channel *wdc_cp = &cp->wdc_channel;
    799          1.1   bouyer 
    800          1.8  thorpej 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    801          1.1   bouyer 		pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr);
    802      1.8.2.3      jmc 	else {
    803          1.8  thorpej 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep,
    804          1.1   bouyer 		    ctlsizep);
    805      1.8.2.3      jmc 		if ((cp->wdc_channel.ch_flags & WDCF_DISABLED) == 0)
    806      1.8.2.3      jmc 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    807      1.8.2.3      jmc 	}
    808          1.1   bouyer 	wdcattach(wdc_cp);
    809          1.1   bouyer }
    810          1.1   bouyer 
    811          1.1   bouyer /*
    812          1.1   bouyer  * generic code to map the compat intr.
    813          1.1   bouyer  */
    814          1.1   bouyer void
    815          1.1   bouyer pciide_map_compat_intr(pa, cp, compatchan)
    816          1.1   bouyer 	struct pci_attach_args *pa;
    817          1.1   bouyer 	struct pciide_channel *cp;
    818          1.1   bouyer 	int compatchan;
    819          1.1   bouyer {
    820          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.ch_wdc;
    821          1.1   bouyer 
    822          1.1   bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    823          1.1   bouyer 	cp->ih = pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_dev,
    824          1.1   bouyer 	    pa, compatchan, pciide_compat_intr, cp);
    825          1.1   bouyer 	if (cp->ih == NULL) {
    826          1.1   bouyer #endif
    827          1.1   bouyer 		aprint_error("%s: no compatibility interrupt for use by %s "
    828          1.1   bouyer 		    "channel\n", sc->sc_wdcdev.sc_dev.dv_xname, cp->name);
    829          1.1   bouyer 		cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    830          1.1   bouyer #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    831          1.1   bouyer 	}
    832          1.1   bouyer #endif
    833          1.1   bouyer }
    834          1.1   bouyer 
    835          1.1   bouyer void
    836          1.1   bouyer default_chip_map(sc, pa)
    837          1.1   bouyer 	struct pciide_softc *sc;
    838          1.1   bouyer 	struct pci_attach_args *pa;
    839          1.1   bouyer {
    840          1.1   bouyer 	struct pciide_channel *cp;
    841          1.1   bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    842          1.1   bouyer 	pcireg_t csr;
    843          1.1   bouyer 	int channel, drive;
    844          1.1   bouyer 	u_int8_t idedma_ctl;
    845          1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    846          1.1   bouyer 	char *failreason;
    847          1.1   bouyer 
    848          1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    849          1.1   bouyer 		return;
    850          1.1   bouyer 
    851          1.1   bouyer 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    852          1.1   bouyer 		aprint_normal("%s: bus-master DMA support present",
    853          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    854          1.1   bouyer 		if (sc->sc_pp == &default_product_desc &&
    855          1.1   bouyer 		    (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags &
    856          1.1   bouyer 		    PCIIDE_OPTIONS_DMA) == 0) {
    857          1.1   bouyer 			aprint_normal(", but unused (no driver support)");
    858          1.1   bouyer 			sc->sc_dma_ok = 0;
    859          1.1   bouyer 		} else {
    860          1.1   bouyer 			pciide_mapreg_dma(sc, pa);
    861          1.1   bouyer 			if (sc->sc_dma_ok != 0)
    862          1.1   bouyer 				aprint_normal(", used without full driver "
    863          1.1   bouyer 				    "support");
    864          1.1   bouyer 		}
    865          1.1   bouyer 	} else {
    866          1.1   bouyer 		aprint_normal("%s: hardware does not support DMA",
    867          1.1   bouyer 		    sc->sc_wdcdev.sc_dev.dv_xname);
    868          1.1   bouyer 		sc->sc_dma_ok = 0;
    869          1.1   bouyer 	}
    870          1.1   bouyer 	aprint_normal("\n");
    871          1.1   bouyer 	if (sc->sc_dma_ok) {
    872          1.1   bouyer 		sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
    873          1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    874          1.1   bouyer 	}
    875          1.1   bouyer 	sc->sc_wdcdev.PIO_cap = 0;
    876          1.1   bouyer 	sc->sc_wdcdev.DMA_cap = 0;
    877          1.1   bouyer 
    878          1.1   bouyer 	sc->sc_wdcdev.channels = sc->wdc_chanarray;
    879          1.1   bouyer 	sc->sc_wdcdev.nchannels = PCIIDE_NUM_CHANNELS;
    880          1.1   bouyer 	sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
    881          1.1   bouyer 
    882          1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    883          1.1   bouyer 		cp = &sc->pciide_channels[channel];
    884          1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    885          1.1   bouyer 			continue;
    886      1.8.2.1      jdc 		if (interface & PCIIDE_INTERFACE_PCI(channel))
    887      1.8.2.1      jdc 			pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
    888      1.8.2.1      jdc 			    pciide_pci_intr);
    889      1.8.2.1      jdc 		else
    890      1.8.2.1      jdc 			pciide_mapregs_compat(pa, cp,
    891      1.8.2.1      jdc 			    cp->wdc_channel.ch_channel, &cmdsize, &ctlsize);
    892          1.1   bouyer 		if (cp->wdc_channel.ch_flags & WDCF_DISABLED)
    893          1.1   bouyer 			continue;
    894          1.1   bouyer 		/*
    895          1.1   bouyer 		 * Check to see if something appears to be there.
    896          1.1   bouyer 		 */
    897          1.1   bouyer 		failreason = NULL;
    898          1.1   bouyer 		/*
    899          1.1   bouyer 		 * In native mode, always enable the controller. It's
    900          1.1   bouyer 		 * not possible to have an ISA board using the same address
    901          1.1   bouyer 		 * anyway.
    902          1.1   bouyer 		 */
    903      1.8.2.3      jmc 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
    904      1.8.2.3      jmc 			wdcattach(&cp->wdc_channel);
    905      1.8.2.3      jmc 			continue;
    906      1.8.2.3      jmc 		}
    907          1.1   bouyer 		if (!wdcprobe(&cp->wdc_channel)) {
    908          1.1   bouyer 			failreason = "not responding; disabled or no drives?";
    909          1.1   bouyer 			goto next;
    910          1.1   bouyer 		}
    911          1.1   bouyer 		/*
    912          1.1   bouyer 		 * Now, make sure it's actually attributable to this PCI IDE
    913          1.1   bouyer 		 * channel by trying to access the channel again while the
    914          1.1   bouyer 		 * PCI IDE controller's I/O space is disabled.  (If the
    915          1.1   bouyer 		 * channel no longer appears to be there, it belongs to
    916          1.1   bouyer 		 * this controller.)  YUCK!
    917          1.1   bouyer 		 */
    918          1.1   bouyer 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
    919          1.1   bouyer 		    PCI_COMMAND_STATUS_REG);
    920          1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    921          1.1   bouyer 		    csr & ~PCI_COMMAND_IO_ENABLE);
    922          1.1   bouyer 		if (wdcprobe(&cp->wdc_channel))
    923          1.1   bouyer 			failreason = "other hardware responding at addresses";
    924          1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    925          1.1   bouyer 		    PCI_COMMAND_STATUS_REG, csr);
    926          1.1   bouyer next:
    927          1.1   bouyer 		if (failreason) {
    928          1.1   bouyer 			aprint_error("%s: %s channel ignored (%s)\n",
    929          1.1   bouyer 			    sc->sc_wdcdev.sc_dev.dv_xname, cp->name,
    930          1.1   bouyer 			    failreason);
    931          1.1   bouyer 			cp->wdc_channel.ch_flags |= WDCF_DISABLED;
    932          1.2   bouyer 			bus_space_unmap(cp->wdc_channel.cmd_iot,
    933          1.3     fvdl 			    cp->wdc_channel.cmd_baseioh, cmdsize);
    934          1.2   bouyer 			bus_space_unmap(cp->wdc_channel.ctl_iot,
    935          1.2   bouyer 			    cp->wdc_channel.ctl_ioh, ctlsize);
    936      1.8.2.1      jdc 		} else {
    937      1.8.2.3      jmc 			pciide_map_compat_intr(pa, cp,
    938      1.8.2.3      jmc 			    cp->wdc_channel.ch_channel);
    939      1.8.2.1      jdc 			wdcattach(&cp->wdc_channel);
    940          1.1   bouyer 		}
    941          1.1   bouyer 	}
    942          1.1   bouyer 
    943          1.1   bouyer 	if (sc->sc_dma_ok == 0)
    944          1.1   bouyer 		return;
    945          1.1   bouyer 
    946          1.1   bouyer 	/* Allocate DMA maps */
    947          1.1   bouyer 	for (channel = 0; channel < sc->sc_wdcdev.nchannels; channel++) {
    948          1.1   bouyer 		idedma_ctl = 0;
    949          1.1   bouyer 		cp = &sc->pciide_channels[channel];
    950          1.1   bouyer 		for (drive = 0; drive < 2; drive++) {
    951  1.8.2.3.2.2      riz 			/*
    952  1.8.2.3.2.2      riz 			 * we have not probed the drives yet, allocate
    953  1.8.2.3.2.2      riz 			 * ressources for all of them.
    954  1.8.2.3.2.2      riz 			 */
    955          1.1   bouyer 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
    956          1.1   bouyer 				/* Abort DMA setup */
    957          1.1   bouyer 				aprint_error(
    958          1.1   bouyer 				    "%s:%d:%d: can't allocate DMA maps, "
    959          1.1   bouyer 				    "using PIO transfers\n",
    960          1.1   bouyer 				    sc->sc_wdcdev.sc_dev.dv_xname,
    961          1.1   bouyer 				    channel, drive);
    962  1.8.2.3.2.2      riz 				sc->sc_dma_ok = 0;
    963  1.8.2.3.2.2      riz 				sc->sc_wdcdev.cap &= ~(WDC_CAPABILITY_DMA |
    964  1.8.2.3.2.2      riz 				    WDC_CAPABILITY_IRQACK);
    965  1.8.2.3.2.2      riz 				break;
    966          1.1   bouyer 			}
    967          1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    968          1.1   bouyer 		}
    969          1.1   bouyer 		if (idedma_ctl != 0) {
    970          1.1   bouyer 			/* Add software bits in status register */
    971          1.3     fvdl 			bus_space_write_1(sc->sc_dma_iot,
    972          1.3     fvdl 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
    973          1.1   bouyer 		}
    974          1.1   bouyer 	}
    975          1.1   bouyer }
    976          1.1   bouyer 
    977          1.1   bouyer void
    978          1.1   bouyer sata_setup_channel(chp)
    979          1.7  thorpej 	struct wdc_channel *chp;
    980          1.1   bouyer {
    981          1.1   bouyer 	struct ata_drive_datas *drvp;
    982          1.1   bouyer 	int drive;
    983          1.1   bouyer 	u_int32_t idedma_ctl;
    984          1.1   bouyer 	struct pciide_channel *cp = (struct pciide_channel*)chp;
    985          1.8  thorpej 	struct pciide_softc *sc = (struct pciide_softc*)cp->wdc_channel.ch_wdc;
    986          1.1   bouyer 
    987          1.1   bouyer 	/* setup DMA if needed */
    988          1.1   bouyer 	pciide_channel_dma_setup(cp);
    989          1.1   bouyer 
    990          1.1   bouyer 	idedma_ctl = 0;
    991          1.1   bouyer 
    992          1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    993          1.1   bouyer 		drvp = &chp->ch_drive[drive];
    994          1.1   bouyer 		/* If no drive, skip */
    995          1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    996          1.1   bouyer 			continue;
    997          1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    998          1.1   bouyer 			/* use Ultra/DMA */
    999          1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1000          1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1001          1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
   1002          1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1003          1.1   bouyer 		}
   1004          1.1   bouyer 	}
   1005          1.1   bouyer 
   1006          1.1   bouyer 	/*
   1007          1.1   bouyer 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1008          1.1   bouyer 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1009          1.1   bouyer 	 * command).
   1010          1.1   bouyer 	 */
   1011          1.1   bouyer 	if (idedma_ctl != 0) {
   1012          1.1   bouyer 		/* Add software bits in status register */
   1013          1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1014          1.1   bouyer 		    idedma_ctl);
   1015          1.1   bouyer 	}
   1016          1.1   bouyer }
   1017