Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.62.4.1
      1 /*	$NetBSD: pciide_common.c,v 1.62.4.1 2017/04/10 22:57:03 jdolecek Exp $	*/
      2 
      3 
      4 /*
      5  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  *
     16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26  *
     27  */
     28 
     29 
     30 /*
     31  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32  *
     33  * Redistribution and use in source and binary forms, with or without
     34  * modification, are permitted provided that the following conditions
     35  * are met:
     36  * 1. Redistributions of source code must retain the above copyright
     37  *    notice, this list of conditions and the following disclaimer.
     38  * 2. Redistributions in binary form must reproduce the above copyright
     39  *    notice, this list of conditions and the following disclaimer in the
     40  *    documentation and/or other materials provided with the distribution.
     41  * 3. All advertising materials mentioning features or use of this software
     42  *    must display the following acknowledgement:
     43  *      This product includes software developed by Christopher G. Demetriou
     44  *	for the NetBSD Project.
     45  * 4. The name of the author may not be used to endorse or promote products
     46  *    derived from this software without specific prior written permission
     47  *
     48  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58  */
     59 
     60 /*
     61  * PCI IDE controller driver.
     62  *
     63  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64  * sys/dev/pci/ppb.c, revision 1.16).
     65  *
     66  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68  * 5/16/94" from the PCI SIG.
     69  *
     70  */
     71 
     72 #include <sys/cdefs.h>
     73 __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.62.4.1 2017/04/10 22:57:03 jdolecek Exp $");
     74 
     75 #include <sys/param.h>
     76 
     77 #include <dev/pci/pcireg.h>
     78 #include <dev/pci/pcivar.h>
     79 #include <dev/pci/pcidevs.h>
     80 #include <dev/pci/pciidereg.h>
     81 #include <dev/pci/pciidevar.h>
     82 
     83 #include <dev/ic/wdcreg.h>
     84 
     85 #ifdef ATADEBUG
     86 int atadebug_pciide_mask = 0;
     87 #endif
     88 
     89 #if NATA_DMA
     90 static const char dmaerrfmt[] =
     91     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     92 #endif
     93 
     94 /* Default product description for devices not known from this controller */
     95 const struct pciide_product_desc default_product_desc = {
     96 	0,
     97 	0,
     98 	"Generic PCI IDE controller",
     99 	default_chip_map,
    100 };
    101 
    102 const struct pciide_product_desc *
    103 pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    104 {
    105 	for (; pp->chip_map != NULL; pp++)
    106 		if (PCI_PRODUCT(id) == pp->ide_product)
    107 			break;
    108 
    109 	if (pp->chip_map == NULL)
    110 		return NULL;
    111 	return pp;
    112 }
    113 
    114 void
    115 pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa,
    116     const struct pciide_product_desc *pp)
    117 {
    118 	pci_chipset_tag_t pc = pa->pa_pc;
    119 	pcitag_t tag = pa->pa_tag;
    120 #if NATA_DMA
    121 	pcireg_t csr;
    122 #endif
    123 	const char *displaydev = NULL;
    124 	int dontprint = 0;
    125 
    126 	sc->sc_pci_id = pa->pa_id;
    127 	if (pp == NULL) {
    128 		/* should only happen for generic pciide devices */
    129 		sc->sc_pp = &default_product_desc;
    130 	} else {
    131 		sc->sc_pp = pp;
    132 		/* if ide_name == NULL, printf is done in chip-specific map */
    133 		if (pp->ide_name)
    134 			displaydev = pp->ide_name;
    135 		else
    136 			dontprint = 1;
    137 	}
    138 
    139 	if (dontprint) {
    140 		aprint_naive("disk controller\n");
    141 		aprint_normal("\n"); /* ??? */
    142 	} else
    143 		pci_aprint_devinfo_fancy(pa, "disk controller", displaydev, 1);
    144 
    145 	sc->sc_pc = pa->pa_pc;
    146 	sc->sc_tag = pa->pa_tag;
    147 
    148 #if NATA_DMA
    149 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    150 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    151 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    152 #endif
    153 
    154 #ifdef ATADEBUG
    155 	if (atadebug_pciide_mask & DEBUG_PROBE)
    156 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    157 #endif
    158 	sc->sc_pp->chip_map(sc, pa);
    159 
    160 #if NATA_DMA
    161 	if (sc->sc_dma_ok) {
    162 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    163 		csr |= PCI_COMMAND_MASTER_ENABLE;
    164 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    165 	}
    166 #endif
    167 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    168 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    169 }
    170 
    171 int
    172 pciide_common_detach(struct pciide_softc *sc, int flags)
    173 {
    174 	struct pciide_channel *cp;
    175 	struct ata_channel *wdc_cp;
    176 	struct wdc_regs *wdr;
    177 	int channel, drive;
    178 	int rv;
    179 
    180 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
    181 	if (rv)
    182 		return rv;
    183 
    184 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    185 	     channel++) {
    186 		cp = &sc->pciide_channels[channel];
    187 		wdc_cp = &cp->ata_channel;
    188 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    189 
    190 		if (wdc_cp->ch_flags & ATACH_DISABLED)
    191 			continue;
    192 
    193 		if (wdr->cmd_ios != 0)
    194 			bus_space_unmap(wdr->cmd_iot,
    195 			    wdr->cmd_baseioh, wdr->cmd_ios);
    196 		if (cp->compat != 0) {
    197 			if (wdr->ctl_ios != 0)
    198 				bus_space_unmap(wdr->ctl_iot,
    199 				    wdr->ctl_ioh, wdr->ctl_ios);
    200 		} else {
    201 			if (cp->ctl_ios != 0)
    202 				bus_space_unmap(wdr->ctl_iot,
    203 				    cp->ctl_baseioh, cp->ctl_ios);
    204 		}
    205 
    206 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
    207 #if NATA_DMA
    208 			pciide_dma_table_teardown(sc, channel, drive);
    209 #endif
    210 		}
    211 
    212 		ata_queue_free(cp->ata_channel.ch_queue);
    213 		cp->ata_channel.atabus = NULL;
    214 	}
    215 
    216 #if NATA_DMA
    217 	if (sc->sc_dma_ios != 0)
    218 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    219 	if (sc->sc_ba5_ss != 0)
    220 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
    221 #endif
    222 
    223 	return 0;
    224 }
    225 
    226 int
    227 pciide_detach(device_t self, int flags)
    228 {
    229 	struct pciide_softc *sc = device_private(self);
    230 	struct pciide_channel *cp;
    231 	int channel;
    232 #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    233 	bool has_compat_chan;
    234 
    235 	has_compat_chan = false;
    236 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    237 	     channel++) {
    238 		cp = &sc->pciide_channels[channel];
    239 		if (cp->compat != 0) {
    240 			has_compat_chan = true;
    241 		}
    242 	}
    243 
    244 	if (has_compat_chan != false)
    245 		return EBUSY;
    246 #endif
    247 
    248 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    249 	     channel++) {
    250 		cp = &sc->pciide_channels[channel];
    251 		if (cp->compat != 0)
    252 			if (cp->ih != NULL) {
    253 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
    254 			       cp->ih = NULL;
    255 			}
    256 	}
    257 
    258 	if (sc->sc_pci_ih != NULL) {
    259 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
    260 		sc->sc_pci_ih = NULL;
    261 	}
    262 
    263 	return pciide_common_detach(sc, flags);
    264 }
    265 
    266 /* tell whether the chip is enabled or not */
    267 int
    268 pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
    269 {
    270 	pcireg_t csr;
    271 
    272 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
    273 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    274 		    "I/O access disabled at bridge\n");
    275 		return 0;
    276 	}
    277 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    278 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
    279 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    280 		    "I/O access disabled at device\n");
    281 		return 0;
    282 	}
    283 	return 1;
    284 }
    285 
    286 void
    287 pciide_mapregs_compat(const struct pci_attach_args *pa,
    288     struct pciide_channel *cp, int compatchan)
    289 {
    290 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    291 	struct ata_channel *wdc_cp = &cp->ata_channel;
    292 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    293 	int i;
    294 
    295 	cp->compat = 1;
    296 
    297 	wdr->cmd_iot = pa->pa_iot;
    298 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    299 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    300 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    301 		    "couldn't map %s channel cmd regs\n", cp->name);
    302 		goto bad;
    303 	}
    304 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
    305 
    306 	wdr->ctl_iot = pa->pa_iot;
    307 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    308 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    309 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    310 		    "couldn't map %s channel ctl regs\n", cp->name);
    311 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    312 		goto bad;
    313 	}
    314 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
    315 
    316 	for (i = 0; i < WDC_NREG; i++) {
    317 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    318 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    319 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    320 			    "couldn't subregion %s channel cmd regs\n",
    321 			    cp->name);
    322 			goto bad;
    323 		}
    324 	}
    325 	wdc_init_shadow_regs(wdc_cp);
    326 	wdr->data32iot = wdr->cmd_iot;
    327 	wdr->data32ioh = wdr->cmd_iohs[0];
    328 	return;
    329 
    330 bad:
    331 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    332 	return;
    333 }
    334 
    335 void
    336 pciide_mapregs_native(const struct pci_attach_args *pa,
    337 	struct pciide_channel *cp, int (*pci_intr)(void *))
    338 {
    339 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    340 	struct ata_channel *wdc_cp = &cp->ata_channel;
    341 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    342 	const char *intrstr;
    343 	pci_intr_handle_t intrhandle;
    344 	int i;
    345 	char intrbuf[PCI_INTRSTR_LEN];
    346 
    347 	cp->compat = 0;
    348 
    349 	if (sc->sc_pci_ih == NULL) {
    350 		if (pci_intr_map(pa, &intrhandle) != 0) {
    351 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    352 			    "couldn't map native-PCI interrupt\n");
    353 			goto bad;
    354 		}
    355 		intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
    356 		sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc,
    357 		    intrhandle, IPL_BIO, pci_intr, sc,
    358 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev));
    359 		if (sc->sc_pci_ih != NULL) {
    360 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    361 			    "using %s for native-PCI interrupt\n",
    362 			    intrstr ? intrstr : "unknown interrupt");
    363 		} else {
    364 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    365 			    "couldn't establish native-PCI interrupt");
    366 			if (intrstr != NULL)
    367 				aprint_error(" at %s", intrstr);
    368 			aprint_error("\n");
    369 			goto bad;
    370 		}
    371 	}
    372 	cp->ih = sc->sc_pci_ih;
    373 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    374 	    PCI_MAPREG_TYPE_IO, 0,
    375 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
    376 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    377 		    "couldn't map %s channel cmd regs\n", cp->name);
    378 		goto bad;
    379 	}
    380 
    381 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    382 	    PCI_MAPREG_TYPE_IO, 0,
    383 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
    384 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    385 		    "couldn't map %s channel ctl regs\n", cp->name);
    386 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    387 		goto bad;
    388 	}
    389 	/*
    390 	 * In native mode, 4 bytes of I/O space are mapped for the control
    391 	 * register, the control register is at offset 2. Pass the generic
    392 	 * code a handle for only one byte at the right offset.
    393 	 */
    394 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    395 	    &wdr->ctl_ioh) != 0) {
    396 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    397 		    "unable to subregion %s channel ctl regs\n", cp->name);
    398 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    399 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
    400 		goto bad;
    401 	}
    402 
    403 	for (i = 0; i < WDC_NREG; i++) {
    404 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    405 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    406 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    407 			    "couldn't subregion %s channel cmd regs\n",
    408 			    cp->name);
    409 			goto bad;
    410 		}
    411 	}
    412 	wdc_init_shadow_regs(wdc_cp);
    413 	wdr->data32iot = wdr->cmd_iot;
    414 	wdr->data32ioh = wdr->cmd_iohs[0];
    415 	return;
    416 
    417 bad:
    418 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    419 	return;
    420 }
    421 
    422 #if NATA_DMA
    423 void
    424 pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
    425 {
    426 	pcireg_t maptype;
    427 	bus_addr_t addr;
    428 	struct pciide_channel *pc;
    429 	int reg, chan;
    430 	bus_size_t size;
    431 
    432 	/*
    433 	 * Map DMA registers
    434 	 *
    435 	 * Note that sc_dma_ok is the right variable to test to see if
    436 	 * DMA can be done.  If the interface doesn't support DMA,
    437 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    438 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    439 	 * non-zero if the interface supports DMA and the registers
    440 	 * could be mapped.
    441 	 *
    442 	 * XXX Note that despite the fact that the Bus Master IDE specs
    443 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    444 	 * XXX space," some controllers (at least the United
    445 	 * XXX Microelectronics UM8886BF) place it in memory space.
    446 	 */
    447 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    448 	    PCIIDE_REG_BUS_MASTER_DMA);
    449 
    450 	switch (maptype) {
    451 	case PCI_MAPREG_TYPE_IO:
    452 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    453 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    454 		    &addr, NULL, NULL) == 0);
    455 		if (sc->sc_dma_ok == 0) {
    456 			aprint_verbose(
    457 			    ", but unused (couldn't query registers)");
    458 			break;
    459 		}
    460 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    461 		    && addr >= 0x10000) {
    462 			sc->sc_dma_ok = 0;
    463 			aprint_verbose(
    464 			    ", but unused (registers at unsafe address "
    465 			    "%#lx)", (unsigned long)addr);
    466 			break;
    467 		}
    468 		/* FALLTHROUGH */
    469 
    470 	case PCI_MAPREG_MEM_TYPE_32BIT:
    471 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    472 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    473 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
    474 		    == 0);
    475 		sc->sc_dmat = pa->pa_dmat;
    476 		if (sc->sc_dma_ok == 0) {
    477 			aprint_verbose(", but unused (couldn't map registers)");
    478 		} else {
    479 			sc->sc_wdcdev.dma_arg = sc;
    480 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    481 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    482 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    483 		}
    484 
    485 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    486 		    PCIIDE_OPTIONS_NODMA) {
    487 			aprint_verbose(
    488 			    ", but unused (forced off by config file)");
    489 			sc->sc_dma_ok = 0;
    490 		}
    491 		break;
    492 
    493 	default:
    494 		sc->sc_dma_ok = 0;
    495 		aprint_verbose(
    496 		    ", but unsupported register maptype (0x%x)", maptype);
    497 	}
    498 
    499 	if (sc->sc_dma_ok == 0)
    500 		return;
    501 
    502 	/*
    503 	 * Set up the default handles for the DMA registers.
    504 	 * Just reserve 32 bits for each handle, unless space
    505 	 * doesn't permit it.
    506 	 */
    507 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    508 		pc = &sc->pciide_channels[chan];
    509 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    510 			size = 4;
    511 			if (size > (IDEDMA_SCH_OFFSET - reg))
    512 				size = IDEDMA_SCH_OFFSET - reg;
    513 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    514 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    515 			    &pc->dma_iohs[reg]) != 0) {
    516 				sc->sc_dma_ok = 0;
    517 				aprint_verbose(", but can't subregion offset %d "
    518 					      "size %lu", reg, (u_long)size);
    519 				return;
    520 			}
    521 		}
    522 	}
    523 }
    524 #endif	/* NATA_DMA */
    525 
    526 int
    527 pciide_compat_intr(void *arg)
    528 {
    529 	struct pciide_channel *cp = arg;
    530 
    531 #ifdef DIAGNOSTIC
    532 	/* should only be called for a compat channel */
    533 	if (cp->compat == 0)
    534 		panic("pciide compat intr called for non-compat chan %p", cp);
    535 #endif
    536 	return (wdcintr(&cp->ata_channel));
    537 }
    538 
    539 int
    540 pciide_pci_intr(void *arg)
    541 {
    542 	struct pciide_softc *sc = arg;
    543 	struct pciide_channel *cp;
    544 	struct ata_channel *wdc_cp;
    545 	int i, rv, crv;
    546 
    547 	rv = 0;
    548 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    549 		cp = &sc->pciide_channels[i];
    550 		wdc_cp = &cp->ata_channel;
    551 
    552 		/* If a compat channel skip. */
    553 		if (cp->compat)
    554 			continue;
    555 		/* if this channel not waiting for intr, skip */
    556 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
    557 			continue;
    558 
    559 		crv = wdcintr(wdc_cp);
    560 		if (crv == 0)
    561 			;		/* leave rv alone */
    562 		else if (crv == 1)
    563 			rv = 1;		/* claim the intr */
    564 		else if (rv == 0)	/* crv should be -1 in this case */
    565 			rv = crv;	/* if we've done no better, take it */
    566 	}
    567 	return (rv);
    568 }
    569 
    570 #if NATA_DMA
    571 void
    572 pciide_channel_dma_setup(struct pciide_channel *cp)
    573 {
    574 	int drive, s;
    575 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    576 	struct ata_drive_datas *drvp;
    577 
    578 	KASSERT(cp->ata_channel.ch_ndrives != 0);
    579 
    580 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
    581 		drvp = &cp->ata_channel.ch_drive[drive];
    582 		/* If no drive, skip */
    583 		if (drvp->drive_type == ATA_DRIVET_NONE)
    584 			continue;
    585 		/* setup DMA if needed */
    586 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    587 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0) ||
    588 		    sc->sc_dma_ok == 0) {
    589 			s = splbio();
    590 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    591 			splx(s);
    592 			continue;
    593 		}
    594 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    595 					   drive) != 0) {
    596 			/* Abort DMA setup */
    597 			s = splbio();
    598 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    599 			splx(s);
    600 			continue;
    601 		}
    602 	}
    603 }
    604 
    605 #define NIDEDMA_TABLES(sc)	\
    606 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    607 
    608 int
    609 pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    610 {
    611 	int error;
    612 	const bus_size_t dma_table_size =
    613 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    614 	struct pciide_dma_maps *dma_maps =
    615 	    &sc->pciide_channels[channel].dma_maps[drive];
    616 
    617 	/* If table was already allocated, just return */
    618 	if (dma_maps->dma_table)
    619 		return 0;
    620 
    621 	/* Allocate memory for the DMA tables and map it */
    622 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    623 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
    624 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
    625 		aprint_error(dmaerrfmt,
    626 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    627 		    "allocate", drive, error);
    628 		return error;
    629 	}
    630 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    631 	    dma_maps->dmamap_table_nseg, dma_table_size,
    632 	    (void **)&dma_maps->dma_table,
    633 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    634 		aprint_error(dmaerrfmt,
    635 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    636 		    "map", drive, error);
    637 		return error;
    638 	}
    639 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    640 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    641 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
    642 	/* Create and load table DMA map for this disk */
    643 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    644 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    645 	    &dma_maps->dmamap_table)) != 0) {
    646 		aprint_error(dmaerrfmt,
    647 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    648 		    "create", drive, error);
    649 		return error;
    650 	}
    651 	if ((error = bus_dmamap_load(sc->sc_dmat,
    652 	    dma_maps->dmamap_table,
    653 	    dma_maps->dma_table,
    654 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    655 		aprint_error(dmaerrfmt,
    656 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    657 		    "load", drive, error);
    658 		return error;
    659 	}
    660 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    661 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    662 	    DEBUG_PROBE);
    663 	/* Create a xfer DMA map for this drive */
    664 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    665 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    666 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    667 	    &dma_maps->dmamap_xfer)) != 0) {
    668 		aprint_error(dmaerrfmt,
    669 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    670 		    "create xfer", drive, error);
    671 		return error;
    672 	}
    673 	return 0;
    674 }
    675 
    676 void
    677 pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
    678 {
    679 	struct pciide_channel *cp;
    680 	struct pciide_dma_maps *dma_maps;
    681 
    682 	cp = &sc->pciide_channels[channel];
    683 	dma_maps = &cp->dma_maps[drive];
    684 
    685 	if (dma_maps->dma_table == NULL)
    686 		return;
    687 
    688 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
    689 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
    690 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
    691 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
    692 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
    693 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    694 	    dma_maps->dmamap_table_nseg);
    695 
    696 	dma_maps->dma_table = NULL;
    697 
    698 	return;
    699 }
    700 
    701 int
    702 pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive,
    703     void *databuf, size_t datalen, int flags)
    704 {
    705 	int error, seg;
    706 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    707 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    708 
    709 	error = bus_dmamap_load(sc->sc_dmat,
    710 	    dma_maps->dmamap_xfer,
    711 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    712 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    713 	if (error) {
    714 		aprint_error(dmaerrfmt,
    715 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    716 		    "load xfer", drive, error);
    717 		return error;
    718 	}
    719 
    720 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    721 	    dma_maps->dmamap_xfer->dm_mapsize,
    722 	    (flags & WDC_DMA_READ) ?
    723 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    724 
    725 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    726 #ifdef DIAGNOSTIC
    727 		/* A segment must not cross a 64k boundary */
    728 		{
    729 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    730 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    731 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    732 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    733 			printf("pciide_dma: segment %d physical addr 0x%lx"
    734 			    " len 0x%lx not properly aligned\n",
    735 			    seg, phys, len);
    736 			panic("pciide_dma: buf align");
    737 		}
    738 		}
    739 #endif
    740 		dma_maps->dma_table[seg].base_addr =
    741 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    742 		dma_maps->dma_table[seg].byte_count =
    743 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    744 		    IDEDMA_BYTE_COUNT_MASK);
    745 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    746 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    747 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    748 
    749 	}
    750 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    751 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    752 
    753 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    754 	    dma_maps->dmamap_table->dm_mapsize,
    755 	    BUS_DMASYNC_PREWRITE);
    756 
    757 #ifdef DIAGNOSTIC
    758 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    759 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    760 		    "not properly aligned\n",
    761 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    762 		panic("pciide_dma_init: table align");
    763 	}
    764 #endif
    765 	/* remember flags */
    766 	dma_maps->dma_flags = flags;
    767 
    768 	return 0;
    769 }
    770 
    771 int
    772 pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen,
    773     int flags)
    774 {
    775 	struct pciide_softc *sc = v;
    776 	int error;
    777 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    778 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    779 
    780 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    781 	    databuf, datalen, flags)) != 0)
    782 		return error;
    783 	/* Maps are ready. Start DMA function */
    784 	/* Clear status bits */
    785 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    786 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    787 	/* Write table addr */
    788 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    789 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    790 	/* set read/write */
    791 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    792 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    793 	return 0;
    794 }
    795 
    796 void
    797 pciide_dma_start(void *v, int channel, int drive)
    798 {
    799 	struct pciide_softc *sc = v;
    800 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    801 
    802 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    803 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    804 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    805 		| IDEDMA_CMD_START);
    806 }
    807 
    808 int
    809 pciide_dma_finish(void *v, int channel, int drive, int force)
    810 {
    811 	struct pciide_softc *sc = v;
    812 	u_int8_t status;
    813 	int error = 0;
    814 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    815 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    816 
    817 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    818 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    819 	    DEBUG_XFERS);
    820 
    821 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    822 		return WDC_DMAST_NOIRQ;
    823 
    824 	/* stop DMA channel */
    825 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    826 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    827 		& ~IDEDMA_CMD_START);
    828 
    829 	/* Unload the map of the data buffer */
    830 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    831 	    dma_maps->dmamap_xfer->dm_mapsize,
    832 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    833 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    834 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    835 
    836 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    837 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    838 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    839 		    drive, status);
    840 		error |= WDC_DMAST_ERR;
    841 	}
    842 
    843 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    844 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    845 		    "interrupt, status=0x%x\n",
    846 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    847 		    channel, drive, status);
    848 		error |= WDC_DMAST_NOIRQ;
    849 	}
    850 
    851 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    852 		/* data underrun, may be a valid condition for ATAPI */
    853 		error |= WDC_DMAST_UNDER;
    854 	}
    855 	return error;
    856 }
    857 
    858 void
    859 pciide_irqack(struct ata_channel *chp)
    860 {
    861 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    862 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    863 
    864 	/* clear status bits in IDE DMA registers */
    865 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    866 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    867 }
    868 #endif	/* NATA_DMA */
    869 
    870 /* some common code used by several chip_map */
    871 int
    872 pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    873 {
    874 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    875 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    876 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    877 	cp->ata_channel.ch_channel = channel;
    878 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    879 	cp->ata_channel.ch_queue = ata_queue_alloc(1);
    880 	if (cp->ata_channel.ch_queue == NULL) {
    881 		aprint_error("%s %s channel: "
    882 		    "can't allocate memory for command queue",
    883 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    884 		return 0;
    885 	}
    886 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    887 	    "%s channel %s to %s mode\n", cp->name,
    888 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    889 	    "configured" : "wired",
    890 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    891 	    "native-PCI" : "compatibility");
    892 	return 1;
    893 }
    894 
    895 /* some common code used by several chip channel_map */
    896 void
    897 pciide_mapchan(const struct pci_attach_args *pa, struct pciide_channel *cp,
    898 	pcireg_t interface, int (*pci_intr)(void *))
    899 {
    900 	struct ata_channel *wdc_cp = &cp->ata_channel;
    901 
    902 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    903 		pciide_mapregs_native(pa, cp, pci_intr);
    904 	else {
    905 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    906 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    907 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    908 	}
    909 	wdcattach(wdc_cp);
    910 }
    911 
    912 /*
    913  * generic code to map the compat intr.
    914  */
    915 void
    916 pciide_map_compat_intr(const struct pci_attach_args *pa,
    917     struct pciide_channel *cp, int compatchan)
    918 {
    919 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    920 
    921 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    922 	cp->ih =
    923 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    924 	   pa, compatchan, pciide_compat_intr, cp);
    925 	if (cp->ih == NULL) {
    926 #endif
    927 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    928 		    "no compatibility interrupt for use by %s "
    929 		    "channel\n", cp->name);
    930 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    931 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    932 	}
    933 #endif
    934 }
    935 
    936 void
    937 pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp,
    938     int compatchan)
    939 {
    940 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    941 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    942 
    943 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
    944 	    sc->sc_pc, compatchan, cp->ih);
    945 #endif
    946 }
    947 
    948 void
    949 default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    950 {
    951 	struct pciide_channel *cp;
    952 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    953 	pcireg_t csr;
    954 	int channel;
    955 #if NATA_DMA
    956 	int drive;
    957 	u_int8_t idedma_ctl;
    958 #endif
    959 	const char *failreason;
    960 	struct wdc_regs *wdr;
    961 
    962 	if (pciide_chipen(sc, pa) == 0)
    963 		return;
    964 
    965 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    966 #if NATA_DMA
    967 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    968 		    "bus-master DMA support present");
    969 		if (sc->sc_pp == &default_product_desc &&
    970 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    971 		    PCIIDE_OPTIONS_DMA) == 0) {
    972 			aprint_verbose(", but unused (no driver support)");
    973 			sc->sc_dma_ok = 0;
    974 		} else {
    975 			pciide_mapreg_dma(sc, pa);
    976 			if (sc->sc_dma_ok != 0)
    977 				aprint_verbose(", used without full driver "
    978 				    "support");
    979 		}
    980 #else
    981 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    982 		    "bus-master DMA support present, but unused (no driver "
    983 		    "support)");
    984 #endif	/* NATA_DMA */
    985 	} else {
    986 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    987 		    "hardware does not support DMA");
    988 #if NATA_DMA
    989 		sc->sc_dma_ok = 0;
    990 #endif
    991 	}
    992 	aprint_verbose("\n");
    993 #if NATA_DMA
    994 	if (sc->sc_dma_ok) {
    995 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    996 		sc->sc_wdcdev.irqack = pciide_irqack;
    997 	}
    998 #endif
    999 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
   1000 #if NATA_DMA
   1001 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
   1002 #endif
   1003 
   1004 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
   1005 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
   1006 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
   1007 	sc->sc_wdcdev.wdc_maxdrives = 2;
   1008 
   1009 	wdc_allocate_regs(&sc->sc_wdcdev);
   1010 
   1011 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1012 	     channel++) {
   1013 		cp = &sc->pciide_channels[channel];
   1014 		if (pciide_chansetup(sc, channel, interface) == 0)
   1015 			continue;
   1016 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
   1017 		if (interface & PCIIDE_INTERFACE_PCI(channel))
   1018 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
   1019 		else
   1020 			pciide_mapregs_compat(pa, cp,
   1021 			    cp->ata_channel.ch_channel);
   1022 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
   1023 			continue;
   1024 		/*
   1025 		 * Check to see if something appears to be there.
   1026 		 */
   1027 		failreason = NULL;
   1028 		/*
   1029 		 * In native mode, always enable the controller. It's
   1030 		 * not possible to have an ISA board using the same address
   1031 		 * anyway.
   1032 		 */
   1033 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1034 			wdcattach(&cp->ata_channel);
   1035 			continue;
   1036 		}
   1037 		if (!wdcprobe(&cp->ata_channel)) {
   1038 			failreason = "not responding; disabled or no drives?";
   1039 			goto next;
   1040 		}
   1041 		/*
   1042 		 * Now, make sure it's actually attributable to this PCI IDE
   1043 		 * channel by trying to access the channel again while the
   1044 		 * PCI IDE controller's I/O space is disabled.  (If the
   1045 		 * channel no longer appears to be there, it belongs to
   1046 		 * this controller.)  YUCK!
   1047 		 */
   1048 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1049 		    PCI_COMMAND_STATUS_REG);
   1050 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1051 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1052 		if (wdcprobe(&cp->ata_channel))
   1053 			failreason = "other hardware responding at addresses";
   1054 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1055 		    PCI_COMMAND_STATUS_REG, csr);
   1056 next:
   1057 		if (failreason) {
   1058 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1059 			    "%s channel ignored (%s)\n", cp->name, failreason);
   1060 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
   1061 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
   1062 			    wdr->cmd_ios);
   1063 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
   1064 			    wdr->ctl_ios);
   1065 		} else {
   1066 			pciide_map_compat_intr(pa, cp,
   1067 			    cp->ata_channel.ch_channel);
   1068 			wdcattach(&cp->ata_channel);
   1069 		}
   1070 	}
   1071 
   1072 #if NATA_DMA
   1073 	if (sc->sc_dma_ok == 0)
   1074 		return;
   1075 
   1076 	/* Allocate DMA maps */
   1077 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1078 	     channel++) {
   1079 		idedma_ctl = 0;
   1080 		cp = &sc->pciide_channels[channel];
   1081 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
   1082 			/*
   1083 			 * we have not probed the drives yet, allocate
   1084 			 * ressources for all of them.
   1085 			 */
   1086 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1087 				/* Abort DMA setup */
   1088 				aprint_error(
   1089 				    "%s:%d:%d: can't allocate DMA maps, "
   1090 				    "using PIO transfers\n",
   1091 				    device_xname(
   1092 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1093 				    channel, drive);
   1094 				sc->sc_dma_ok = 0;
   1095 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1096 				sc->sc_wdcdev.irqack = NULL;
   1097 				break;
   1098 			}
   1099 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1100 		}
   1101 		if (idedma_ctl != 0) {
   1102 			/* Add software bits in status register */
   1103 			bus_space_write_1(sc->sc_dma_iot,
   1104 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1105 		}
   1106 	}
   1107 #endif	/* NATA_DMA */
   1108 }
   1109 
   1110 void
   1111 sata_setup_channel(struct ata_channel *chp)
   1112 {
   1113 #if NATA_DMA
   1114 	struct ata_drive_datas *drvp;
   1115 	int drive;
   1116 #if NATA_UDMA
   1117 	int s;
   1118 #endif
   1119 	u_int32_t idedma_ctl;
   1120 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1121 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1122 
   1123 	/* setup DMA if needed */
   1124 	pciide_channel_dma_setup(cp);
   1125 
   1126 	idedma_ctl = 0;
   1127 
   1128 	KASSERT(cp->ata_channel.ch_ndrives != 0);
   1129 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
   1130 		drvp = &chp->ch_drive[drive];
   1131 		/* If no drive, skip */
   1132 		if (drvp->drive_type == ATA_DRIVET_NONE)
   1133 			continue;
   1134 #if NATA_UDMA
   1135 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
   1136 			/* use Ultra/DMA */
   1137 			s = splbio();
   1138 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
   1139 			splx(s);
   1140 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1141 		} else
   1142 #endif	/* NATA_UDMA */
   1143 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
   1144 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1145 		}
   1146 	}
   1147 
   1148 	/*
   1149 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1150 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1151 	 * command).
   1152 	 */
   1153 	if (idedma_ctl != 0) {
   1154 		/* Add software bits in status register */
   1155 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1156 		    idedma_ctl);
   1157 	}
   1158 #endif	/* NATA_DMA */
   1159 }
   1160