Home | History | Annotate | Line # | Download | only in pci
pciide_common.c revision 1.62.4.3
      1 /*	$NetBSD: pciide_common.c,v 1.62.4.3 2017/09/27 07:19:34 jdolecek Exp $	*/
      2 
      3 
      4 /*
      5  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  *
     16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26  *
     27  */
     28 
     29 
     30 /*
     31  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
     32  *
     33  * Redistribution and use in source and binary forms, with or without
     34  * modification, are permitted provided that the following conditions
     35  * are met:
     36  * 1. Redistributions of source code must retain the above copyright
     37  *    notice, this list of conditions and the following disclaimer.
     38  * 2. Redistributions in binary form must reproduce the above copyright
     39  *    notice, this list of conditions and the following disclaimer in the
     40  *    documentation and/or other materials provided with the distribution.
     41  * 3. All advertising materials mentioning features or use of this software
     42  *    must display the following acknowledgement:
     43  *      This product includes software developed by Christopher G. Demetriou
     44  *	for the NetBSD Project.
     45  * 4. The name of the author may not be used to endorse or promote products
     46  *    derived from this software without specific prior written permission
     47  *
     48  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     50  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     51  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     52  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     53  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     54  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     55  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     56  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     57  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     58  */
     59 
     60 /*
     61  * PCI IDE controller driver.
     62  *
     63  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
     64  * sys/dev/pci/ppb.c, revision 1.16).
     65  *
     66  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
     67  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
     68  * 5/16/94" from the PCI SIG.
     69  *
     70  */
     71 
     72 #include <sys/cdefs.h>
     73 __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.62.4.3 2017/09/27 07:19:34 jdolecek Exp $");
     74 
     75 #include <sys/param.h>
     76 
     77 #include <dev/pci/pcireg.h>
     78 #include <dev/pci/pcivar.h>
     79 #include <dev/pci/pcidevs.h>
     80 #include <dev/pci/pciidereg.h>
     81 #include <dev/pci/pciidevar.h>
     82 
     83 #include <dev/ic/wdcreg.h>
     84 
     85 #ifdef ATADEBUG
     86 int atadebug_pciide_mask = 0;
     87 #endif
     88 
     89 #if NATA_DMA
     90 static const char dmaerrfmt[] =
     91     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
     92 #endif
     93 
     94 /* Default product description for devices not known from this controller */
     95 const struct pciide_product_desc default_product_desc = {
     96 	0,
     97 	0,
     98 	"Generic PCI IDE controller",
     99 	default_chip_map,
    100 };
    101 
    102 const struct pciide_product_desc *
    103 pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
    104 {
    105 	for (; pp->chip_map != NULL; pp++)
    106 		if (PCI_PRODUCT(id) == pp->ide_product)
    107 			break;
    108 
    109 	if (pp->chip_map == NULL)
    110 		return NULL;
    111 	return pp;
    112 }
    113 
    114 void
    115 pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa,
    116     const struct pciide_product_desc *pp)
    117 {
    118 	pci_chipset_tag_t pc = pa->pa_pc;
    119 	pcitag_t tag = pa->pa_tag;
    120 #if NATA_DMA
    121 	pcireg_t csr;
    122 #endif
    123 	const char *displaydev = NULL;
    124 	int dontprint = 0;
    125 
    126 	sc->sc_pci_id = pa->pa_id;
    127 	if (pp == NULL) {
    128 		/* should only happen for generic pciide devices */
    129 		sc->sc_pp = &default_product_desc;
    130 	} else {
    131 		sc->sc_pp = pp;
    132 		/* if ide_name == NULL, printf is done in chip-specific map */
    133 		if (pp->ide_name)
    134 			displaydev = pp->ide_name;
    135 		else
    136 			dontprint = 1;
    137 	}
    138 
    139 	if (dontprint) {
    140 		aprint_naive("disk controller\n");
    141 		aprint_normal("\n"); /* ??? */
    142 	} else
    143 		pci_aprint_devinfo_fancy(pa, "disk controller", displaydev, 1);
    144 
    145 	sc->sc_pc = pa->pa_pc;
    146 	sc->sc_tag = pa->pa_tag;
    147 
    148 #if NATA_DMA
    149 	/* Set up DMA defaults; these might be adjusted by chip_map. */
    150 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
    151 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
    152 #endif
    153 
    154 #ifdef ATADEBUG
    155 	if (atadebug_pciide_mask & DEBUG_PROBE)
    156 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
    157 #endif
    158 	sc->sc_pp->chip_map(sc, pa);
    159 
    160 #if NATA_DMA
    161 	if (sc->sc_dma_ok) {
    162 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
    163 		csr |= PCI_COMMAND_MASTER_ENABLE;
    164 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
    165 	}
    166 #endif
    167 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
    168 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
    169 }
    170 
    171 int
    172 pciide_common_detach(struct pciide_softc *sc, int flags)
    173 {
    174 	struct pciide_channel *cp;
    175 	struct ata_channel *wdc_cp;
    176 	struct wdc_regs *wdr;
    177 	int channel, drive;
    178 	int rv;
    179 
    180 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
    181 	if (rv)
    182 		return rv;
    183 
    184 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    185 	     channel++) {
    186 		cp = &sc->pciide_channels[channel];
    187 		wdc_cp = &cp->ata_channel;
    188 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    189 
    190 		if (wdc_cp->ch_flags & ATACH_DISABLED)
    191 			continue;
    192 
    193 		if (wdr->cmd_ios != 0)
    194 			bus_space_unmap(wdr->cmd_iot,
    195 			    wdr->cmd_baseioh, wdr->cmd_ios);
    196 		if (cp->compat != 0) {
    197 			if (wdr->ctl_ios != 0)
    198 				bus_space_unmap(wdr->ctl_iot,
    199 				    wdr->ctl_ioh, wdr->ctl_ios);
    200 		} else {
    201 			if (cp->ctl_ios != 0)
    202 				bus_space_unmap(wdr->ctl_iot,
    203 				    cp->ctl_baseioh, cp->ctl_ios);
    204 		}
    205 
    206 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
    207 #if NATA_DMA
    208 			pciide_dma_table_teardown(sc, channel, drive);
    209 #endif
    210 		}
    211 
    212 		ata_queue_free(cp->ata_channel.ch_queue);
    213 		cp->ata_channel.atabus = NULL;
    214 	}
    215 
    216 #if NATA_DMA
    217 	if (sc->sc_dma_ios != 0)
    218 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    219 	if (sc->sc_ba5_ss != 0)
    220 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
    221 #endif
    222 
    223 	return 0;
    224 }
    225 
    226 int
    227 pciide_detach(device_t self, int flags)
    228 {
    229 	struct pciide_softc *sc = device_private(self);
    230 	struct pciide_channel *cp;
    231 	int channel;
    232 #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    233 	bool has_compat_chan;
    234 
    235 	has_compat_chan = false;
    236 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    237 	     channel++) {
    238 		cp = &sc->pciide_channels[channel];
    239 		if (cp->compat != 0) {
    240 			has_compat_chan = true;
    241 		}
    242 	}
    243 
    244 	if (has_compat_chan != false)
    245 		return EBUSY;
    246 #endif
    247 
    248 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    249 	     channel++) {
    250 		cp = &sc->pciide_channels[channel];
    251 		if (cp->compat != 0)
    252 			if (cp->ih != NULL) {
    253 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
    254 			       cp->ih = NULL;
    255 			}
    256 	}
    257 
    258 	if (sc->sc_pci_ih != NULL) {
    259 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
    260 		sc->sc_pci_ih = NULL;
    261 	}
    262 
    263 	return pciide_common_detach(sc, flags);
    264 }
    265 
    266 /* tell whether the chip is enabled or not */
    267 int
    268 pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
    269 {
    270 	pcireg_t csr;
    271 
    272 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
    273 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    274 		    "I/O access disabled at bridge\n");
    275 		return 0;
    276 	}
    277 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    278 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
    279 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    280 		    "I/O access disabled at device\n");
    281 		return 0;
    282 	}
    283 	return 1;
    284 }
    285 
    286 void
    287 pciide_mapregs_compat(const struct pci_attach_args *pa,
    288     struct pciide_channel *cp, int compatchan)
    289 {
    290 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    291 	struct ata_channel *wdc_cp = &cp->ata_channel;
    292 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    293 	int i;
    294 
    295 	cp->compat = 1;
    296 
    297 	wdr->cmd_iot = pa->pa_iot;
    298 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
    299 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
    300 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    301 		    "couldn't map %s channel cmd regs\n", cp->name);
    302 		goto bad;
    303 	}
    304 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
    305 
    306 	wdr->ctl_iot = pa->pa_iot;
    307 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
    308 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
    309 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    310 		    "couldn't map %s channel ctl regs\n", cp->name);
    311 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    312 		goto bad;
    313 	}
    314 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
    315 
    316 	for (i = 0; i < WDC_NREG; i++) {
    317 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    318 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    319 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    320 			    "couldn't subregion %s channel cmd regs\n",
    321 			    cp->name);
    322 			goto bad;
    323 		}
    324 	}
    325 	wdc_init_shadow_regs(wdr);
    326 	wdr->data32iot = wdr->cmd_iot;
    327 	wdr->data32ioh = wdr->cmd_iohs[0];
    328 	return;
    329 
    330 bad:
    331 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    332 	return;
    333 }
    334 
    335 void
    336 pciide_mapregs_native(const struct pci_attach_args *pa,
    337 	struct pciide_channel *cp, int (*pci_intr)(void *))
    338 {
    339 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    340 	struct ata_channel *wdc_cp = &cp->ata_channel;
    341 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
    342 	const char *intrstr;
    343 	pci_intr_handle_t intrhandle;
    344 	int i;
    345 	char intrbuf[PCI_INTRSTR_LEN];
    346 
    347 	cp->compat = 0;
    348 
    349 	if (sc->sc_pci_ih == NULL) {
    350 		if (pci_intr_map(pa, &intrhandle) != 0) {
    351 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    352 			    "couldn't map native-PCI interrupt\n");
    353 			goto bad;
    354 		}
    355 		intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
    356 		sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc,
    357 		    intrhandle, IPL_BIO, pci_intr, sc,
    358 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev));
    359 		if (sc->sc_pci_ih != NULL) {
    360 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    361 			    "using %s for native-PCI interrupt\n",
    362 			    intrstr ? intrstr : "unknown interrupt");
    363 		} else {
    364 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    365 			    "couldn't establish native-PCI interrupt");
    366 			if (intrstr != NULL)
    367 				aprint_error(" at %s", intrstr);
    368 			aprint_error("\n");
    369 			goto bad;
    370 		}
    371 	}
    372 	cp->ih = sc->sc_pci_ih;
    373 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
    374 	    PCI_MAPREG_TYPE_IO, 0,
    375 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
    376 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    377 		    "couldn't map %s channel cmd regs\n", cp->name);
    378 		goto bad;
    379 	}
    380 
    381 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
    382 	    PCI_MAPREG_TYPE_IO, 0,
    383 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
    384 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    385 		    "couldn't map %s channel ctl regs\n", cp->name);
    386 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    387 		goto bad;
    388 	}
    389 	/*
    390 	 * In native mode, 4 bytes of I/O space are mapped for the control
    391 	 * register, the control register is at offset 2. Pass the generic
    392 	 * code a handle for only one byte at the right offset.
    393 	 */
    394 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
    395 	    &wdr->ctl_ioh) != 0) {
    396 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    397 		    "unable to subregion %s channel ctl regs\n", cp->name);
    398 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
    399 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
    400 		goto bad;
    401 	}
    402 
    403 	for (i = 0; i < WDC_NREG; i++) {
    404 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    405 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    406 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    407 			    "couldn't subregion %s channel cmd regs\n",
    408 			    cp->name);
    409 			goto bad;
    410 		}
    411 	}
    412 	wdc_init_shadow_regs(wdr);
    413 	wdr->data32iot = wdr->cmd_iot;
    414 	wdr->data32ioh = wdr->cmd_iohs[0];
    415 	return;
    416 
    417 bad:
    418 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
    419 	return;
    420 }
    421 
    422 #if NATA_DMA
    423 void
    424 pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
    425 {
    426 	pcireg_t maptype;
    427 	bus_addr_t addr;
    428 	struct pciide_channel *pc;
    429 	int reg, chan;
    430 	bus_size_t size;
    431 
    432 	/*
    433 	 * Map DMA registers
    434 	 *
    435 	 * Note that sc_dma_ok is the right variable to test to see if
    436 	 * DMA can be done.  If the interface doesn't support DMA,
    437 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
    438 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
    439 	 * non-zero if the interface supports DMA and the registers
    440 	 * could be mapped.
    441 	 *
    442 	 * XXX Note that despite the fact that the Bus Master IDE specs
    443 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
    444 	 * XXX space," some controllers (at least the United
    445 	 * XXX Microelectronics UM8886BF) place it in memory space.
    446 	 */
    447 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
    448 	    PCIIDE_REG_BUS_MASTER_DMA);
    449 
    450 	switch (maptype) {
    451 	case PCI_MAPREG_TYPE_IO:
    452 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
    453 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
    454 		    &addr, NULL, NULL) == 0);
    455 		if (sc->sc_dma_ok == 0) {
    456 			aprint_verbose(
    457 			    ", but unused (couldn't query registers)");
    458 			break;
    459 		}
    460 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
    461 		    && addr >= 0x10000) {
    462 			sc->sc_dma_ok = 0;
    463 			aprint_verbose(
    464 			    ", but unused (registers at unsafe address "
    465 			    "%#lx)", (unsigned long)addr);
    466 			break;
    467 		}
    468 		/* FALLTHROUGH */
    469 
    470 	case PCI_MAPREG_MEM_TYPE_32BIT:
    471 		sc->sc_dma_ok = (pci_mapreg_map(pa,
    472 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
    473 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
    474 		    == 0);
    475 		sc->sc_dmat = pa->pa_dmat;
    476 		if (sc->sc_dma_ok == 0) {
    477 			aprint_verbose(", but unused (couldn't map registers)");
    478 		} else {
    479 			sc->sc_wdcdev.dma_arg = sc;
    480 			sc->sc_wdcdev.dma_init = pciide_dma_init;
    481 			sc->sc_wdcdev.dma_start = pciide_dma_start;
    482 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
    483 		}
    484 
    485 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    486 		    PCIIDE_OPTIONS_NODMA) {
    487 			aprint_verbose(
    488 			    ", but unused (forced off by config file)");
    489 			sc->sc_dma_ok = 0;
    490 		}
    491 		break;
    492 
    493 	default:
    494 		sc->sc_dma_ok = 0;
    495 		aprint_verbose(
    496 		    ", but unsupported register maptype (0x%x)", maptype);
    497 	}
    498 
    499 	if (sc->sc_dma_ok == 0)
    500 		return;
    501 
    502 	/*
    503 	 * Set up the default handles for the DMA registers.
    504 	 * Just reserve 32 bits for each handle, unless space
    505 	 * doesn't permit it.
    506 	 */
    507 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
    508 		pc = &sc->pciide_channels[chan];
    509 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
    510 			size = 4;
    511 			if (size > (IDEDMA_SCH_OFFSET - reg))
    512 				size = IDEDMA_SCH_OFFSET - reg;
    513 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
    514 			    IDEDMA_SCH_OFFSET * chan + reg, size,
    515 			    &pc->dma_iohs[reg]) != 0) {
    516 				sc->sc_dma_ok = 0;
    517 				aprint_verbose(", but can't subregion offset %d "
    518 					      "size %lu", reg, (u_long)size);
    519 				return;
    520 			}
    521 		}
    522 	}
    523 }
    524 #endif	/* NATA_DMA */
    525 
    526 int
    527 pciide_compat_intr(void *arg)
    528 {
    529 	struct pciide_channel *cp = arg;
    530 
    531 #ifdef DIAGNOSTIC
    532 	/* should only be called for a compat channel */
    533 	if (cp->compat == 0)
    534 		panic("pciide compat intr called for non-compat chan %p", cp);
    535 #endif
    536 	return (wdcintr(&cp->ata_channel));
    537 }
    538 
    539 int
    540 pciide_pci_intr(void *arg)
    541 {
    542 	struct pciide_softc *sc = arg;
    543 	struct pciide_channel *cp;
    544 	struct ata_channel *wdc_cp;
    545 	int i, rv, crv;
    546 
    547 	rv = 0;
    548 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    549 		cp = &sc->pciide_channels[i];
    550 		wdc_cp = &cp->ata_channel;
    551 
    552 		/* If a compat channel skip. */
    553 		if (cp->compat)
    554 			continue;
    555 
    556 		crv = wdcintr(wdc_cp);
    557 		if (crv == 0)
    558 			;		/* leave rv alone */
    559 		else if (crv == 1)
    560 			rv = 1;		/* claim the intr */
    561 		else if (rv == 0)	/* crv should be -1 in this case */
    562 			rv = crv;	/* if we've done no better, take it */
    563 	}
    564 	return (rv);
    565 }
    566 
    567 #if NATA_DMA
    568 void
    569 pciide_channel_dma_setup(struct pciide_channel *cp)
    570 {
    571 	int drive, s;
    572 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    573 	struct ata_drive_datas *drvp;
    574 
    575 	KASSERT(cp->ata_channel.ch_ndrives != 0);
    576 
    577 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
    578 		drvp = &cp->ata_channel.ch_drive[drive];
    579 		/* If no drive, skip */
    580 		if (drvp->drive_type == ATA_DRIVET_NONE)
    581 			continue;
    582 		/* setup DMA if needed */
    583 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
    584 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0) ||
    585 		    sc->sc_dma_ok == 0) {
    586 			s = splbio();
    587 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    588 			splx(s);
    589 			continue;
    590 		}
    591 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
    592 					   drive) != 0) {
    593 			/* Abort DMA setup */
    594 			s = splbio();
    595 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
    596 			splx(s);
    597 			continue;
    598 		}
    599 	}
    600 }
    601 
    602 #define NIDEDMA_TABLES(sc)	\
    603 	(MAXPHYS/(min((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
    604 
    605 int
    606 pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
    607 {
    608 	int error;
    609 	const bus_size_t dma_table_size =
    610 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
    611 	struct pciide_dma_maps *dma_maps =
    612 	    &sc->pciide_channels[channel].dma_maps[drive];
    613 
    614 	/* If table was already allocated, just return */
    615 	if (dma_maps->dma_table)
    616 		return 0;
    617 
    618 	/* Allocate memory for the DMA tables and map it */
    619 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
    620 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
    621 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
    622 		aprint_error(dmaerrfmt,
    623 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    624 		    "allocate", drive, error);
    625 		return error;
    626 	}
    627 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    628 	    dma_maps->dmamap_table_nseg, dma_table_size,
    629 	    (void **)&dma_maps->dma_table,
    630 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    631 		aprint_error(dmaerrfmt,
    632 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    633 		    "map", drive, error);
    634 		return error;
    635 	}
    636 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
    637 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
    638 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
    639 	/* Create and load table DMA map for this disk */
    640 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
    641 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
    642 	    &dma_maps->dmamap_table)) != 0) {
    643 		aprint_error(dmaerrfmt,
    644 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    645 		    "create", drive, error);
    646 		return error;
    647 	}
    648 	if ((error = bus_dmamap_load(sc->sc_dmat,
    649 	    dma_maps->dmamap_table,
    650 	    dma_maps->dma_table,
    651 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
    652 		aprint_error(dmaerrfmt,
    653 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    654 		    "load", drive, error);
    655 		return error;
    656 	}
    657 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
    658 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
    659 	    DEBUG_PROBE);
    660 	/* Create a xfer DMA map for this drive */
    661 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    662 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
    663 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    664 	    &dma_maps->dmamap_xfer)) != 0) {
    665 		aprint_error(dmaerrfmt,
    666 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    667 		    "create xfer", drive, error);
    668 		return error;
    669 	}
    670 	return 0;
    671 }
    672 
    673 void
    674 pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
    675 {
    676 	struct pciide_channel *cp;
    677 	struct pciide_dma_maps *dma_maps;
    678 
    679 	cp = &sc->pciide_channels[channel];
    680 	dma_maps = &cp->dma_maps[drive];
    681 
    682 	if (dma_maps->dma_table == NULL)
    683 		return;
    684 
    685 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
    686 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
    687 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
    688 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
    689 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
    690 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
    691 	    dma_maps->dmamap_table_nseg);
    692 
    693 	dma_maps->dma_table = NULL;
    694 
    695 	return;
    696 }
    697 
    698 int
    699 pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive,
    700     void *databuf, size_t datalen, int flags)
    701 {
    702 	int error, seg;
    703 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    704 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    705 
    706 	error = bus_dmamap_load(sc->sc_dmat,
    707 	    dma_maps->dmamap_xfer,
    708 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    709 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
    710 	if (error) {
    711 		aprint_error(dmaerrfmt,
    712 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    713 		    "load xfer", drive, error);
    714 		return error;
    715 	}
    716 
    717 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    718 	    dma_maps->dmamap_xfer->dm_mapsize,
    719 	    (flags & WDC_DMA_READ) ?
    720 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    721 
    722 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
    723 #ifdef DIAGNOSTIC
    724 		/* A segment must not cross a 64k boundary */
    725 		{
    726 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
    727 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
    728 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
    729 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
    730 			printf("pciide_dma: segment %d physical addr 0x%lx"
    731 			    " len 0x%lx not properly aligned\n",
    732 			    seg, phys, len);
    733 			panic("pciide_dma: buf align");
    734 		}
    735 		}
    736 #endif
    737 		dma_maps->dma_table[seg].base_addr =
    738 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
    739 		dma_maps->dma_table[seg].byte_count =
    740 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
    741 		    IDEDMA_BYTE_COUNT_MASK);
    742 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
    743 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
    744 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
    745 
    746 	}
    747 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
    748 	    htole32(IDEDMA_BYTE_COUNT_EOT);
    749 
    750 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
    751 	    dma_maps->dmamap_table->dm_mapsize,
    752 	    BUS_DMASYNC_PREWRITE);
    753 
    754 #ifdef DIAGNOSTIC
    755 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
    756 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
    757 		    "not properly aligned\n",
    758 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
    759 		panic("pciide_dma_init: table align");
    760 	}
    761 #endif
    762 	/* remember flags */
    763 	dma_maps->dma_flags = flags;
    764 
    765 	return 0;
    766 }
    767 
    768 int
    769 pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen,
    770     int flags)
    771 {
    772 	struct pciide_softc *sc = v;
    773 	int error;
    774 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    775 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    776 
    777 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
    778 	    databuf, datalen, flags)) != 0)
    779 		return error;
    780 	/* Maps are ready. Start DMA function */
    781 	/* Clear status bits */
    782 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    783 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    784 	/* Write table addr */
    785 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    786 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    787 	/* set read/write */
    788 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    789 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
    790 	return 0;
    791 }
    792 
    793 void
    794 pciide_dma_start(void *v, int channel, int drive)
    795 {
    796 	struct pciide_softc *sc = v;
    797 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    798 
    799 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
    800 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    801 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    802 		| IDEDMA_CMD_START);
    803 }
    804 
    805 int
    806 pciide_dma_finish(void *v, int channel, int drive, int force)
    807 {
    808 	struct pciide_softc *sc = v;
    809 	u_int8_t status;
    810 	int error = 0;
    811 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    812 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    813 
    814 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
    815 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
    816 	    DEBUG_XFERS);
    817 
    818 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
    819 		return WDC_DMAST_NOIRQ;
    820 
    821 	/* stop DMA channel */
    822 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    823 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
    824 		& ~IDEDMA_CMD_START);
    825 
    826 	/* Unload the map of the data buffer */
    827 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    828 	    dma_maps->dmamap_xfer->dm_mapsize,
    829 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    830 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    831 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    832 
    833 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    834 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
    835 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    836 		    drive, status);
    837 		error |= WDC_DMAST_ERR;
    838 	}
    839 
    840 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
    841 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
    842 		    "interrupt, status=0x%x\n",
    843 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    844 		    channel, drive, status);
    845 		error |= WDC_DMAST_NOIRQ;
    846 	}
    847 
    848 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
    849 		/* data underrun, may be a valid condition for ATAPI */
    850 		error |= WDC_DMAST_UNDER;
    851 	}
    852 	return error;
    853 }
    854 
    855 void
    856 pciide_irqack(struct ata_channel *chp)
    857 {
    858 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    859 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    860 
    861 	/* clear status bits in IDE DMA registers */
    862 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    863 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
    864 }
    865 #endif	/* NATA_DMA */
    866 
    867 /* some common code used by several chip_map */
    868 int
    869 pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
    870 {
    871 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    872 	sc->wdc_chanarray[channel] = &cp->ata_channel;
    873 	cp->name = PCIIDE_CHANNEL_NAME(channel);
    874 	cp->ata_channel.ch_channel = channel;
    875 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    876 	cp->ata_channel.ch_queue = ata_queue_alloc(1);
    877 	if (cp->ata_channel.ch_queue == NULL) {
    878 		aprint_error("%s %s channel: "
    879 		    "can't allocate memory for command queue",
    880 		device_xname(sc->sc_wdcdev.sc_atac.atac_dev), cp->name);
    881 		return 0;
    882 	}
    883 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    884 	    "%s channel %s to %s mode\n", cp->name,
    885 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
    886 	    "configured" : "wired",
    887 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
    888 	    "native-PCI" : "compatibility");
    889 	return 1;
    890 }
    891 
    892 /* some common code used by several chip channel_map */
    893 void
    894 pciide_mapchan(const struct pci_attach_args *pa, struct pciide_channel *cp,
    895 	pcireg_t interface, int (*pci_intr)(void *))
    896 {
    897 	struct ata_channel *wdc_cp = &cp->ata_channel;
    898 
    899 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
    900 		pciide_mapregs_native(pa, cp, pci_intr);
    901 	else {
    902 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
    903 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
    904 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
    905 	}
    906 	wdcattach(wdc_cp);
    907 }
    908 
    909 /*
    910  * generic code to map the compat intr.
    911  */
    912 void
    913 pciide_map_compat_intr(const struct pci_attach_args *pa,
    914     struct pciide_channel *cp, int compatchan)
    915 {
    916 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    917 
    918 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    919 	cp->ih =
    920 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
    921 	   pa, compatchan, pciide_compat_intr, cp);
    922 	if (cp->ih == NULL) {
    923 #endif
    924 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    925 		    "no compatibility interrupt for use by %s "
    926 		    "channel\n", cp->name);
    927 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
    928 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    929 	}
    930 #endif
    931 }
    932 
    933 void
    934 pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp,
    935     int compatchan)
    936 {
    937 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
    938 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
    939 
    940 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
    941 	    sc->sc_pc, compatchan, cp->ih);
    942 #endif
    943 }
    944 
    945 void
    946 default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    947 {
    948 	struct pciide_channel *cp;
    949 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    950 	pcireg_t csr;
    951 	int channel;
    952 #if NATA_DMA
    953 	int drive;
    954 	u_int8_t idedma_ctl;
    955 #endif
    956 	const char *failreason;
    957 	struct wdc_regs *wdr;
    958 
    959 	if (pciide_chipen(sc, pa) == 0)
    960 		return;
    961 
    962 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
    963 #if NATA_DMA
    964 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    965 		    "bus-master DMA support present");
    966 		if (sc->sc_pp == &default_product_desc &&
    967 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    968 		    PCIIDE_OPTIONS_DMA) == 0) {
    969 			aprint_verbose(", but unused (no driver support)");
    970 			sc->sc_dma_ok = 0;
    971 		} else {
    972 			pciide_mapreg_dma(sc, pa);
    973 			if (sc->sc_dma_ok != 0)
    974 				aprint_verbose(", used without full driver "
    975 				    "support");
    976 		}
    977 #else
    978 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    979 		    "bus-master DMA support present, but unused (no driver "
    980 		    "support)");
    981 #endif	/* NATA_DMA */
    982 	} else {
    983 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    984 		    "hardware does not support DMA");
    985 #if NATA_DMA
    986 		sc->sc_dma_ok = 0;
    987 #endif
    988 	}
    989 	aprint_verbose("\n");
    990 #if NATA_DMA
    991 	if (sc->sc_dma_ok) {
    992 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    993 		sc->sc_wdcdev.irqack = pciide_irqack;
    994 	}
    995 #endif
    996 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
    997 #if NATA_DMA
    998 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
    999 #endif
   1000 
   1001 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
   1002 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
   1003 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
   1004 	sc->sc_wdcdev.wdc_maxdrives = 2;
   1005 
   1006 	wdc_allocate_regs(&sc->sc_wdcdev);
   1007 
   1008 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1009 	     channel++) {
   1010 		cp = &sc->pciide_channels[channel];
   1011 		if (pciide_chansetup(sc, channel, interface) == 0)
   1012 			continue;
   1013 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
   1014 		if (interface & PCIIDE_INTERFACE_PCI(channel))
   1015 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
   1016 		else
   1017 			pciide_mapregs_compat(pa, cp,
   1018 			    cp->ata_channel.ch_channel);
   1019 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
   1020 			continue;
   1021 		/*
   1022 		 * Check to see if something appears to be there.
   1023 		 */
   1024 		failreason = NULL;
   1025 		/*
   1026 		 * In native mode, always enable the controller. It's
   1027 		 * not possible to have an ISA board using the same address
   1028 		 * anyway.
   1029 		 */
   1030 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
   1031 			wdcattach(&cp->ata_channel);
   1032 			continue;
   1033 		}
   1034 		if (!wdcprobe(CHAN_TO_WDC_REGS(&cp->ata_channel))) {
   1035 			failreason = "not responding; disabled or no drives?";
   1036 			goto next;
   1037 		}
   1038 		/*
   1039 		 * Now, make sure it's actually attributable to this PCI IDE
   1040 		 * channel by trying to access the channel again while the
   1041 		 * PCI IDE controller's I/O space is disabled.  (If the
   1042 		 * channel no longer appears to be there, it belongs to
   1043 		 * this controller.)  YUCK!
   1044 		 */
   1045 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
   1046 		    PCI_COMMAND_STATUS_REG);
   1047 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
   1048 		    csr & ~PCI_COMMAND_IO_ENABLE);
   1049 		if (wdcprobe(CHAN_TO_WDC_REGS(&cp->ata_channel)))
   1050 			failreason = "other hardware responding at addresses";
   1051 		pci_conf_write(sc->sc_pc, sc->sc_tag,
   1052 		    PCI_COMMAND_STATUS_REG, csr);
   1053 next:
   1054 		if (failreason) {
   1055 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
   1056 			    "%s channel ignored (%s)\n", cp->name, failreason);
   1057 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
   1058 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
   1059 			    wdr->cmd_ios);
   1060 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
   1061 			    wdr->ctl_ios);
   1062 		} else {
   1063 			pciide_map_compat_intr(pa, cp,
   1064 			    cp->ata_channel.ch_channel);
   1065 			wdcattach(&cp->ata_channel);
   1066 		}
   1067 	}
   1068 
   1069 #if NATA_DMA
   1070 	if (sc->sc_dma_ok == 0)
   1071 		return;
   1072 
   1073 	/* Allocate DMA maps */
   1074 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
   1075 	     channel++) {
   1076 		idedma_ctl = 0;
   1077 		cp = &sc->pciide_channels[channel];
   1078 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
   1079 			/*
   1080 			 * we have not probed the drives yet, allocate
   1081 			 * ressources for all of them.
   1082 			 */
   1083 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
   1084 				/* Abort DMA setup */
   1085 				aprint_error(
   1086 				    "%s:%d:%d: can't allocate DMA maps, "
   1087 				    "using PIO transfers\n",
   1088 				    device_xname(
   1089 				      sc->sc_wdcdev.sc_atac.atac_dev),
   1090 				    channel, drive);
   1091 				sc->sc_dma_ok = 0;
   1092 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
   1093 				sc->sc_wdcdev.irqack = NULL;
   1094 				break;
   1095 			}
   1096 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1097 		}
   1098 		if (idedma_ctl != 0) {
   1099 			/* Add software bits in status register */
   1100 			bus_space_write_1(sc->sc_dma_iot,
   1101 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
   1102 		}
   1103 	}
   1104 #endif	/* NATA_DMA */
   1105 }
   1106 
   1107 void
   1108 sata_setup_channel(struct ata_channel *chp)
   1109 {
   1110 #if NATA_DMA
   1111 	struct ata_drive_datas *drvp;
   1112 	int drive;
   1113 #if NATA_UDMA
   1114 	int s;
   1115 #endif
   1116 	u_int32_t idedma_ctl;
   1117 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
   1118 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
   1119 
   1120 	/* setup DMA if needed */
   1121 	pciide_channel_dma_setup(cp);
   1122 
   1123 	idedma_ctl = 0;
   1124 
   1125 	KASSERT(cp->ata_channel.ch_ndrives != 0);
   1126 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
   1127 		drvp = &chp->ch_drive[drive];
   1128 		/* If no drive, skip */
   1129 		if (drvp->drive_type == ATA_DRIVET_NONE)
   1130 			continue;
   1131 #if NATA_UDMA
   1132 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
   1133 			/* use Ultra/DMA */
   1134 			s = splbio();
   1135 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
   1136 			splx(s);
   1137 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1138 		} else
   1139 #endif	/* NATA_UDMA */
   1140 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
   1141 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
   1142 		}
   1143 	}
   1144 
   1145 	/*
   1146 	 * Nothing to do to setup modes; it is meaningless in S-ATA
   1147 	 * (but many S-ATA drives still want to get the SET_FEATURE
   1148 	 * command).
   1149 	 */
   1150 	if (idedma_ctl != 0) {
   1151 		/* Add software bits in status register */
   1152 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
   1153 		    idedma_ctl);
   1154 	}
   1155 #endif	/* NATA_DMA */
   1156 }
   1157