pciide_cy693_reg.h revision 1.12 1 1.12 andvar /* $NetBSD: pciide_cy693_reg.h,v 1.12 2024/02/09 22:08:36 andvar Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1998 Manuel Bouyer.
5 1.1 drochner *
6 1.1 drochner * Redistribution and use in source and binary forms, with or without
7 1.1 drochner * modification, are permitted provided that the following conditions
8 1.1 drochner * are met:
9 1.1 drochner * 1. Redistributions of source code must retain the above copyright
10 1.1 drochner * notice, this list of conditions and the following disclaimer.
11 1.1 drochner * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 drochner * notice, this list of conditions and the following disclaimer in the
13 1.1 drochner * documentation and/or other materials provided with the distribution.
14 1.1 drochner *
15 1.4 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.4 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.4 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.8 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.4 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.4 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.4 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.4 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.4 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.4 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 drochner *
26 1.1 drochner */
27 1.1 drochner
28 1.1 drochner /*
29 1.1 drochner * Registers definitions for Contaq/Cypress's CY82693U PCI IDE controller.
30 1.2 bouyer * Available from http://www.cypress.com/japan/prodgate/chip/cy82c693.html
31 1.1 drochner * This chip has 2 PCI IDE functions, each of them has only one channel
32 1.12 andvar * So there's no primary/secondary distinction in the registers defs.
33 1.1 drochner */
34 1.1 drochner
35 1.1 drochner /* IDE control register */
36 1.1 drochner #define CY_CTRL 0x40
37 1.1 drochner #define CY_CTRL_RETRY 0x00002000
38 1.1 drochner #define CY_CTRL_SLAVE_PREFETCH 0x00000400
39 1.1 drochner #define CY_CTRL_POSTWRITE 0x00000200
40 1.1 drochner #define CY_CTRL_PREFETCH(drive) (0x00000100 << (2 * (drive)))
41 1.1 drochner #define CY_CTRL_POSTWRITE_LENGTH_MASK 0x00000030
42 1.1 drochner #define CY_CTRL_POSTWRITE_LENGTH_OFF 4
43 1.1 drochner #define CY_CTRL_PREFETCH_LENGTH_MASK 0x00000003
44 1.1 drochner #define CY_CTRL_PREFETCH_LENGTH_OFF 0
45 1.1 drochner
46 1.1 drochner /* IDE addr setup control register */
47 1.1 drochner #define CY_ADDR_CTRL 0x48
48 1.1 drochner #define CY_ADDR_CTRL_SETUP_OFF(drive) (4 * (drive))
49 1.1 drochner #define CY_ADDR_CTRL_SETUP_MASK(drive) \
50 1.1 drochner (0x00000007 << CY_ADDR_CTRL_SETUP_OFF(drive))
51 1.1 drochner
52 1.1 drochner /* command control register */
53 1.1 drochner #define CY_CMD_CTRL 0x4c
54 1.1 drochner #define CY_CMD_CTRL_IOW_PULSE_OFF(drive) (12 + 16 * (drive))
55 1.1 drochner #define CY_CMD_CTRL_IOW_REC_OFF(drive) (8 + 16 * (drive))
56 1.1 drochner #define CY_CMD_CTRL_IOR_PULSE_OFF(drive) (4 + 16 * (drive))
57 1.1 drochner #define CY_CMD_CTRL_IOR_REC_OFF(drive) (0 + 16 * (drive))
58 1.1 drochner
59 1.10 perry static const int8_t cy_pio_pulse[] __unused =
60 1.5 thorpej {9, 4, 3, 2, 2};
61 1.10 perry static const int8_t cy_pio_rec[] __unused =
62 1.5 thorpej {9, 7, 4, 2, 0};
63 1.1 drochner #ifdef unused
64 1.10 perry static const int8_t cy_dma_pulse[] __unused =
65 1.5 thorpej {7, 2, 2};
66 1.10 perry static const int8_t cy_dma_rec[] __unused =
67 1.5 thorpej {7, 1, 0};
68 1.1 drochner #endif
69 1.3 bouyer
70 1.3 bouyer /*
71 1.3 bouyer * The cypress is quite weird: it uses 8-bit ISA registers to control
72 1.8 perry * DMA modes.
73 1.3 bouyer */
74 1.3 bouyer
75 1.3 bouyer #define CY_DMA_ADDR 0x22
76 1.3 bouyer #define CY_DMA_SIZE 0x2
77 1.3 bouyer
78 1.3 bouyer #define CY_DMA_IDX 0x00
79 1.3 bouyer #define CY_DMA_IDX_PRIMARY 0x30
80 1.3 bouyer #define CY_DMA_IDX_SECONDARY 0x31
81 1.3 bouyer #define CY_DMA_IDX_TIMEOUT 0x32
82 1.3 bouyer
83 1.3 bouyer #define CY_DMA_DATA 0x01
84 1.3 bouyer /* Multiword DMA transfer, for CY_DMA_IDX_PRIMARY or CY_DMA_IDX_SECONDARY */
85 1.3 bouyer #define CY_DMA_DATA_MODE_MASK 0x03
86 1.3 bouyer #define CY_DMA_DATA_SINGLE 0x04
87