Home | History | Annotate | Line # | Download | only in pci
pciide_cy693_reg.h revision 1.6.10.4
      1  1.6.10.4     skrll /*	$NetBSD: pciide_cy693_reg.h,v 1.6.10.4 2005/03/04 16:45:25 skrll Exp $	*/
      2       1.1  drochner 
      3       1.1  drochner /*
      4       1.1  drochner  * Copyright (c) 1998 Manuel Bouyer.
      5       1.1  drochner  *
      6       1.1  drochner  * Redistribution and use in source and binary forms, with or without
      7       1.1  drochner  * modification, are permitted provided that the following conditions
      8       1.1  drochner  * are met:
      9       1.1  drochner  * 1. Redistributions of source code must retain the above copyright
     10       1.1  drochner  *    notice, this list of conditions and the following disclaimer.
     11       1.1  drochner  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  drochner  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  drochner  *    documentation and/or other materials provided with the distribution.
     14       1.1  drochner  * 3. All advertising materials mentioning features or use of this software
     15       1.1  drochner  *    must display the following acknowledgement:
     16       1.6    bouyer  *	This product includes software developed by Manuel Bouyer.
     17  1.6.10.1     skrll  * 4. The name of the author may not be used to endorse or promote products
     18  1.6.10.1     skrll  *    derived from this software without specific prior written permission.
     19       1.1  drochner  *
     20       1.4    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.4    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.4    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.6.10.4     skrll  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.4    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.4    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.4    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.4    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.4    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.4    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1  drochner  *
     31       1.1  drochner  */
     32       1.1  drochner 
     33       1.1  drochner /*
     34       1.1  drochner  * Registers definitions for Contaq/Cypress's CY82693U PCI IDE controller.
     35       1.2    bouyer  * Available from http://www.cypress.com/japan/prodgate/chip/cy82c693.html
     36       1.1  drochner  * This chip has 2 PCI IDE functions, each of them has only one channel
     37       1.1  drochner  * So there's no primary/secodary distinction in the registers defs.
     38       1.1  drochner  */
     39       1.1  drochner 
     40       1.1  drochner /* IDE control register */
     41       1.1  drochner #define CY_CTRL 0x40
     42       1.1  drochner #define CY_CTRL_RETRY			0x00002000
     43       1.1  drochner #define CY_CTRL_SLAVE_PREFETCH		0x00000400
     44       1.1  drochner #define CY_CTRL_POSTWRITE		0x00000200
     45       1.1  drochner #define	CY_CTRL_PREFETCH(drive)		(0x00000100 << (2 * (drive)))
     46       1.1  drochner #define CY_CTRL_POSTWRITE_LENGTH_MASK	0x00000030
     47       1.1  drochner #define CY_CTRL_POSTWRITE_LENGTH_OFF    4
     48       1.1  drochner #define CY_CTRL_PREFETCH_LENGTH_MASK	0x00000003
     49       1.1  drochner #define CY_CTRL_PREFETCH_LENGTH_OFF	0
     50       1.1  drochner 
     51       1.1  drochner /* IDE addr setup control register */
     52       1.1  drochner #define CY_ADDR_CTRL 0x48
     53       1.1  drochner #define CY_ADDR_CTRL_SETUP_OFF(drive)  (4 * (drive))
     54       1.1  drochner #define CY_ADDR_CTRL_SETUP_MASK(drive) \
     55       1.1  drochner 	(0x00000007 << CY_ADDR_CTRL_SETUP_OFF(drive))
     56       1.1  drochner 
     57       1.1  drochner /* command control register */
     58       1.1  drochner #define CY_CMD_CTRL 0x4c
     59       1.1  drochner #define CY_CMD_CTRL_IOW_PULSE_OFF(drive)	(12 + 16 * (drive))
     60       1.1  drochner #define CY_CMD_CTRL_IOW_REC_OFF(drive)		(8 + 16 * (drive))
     61       1.1  drochner #define CY_CMD_CTRL_IOR_PULSE_OFF(drive)	(4 + 16 * (drive))
     62       1.1  drochner #define CY_CMD_CTRL_IOR_REC_OFF(drive)		(0 + 16 * (drive))
     63       1.1  drochner 
     64       1.5   thorpej static const int8_t cy_pio_pulse[] __attribute__((__unused__)) =
     65       1.5   thorpej     {9, 4, 3, 2, 2};
     66       1.5   thorpej static const int8_t cy_pio_rec[] __attribute__((__unused__)) =
     67       1.5   thorpej     {9, 7, 4, 2, 0};
     68       1.1  drochner #ifdef unused
     69       1.5   thorpej static const int8_t cy_dma_pulse[] __attribute__((__unused__)) =
     70       1.5   thorpej     {7, 2, 2};
     71       1.5   thorpej static const int8_t cy_dma_rec[] __attribute__((__unused__)) =
     72       1.5   thorpej     {7, 1, 0};
     73       1.1  drochner #endif
     74       1.3    bouyer 
     75       1.3    bouyer /*
     76       1.3    bouyer  * The cypress is quite weird: it uses 8-bit ISA registers to control
     77  1.6.10.4     skrll  * DMA modes.
     78       1.3    bouyer  */
     79       1.3    bouyer 
     80       1.3    bouyer #define CY_DMA_ADDR 0x22
     81       1.3    bouyer #define CY_DMA_SIZE 0x2
     82       1.3    bouyer 
     83       1.3    bouyer #define CY_DMA_IDX 0x00
     84       1.3    bouyer #define CY_DMA_IDX_PRIMARY	0x30
     85       1.3    bouyer #define CY_DMA_IDX_SECONDARY	0x31
     86       1.3    bouyer #define CY_DMA_IDX_TIMEOUT	0x32
     87       1.3    bouyer 
     88       1.3    bouyer #define CY_DMA_DATA 0x01
     89       1.3    bouyer /* Multiword DMA transfer, for CY_DMA_IDX_PRIMARY or CY_DMA_IDX_SECONDARY */
     90       1.3    bouyer #define CY_DMA_DATA_MODE_MASK	0x03
     91       1.3    bouyer #define CY_DMA_DATA_SINGLE	0x04
     92