Home | History | Annotate | Line # | Download | only in pci
pciide_sii3112_reg.h revision 1.3
      1  1.3  christos /*	$NetBSD: pciide_sii3112_reg.h,v 1.3 2005/12/11 12:22:50 christos Exp $	*/
      2  1.1   thorpej 
      3  1.1   thorpej /*
      4  1.1   thorpej  * Copyright (c) 2003 Wasabi Systems, Inc.
      5  1.1   thorpej  * All rights reserved.
      6  1.1   thorpej  *
      7  1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1   thorpej  *
      9  1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10  1.1   thorpej  * modification, are permitted provided that the following conditions
     11  1.1   thorpej  * are met:
     12  1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13  1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14  1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16  1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17  1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18  1.1   thorpej  *    must display the following acknowledgement:
     19  1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20  1.1   thorpej  *	Wasabi Systems, Inc.
     21  1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1   thorpej  *    or promote products derived from this software without specific prior
     23  1.1   thorpej  *    written permission.
     24  1.1   thorpej  *
     25  1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1   thorpej  */
     37  1.1   thorpej 
     38  1.1   thorpej #ifndef _DEV_PCI_PCIIDE_SII3112_REG_H_
     39  1.1   thorpej #define	_DEV_PCI_PCIIDE_SII3112_REG_H_
     40  1.1   thorpej 
     41  1.1   thorpej /*
     42  1.1   thorpej  * PCI configuration space registers.
     43  1.1   thorpej  */
     44  1.1   thorpej 
     45  1.1   thorpej #define	SII3112_PCI_CFGCTL	0x40
     46  1.1   thorpej #define	CFGCTL_CFGWREN		(1U << 0)	/* enable cfg writes */
     47  1.1   thorpej #define	CFGCTL_BA5INDEN		(1U << 1)	/* BA5 indirect access enable */
     48  1.1   thorpej 
     49  1.1   thorpej #define	SII3112_PCI_SWDATA	0x44
     50  1.1   thorpej 
     51  1.1   thorpej #define	SII3112_PCI_BM_IDE0	0x70
     52  1.1   thorpej 	/* == BAR4+0x00 */
     53  1.1   thorpej 
     54  1.1   thorpej #define	SII3112_PCI_PRD_IDE0	0x74
     55  1.1   thorpej 	/* == BAR4+0x04 */
     56  1.1   thorpej 
     57  1.1   thorpej #define	SII3112_PCI_BM_IDE1	0x78
     58  1.1   thorpej 	/* == BAR4+0x08 */
     59  1.1   thorpej 
     60  1.1   thorpej #define	SII3112_PCI_PRD_IDE1	0x7c
     61  1.1   thorpej 	/* == BAR4+0x0c */
     62  1.1   thorpej 
     63  1.1   thorpej #define	SII3112_DTM_IDE0	0x80	/* Data Transfer Mode - IDE0 */
     64  1.1   thorpej #define	SII3112_DTM_IDE1	0x84	/* Data Transfer Mode - IDE1 */
     65  1.1   thorpej #define	DTM_IDEx_PIO		0x00000000	/* PCI DMA, IDE PIO (or 1) */
     66  1.1   thorpej #define	DTM_IDEx_DMA		0x00000002	/* PCI DMA, IDE DMA (or 3) */
     67  1.1   thorpej 
     68  1.1   thorpej 
     69  1.1   thorpej #define	SII3112_SCS_CMD		0x88	/* System Config Status */
     70  1.1   thorpej #define	SCS_CMD_PBM_RESET	(1U << 0)	/* PBM module reset */
     71  1.1   thorpej #define	SCS_CMD_ARB_RESET	(1U << 1)	/* ARB module reset */
     72  1.1   thorpej #define	SCS_CMD_FF1_RESET	(1U << 4)	/* IDE1 FIFO reset */
     73  1.1   thorpej #define	SCS_CMD_FF0_RESET	(1U << 5)	/* IDE0 FIFO reset */
     74  1.1   thorpej #define	SCS_CMD_IDE1_RESET	(1U << 6)	/* IDE1 module reset */
     75  1.1   thorpej #define	SCS_CMD_IDE0_RESET	(1U << 7)	/* IDE0 module reset */
     76  1.2   thorpej #define	SCS_CMD_FF3_RESET	(1U << 8)	/* IDE3 FIFO reset (3114) */
     77  1.2   thorpej #define	SCS_CMD_FF2_RESET	(1U << 9)	/* IDE2 FIFO reset (3114) */
     78  1.2   thorpej #define	SCS_CMD_IDE3_RESET	(1U << 10)	/* IDE3 module reset (3114) */
     79  1.2   thorpej #define	SCS_CMD_IDE2_RESET	(1U << 11)	/* IDE2 module reset (3114) */
     80  1.2   thorpej #define	SCS_CMD_BA5_EN		(1U << 16)	/* BA5 is enabled (3112) */
     81  1.2   thorpej #define	SCS_CMD_M66EN		(1U << 16)	/* 1=66MHz, 0=33MHz (3114) */
     82  1.1   thorpej #define	SCS_CMD_IDE0_INT_BLOCK	(1U << 22)	/* IDE0 interrupt block */
     83  1.1   thorpej #define	SCS_CMD_IDE1_INT_BLOCK	(1U << 23)	/* IDE1 interrupt block */
     84  1.2   thorpej #define	SCS_CMD_IDE2_INT_BLOCK	(1U << 24)	/* IDE2 interrupt block */
     85  1.2   thorpej #define	SCS_CMD_IDE3_INT_BLOCK	(1U << 25)	/* IDE3 interrupt block */
     86  1.1   thorpej 
     87  1.1   thorpej #define	SII3112_SSDR		0x8c	/* System SW Data Register */
     88  1.1   thorpej 
     89  1.1   thorpej #define	SII3112_FMA_CSR		0x90	/* Flash Memory Addr - CSR */
     90  1.1   thorpej 
     91  1.1   thorpej #define	SII3112_FM_DATA		0x94	/* Flash Memory Data */
     92  1.1   thorpej 
     93  1.1   thorpej #define	SII3112_EEA_CSR		0x98	/* EEPROM Memory Addr - CSR */
     94  1.1   thorpej 
     95  1.1   thorpej #define	SII3112_EE_DATA		0x9c	/* EEPROM Data */
     96  1.1   thorpej 
     97  1.1   thorpej #define	SII3112_TCS_IDE0	0xa0	/* IDEx config, status */
     98  1.1   thorpej #define	SII3112_TCS_IDE1	0xb0
     99  1.1   thorpej #define	TCS_IDEx_BCA		(1U << 1)	/* buffered command active */
    100  1.1   thorpej #define	TCS_IDEx_CH_RESET	(1U << 2)	/* channel reset */
    101  1.1   thorpej #define	TCS_IDEx_VDMA_INT	(1U << 10)	/* virtual DMA interrupt */
    102  1.1   thorpej #define	TCS_IDEx_INT		(1U << 11)	/* interrupt status */
    103  1.1   thorpej #define	TCS_IDEx_WTT		(1U << 12)	/* watchdog timer timeout */
    104  1.1   thorpej #define	TCS_IDEx_WTEN		(1U << 13)	/* watchdog timer enable */
    105  1.1   thorpej #define	TCS_IDEx_WTINTEN	(1U << 14)	/* watchdog timer int. enable */
    106  1.1   thorpej 
    107  1.1   thorpej #define	SII3112_BA5_IND_ADDR	0xc0	/* BA5 indirect address */
    108  1.1   thorpej 
    109  1.1   thorpej #define	SII3112_BA5_IND_DATA	0xc4	/* BA5 indirect data */
    110  1.1   thorpej 
    111  1.1   thorpej #endif /* _DEV_PCI_PCIIDE_SII3112_REG_H_ */
    112