Home | History | Annotate | Line # | Download | only in pci
pciidevar.h revision 1.19
      1  1.19  thorpej /*	$NetBSD: pciidevar.h,v 1.19 2003/12/19 19:29:10 thorpej Exp $	*/
      2   1.1      cgd 
      3   1.1      cgd /*
      4   1.1      cgd  * Copyright (c) 1998 Christopher G. Demetriou.  All rights reserved.
      5   1.1      cgd  *
      6   1.1      cgd  * Redistribution and use in source and binary forms, with or without
      7   1.1      cgd  * modification, are permitted provided that the following conditions
      8   1.1      cgd  * are met:
      9   1.1      cgd  * 1. Redistributions of source code must retain the above copyright
     10   1.1      cgd  *    notice, this list of conditions and the following disclaimer.
     11   1.1      cgd  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1      cgd  *    notice, this list of conditions and the following disclaimer in the
     13   1.1      cgd  *    documentation and/or other materials provided with the distribution.
     14   1.1      cgd  * 3. All advertising materials mentioning features or use of this software
     15   1.1      cgd  *    must display the following acknowledgement:
     16   1.1      cgd  *      This product includes software developed by Christopher G. Demetriou
     17   1.1      cgd  *	for the NetBSD Project.
     18   1.1      cgd  * 4. The name of the author may not be used to endorse or promote products
     19   1.1      cgd  *    derived from this software without specific prior written permission
     20   1.1      cgd  *
     21   1.1      cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1      cgd  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1      cgd  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1      cgd  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1      cgd  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1      cgd  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1      cgd  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1      cgd  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1      cgd  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1      cgd  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1      cgd  */
     32   1.1      cgd 
     33   1.1      cgd /*
     34   1.1      cgd  * PCI IDE driver exported software structures.
     35   1.1      cgd  *
     36   1.1      cgd  * Author: Christopher G. Demetriou, March 2, 1998.
     37   1.1      cgd  */
     38   1.1      cgd 
     39   1.3    soren #include <dev/ata/atavar.h>
     40   1.3    soren #include <dev/ic/wdcreg.h>
     41   1.3    soren #include <dev/ic/wdcvar.h>
     42  1.12   bouyer #include "opt_pciide.h"
     43  1.12   bouyer 
     44  1.16  thorpej /* options passed via the 'flags' config keyword */
     45  1.16  thorpej #define	PCIIDE_OPTIONS_DMA	0x01
     46  1.16  thorpej #define	PCIIDE_OPTIONS_NODMA	0x02
     47  1.16  thorpej 
     48  1.12   bouyer #ifndef WDCDEBUG
     49  1.12   bouyer #define WDCDEBUG
     50  1.12   bouyer #endif
     51  1.12   bouyer 
     52  1.12   bouyer #define DEBUG_DMA   0x01
     53  1.12   bouyer #define DEBUG_XFERS  0x02
     54  1.12   bouyer #define DEBUG_FUNCS  0x08
     55  1.12   bouyer #define DEBUG_PROBE  0x10
     56  1.12   bouyer #ifdef WDCDEBUG
     57  1.12   bouyer extern int wdcdebug_pciide_mask;
     58  1.12   bouyer #define WDCDEBUG_PRINT(args, level) \
     59  1.12   bouyer 	if (wdcdebug_pciide_mask & (level)) printf args
     60  1.12   bouyer #else
     61  1.12   bouyer #define WDCDEBUG_PRINT(args, level)
     62  1.12   bouyer #endif
     63   1.3    soren 
     64   1.1      cgd struct device;
     65   1.3    soren 
     66  1.19  thorpej /*
     67  1.19  thorpej  * While standard PCI IDE controllers only have 2 channels, it is
     68  1.19  thorpej  * common for PCI SATA controllers to have more.  Here we define
     69  1.19  thorpej  * the maximum number of channels that any one PCI IDE device can
     70  1.19  thorpej  * have.
     71  1.19  thorpej  */
     72  1.19  thorpej #define	PCIIDE_MAX_CHANNELS	4
     73  1.19  thorpej 
     74   1.3    soren struct pciide_softc {
     75   1.3    soren 	struct wdc_softc	sc_wdcdev;	/* common wdc definitions */
     76   1.3    soren 	pci_chipset_tag_t	sc_pc;		/* PCI registers info */
     77   1.3    soren 	pcitag_t		sc_tag;
     78   1.3    soren 	void			*sc_pci_ih;	/* PCI interrupt handle */
     79   1.3    soren 	int			sc_dma_ok;	/* bus-master DMA info */
     80  1.14     fvdl 	/*
     81  1.14     fvdl 	 * sc_dma_ioh may only be used to allocate the dma_iohs
     82  1.14     fvdl 	 * array in the channels (see below), or by chip-dependent
     83  1.14     fvdl 	 * code that knows what it's doing, as the registers may
     84  1.14     fvdl 	 * be laid out differently. All code in pciide_common.c
     85  1.14     fvdl 	 * must use the channel->dma_iohs array.
     86  1.14     fvdl 	 */
     87   1.3    soren 	bus_space_tag_t		sc_dma_iot;
     88   1.3    soren 	bus_space_handle_t	sc_dma_ioh;
     89   1.3    soren 	bus_dma_tag_t		sc_dmat;
     90  1.10  thorpej 
     91  1.10  thorpej 	/*
     92  1.10  thorpej 	 * Some controllers might have DMA restrictions other than
     93  1.10  thorpej 	 * the norm.
     94  1.10  thorpej 	 */
     95  1.10  thorpej 	bus_size_t		sc_dma_maxsegsz;
     96  1.10  thorpej 	bus_size_t		sc_dma_boundary;
     97   1.5  thorpej 
     98  1.12   bouyer 	/* For VIA/AMD/nVidia */
     99  1.12   bouyer 	bus_addr_t sc_apo_regbase;
    100   1.8  thorpej 
    101   1.5  thorpej 	/* For Cypress */
    102   1.5  thorpej 	const struct cy82c693_handle *sc_cy_handle;
    103   1.5  thorpej 	int sc_cy_compatchan;
    104   1.9   bouyer 
    105   1.9   bouyer 	/* for SiS */
    106   1.9   bouyer 	u_int8_t sis_type;
    107   1.5  thorpej 
    108  1.15  thorpej 	/* For Silicon Image SATALink */
    109  1.15  thorpej 	bus_space_tag_t sc_ba5_st;
    110  1.15  thorpej 	bus_space_handle_t sc_ba5_sh;
    111  1.15  thorpej 	int sc_ba5_en;
    112  1.15  thorpej 
    113   1.8  thorpej 	/* Vendor info (for interpreting Chip description) */
    114  1.12   bouyer 	pcireg_t sc_pci_id;
    115   1.3    soren 	/* Chip description */
    116   1.3    soren 	const struct pciide_product_desc *sc_pp;
    117   1.3    soren 	/* common definitions */
    118  1.19  thorpej 	struct channel_softc *wdc_chanarray[PCIIDE_MAX_CHANNELS];
    119   1.3    soren 	/* internal bookkeeping */
    120   1.3    soren 	struct pciide_channel {			/* per-channel data */
    121   1.3    soren 		struct channel_softc wdc_channel; /* generic part */
    122  1.17  thorpej 		const char	*name;
    123   1.6   bouyer 		int		compat;	/* is it compat? */
    124   1.6   bouyer 		void		*ih;	/* compat or pci handle */
    125   1.6   bouyer 		bus_space_handle_t ctl_baseioh; /* ctrl regs blk, native mode */
    126   1.3    soren 		/* DMA tables and DMA map for xfer, for each drive */
    127   1.3    soren 		struct pciide_dma_maps {
    128   1.3    soren 			bus_dmamap_t    dmamap_table;
    129   1.3    soren 			struct idedma_table *dma_table;
    130   1.3    soren 			bus_dmamap_t    dmamap_xfer;
    131   1.4   bouyer 			int dma_flags;
    132   1.3    soren 		} dma_maps[2];
    133  1.14     fvdl 		bus_space_handle_t	dma_iohs[IDEDMA_NREGS];
    134  1.18  thorpej 		/*
    135  1.18  thorpej 		 * Some controllers require certain bits to
    136  1.18  thorpej 		 * always be set for proper operation of the
    137  1.18  thorpej 		 * controller.  Set those bits here, if they're
    138  1.18  thorpej 		 * required.
    139  1.18  thorpej 		 */
    140  1.18  thorpej 		uint8_t		idedma_cmd;
    141  1.19  thorpej 	} pciide_channels[PCIIDE_MAX_CHANNELS];
    142   1.3    soren };
    143   1.1      cgd 
    144  1.12   bouyer struct pciide_product_desc {
    145  1.12   bouyer 	u_int32_t ide_product;
    146  1.12   bouyer 	int ide_flags;
    147  1.12   bouyer 	const char *ide_name;
    148  1.12   bouyer 	/* map and setup chip, probe drives */
    149  1.12   bouyer 	void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
    150  1.12   bouyer };
    151  1.12   bouyer 
    152  1.12   bouyer /* Flags for ide_flags */
    153  1.12   bouyer #define	IDE_16BIT_IOSPACE	0x0002 /* I/O space BARS ignore upper word */
    154  1.12   bouyer 
    155  1.12   bouyer 
    156  1.12   bouyer /* inlines for reading/writing 8-bit PCI registers */
    157  1.12   bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
    158  1.12   bouyer 					      int));
    159  1.12   bouyer static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
    160  1.12   bouyer 					   int, u_int8_t));
    161  1.12   bouyer 
    162  1.12   bouyer static __inline u_int8_t
    163  1.12   bouyer pciide_pci_read(pc, pa, reg)
    164  1.12   bouyer 	pci_chipset_tag_t pc;
    165  1.12   bouyer 	pcitag_t pa;
    166  1.12   bouyer 	int reg;
    167  1.12   bouyer {
    168  1.12   bouyer 
    169  1.12   bouyer 	return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
    170  1.12   bouyer 	    ((reg & 0x03) * 8) & 0xff);
    171  1.12   bouyer }
    172  1.12   bouyer 
    173  1.12   bouyer static __inline void
    174  1.12   bouyer pciide_pci_write(pc, pa, reg, val)
    175  1.12   bouyer 	pci_chipset_tag_t pc;
    176  1.12   bouyer 	pcitag_t pa;
    177  1.12   bouyer 	int reg;
    178  1.12   bouyer 	u_int8_t val;
    179  1.12   bouyer {
    180  1.12   bouyer 	pcireg_t pcival;
    181  1.12   bouyer 
    182  1.12   bouyer 	pcival = pci_conf_read(pc, pa, (reg & ~0x03));
    183  1.12   bouyer 	pcival &= ~(0xff << ((reg & 0x03) * 8));
    184  1.12   bouyer 	pcival |= (val << ((reg & 0x03) * 8));
    185  1.12   bouyer 	pci_conf_write(pc, pa, (reg & ~0x03), pcival);
    186  1.12   bouyer }
    187  1.12   bouyer 
    188  1.12   bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
    189  1.12   bouyer void sata_setup_channel __P((struct channel_softc*));
    190  1.12   bouyer 
    191  1.12   bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
    192  1.12   bouyer int  pciide_dma_table_setup __P((struct pciide_softc*, int, int));
    193  1.12   bouyer int  pciide_dma_init __P((void*, int, int, void *, size_t, int));
    194  1.12   bouyer void pciide_dma_start __P((void*, int, int));
    195  1.12   bouyer int  pciide_dma_finish __P((void*, int, int, int));
    196  1.12   bouyer void pciide_irqack __P((struct channel_softc *));
    197  1.12   bouyer 
    198   1.1      cgd /*
    199   1.1      cgd  * Functions defined by machine-dependent code.
    200   1.1      cgd  */
    201   1.1      cgd 
    202   1.1      cgd /* Attach compat interrupt handler, returning handle or NULL if failed. */
    203   1.7   simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
    204   1.1      cgd void	*pciide_machdep_compat_intr_establish __P((struct device *,
    205   1.1      cgd 	    struct pci_attach_args *, int, int (*)(void *), void *));
    206   1.7   simonb #endif
    207  1.12   bouyer 
    208  1.12   bouyer const struct pciide_product_desc* pciide_lookup_product
    209  1.12   bouyer 	__P((u_int32_t, const struct pciide_product_desc *));
    210  1.12   bouyer void	pciide_common_attach
    211  1.12   bouyer 	__P((struct pciide_softc *, struct pci_attach_args *,
    212  1.12   bouyer 		const struct pciide_product_desc *));
    213  1.12   bouyer 
    214  1.12   bouyer int	pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
    215  1.12   bouyer void	pciide_mapregs_compat __P(( struct pci_attach_args *,
    216  1.12   bouyer 	    struct pciide_channel *, int, bus_size_t *, bus_size_t*));
    217  1.12   bouyer void	pciide_mapregs_native __P((struct pci_attach_args *,
    218  1.12   bouyer 	    struct pciide_channel *, bus_size_t *, bus_size_t *,
    219  1.12   bouyer 	    int (*pci_intr) __P((void *))));
    220  1.12   bouyer void	pciide_mapreg_dma __P((struct pciide_softc *,
    221  1.12   bouyer 	    struct pci_attach_args *));
    222  1.12   bouyer int	pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
    223  1.12   bouyer void	pciide_mapchan __P((struct pci_attach_args *,
    224  1.12   bouyer 	    struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
    225  1.12   bouyer 	    int (*pci_intr) __P((void *))));
    226  1.12   bouyer void	pciide_map_compat_intr __P(( struct pci_attach_args *,
    227  1.12   bouyer 	    struct pciide_channel *, int));
    228  1.12   bouyer int	pciide_compat_intr __P((void *));
    229  1.12   bouyer int	pciide_pci_intr __P((void *));
    230