pciidevar.h revision 1.26 1 1.26 bouyer /* $NetBSD: pciidevar.h,v 1.26 2004/11/24 19:52:50 bouyer Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.1 cgd
33 1.23 thorpej #ifndef _DEV_PCI_PCIIDEVAR_H_
34 1.23 thorpej #define _DEV_PCI_PCIIDEVAR_H_
35 1.23 thorpej
36 1.1 cgd /*
37 1.1 cgd * PCI IDE driver exported software structures.
38 1.1 cgd *
39 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998.
40 1.1 cgd */
41 1.1 cgd
42 1.3 soren #include <dev/ata/atavar.h>
43 1.3 soren #include <dev/ic/wdcreg.h>
44 1.3 soren #include <dev/ic/wdcvar.h>
45 1.12 bouyer #include "opt_pciide.h"
46 1.12 bouyer
47 1.16 thorpej /* options passed via the 'flags' config keyword */
48 1.16 thorpej #define PCIIDE_OPTIONS_DMA 0x01
49 1.16 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
50 1.16 thorpej
51 1.21 thorpej #ifndef ATADEBUG
52 1.21 thorpej #define ATADEBUG
53 1.12 bouyer #endif
54 1.12 bouyer
55 1.12 bouyer #define DEBUG_DMA 0x01
56 1.12 bouyer #define DEBUG_XFERS 0x02
57 1.12 bouyer #define DEBUG_FUNCS 0x08
58 1.12 bouyer #define DEBUG_PROBE 0x10
59 1.21 thorpej #ifdef ATADEBUG
60 1.21 thorpej extern int atadebug_pciide_mask;
61 1.21 thorpej #define ATADEBUG_PRINT(args, level) \
62 1.21 thorpej if (atadebug_pciide_mask & (level)) printf args
63 1.12 bouyer #else
64 1.21 thorpej #define ATADEBUG_PRINT(args, level)
65 1.12 bouyer #endif
66 1.3 soren
67 1.1 cgd struct device;
68 1.3 soren
69 1.19 thorpej /*
70 1.19 thorpej * While standard PCI IDE controllers only have 2 channels, it is
71 1.19 thorpej * common for PCI SATA controllers to have more. Here we define
72 1.19 thorpej * the maximum number of channels that any one PCI IDE device can
73 1.19 thorpej * have.
74 1.19 thorpej */
75 1.19 thorpej #define PCIIDE_MAX_CHANNELS 4
76 1.19 thorpej
77 1.3 soren struct pciide_softc {
78 1.3 soren struct wdc_softc sc_wdcdev; /* common wdc definitions */
79 1.3 soren pci_chipset_tag_t sc_pc; /* PCI registers info */
80 1.3 soren pcitag_t sc_tag;
81 1.3 soren void *sc_pci_ih; /* PCI interrupt handle */
82 1.3 soren int sc_dma_ok; /* bus-master DMA info */
83 1.14 fvdl /*
84 1.14 fvdl * sc_dma_ioh may only be used to allocate the dma_iohs
85 1.14 fvdl * array in the channels (see below), or by chip-dependent
86 1.14 fvdl * code that knows what it's doing, as the registers may
87 1.14 fvdl * be laid out differently. All code in pciide_common.c
88 1.14 fvdl * must use the channel->dma_iohs array.
89 1.14 fvdl */
90 1.3 soren bus_space_tag_t sc_dma_iot;
91 1.3 soren bus_space_handle_t sc_dma_ioh;
92 1.3 soren bus_dma_tag_t sc_dmat;
93 1.10 thorpej
94 1.10 thorpej /*
95 1.10 thorpej * Some controllers might have DMA restrictions other than
96 1.10 thorpej * the norm.
97 1.10 thorpej */
98 1.10 thorpej bus_size_t sc_dma_maxsegsz;
99 1.10 thorpej bus_size_t sc_dma_boundary;
100 1.5 thorpej
101 1.12 bouyer /* For VIA/AMD/nVidia */
102 1.12 bouyer bus_addr_t sc_apo_regbase;
103 1.8 thorpej
104 1.5 thorpej /* For Cypress */
105 1.5 thorpej const struct cy82c693_handle *sc_cy_handle;
106 1.5 thorpej int sc_cy_compatchan;
107 1.9 bouyer
108 1.9 bouyer /* for SiS */
109 1.9 bouyer u_int8_t sis_type;
110 1.5 thorpej
111 1.26 bouyer /* For Silicon Image SATALink, and Promise SATA */
112 1.15 thorpej bus_space_tag_t sc_ba5_st;
113 1.15 thorpej bus_space_handle_t sc_ba5_sh;
114 1.15 thorpej int sc_ba5_en;
115 1.15 thorpej
116 1.8 thorpej /* Vendor info (for interpreting Chip description) */
117 1.12 bouyer pcireg_t sc_pci_id;
118 1.3 soren /* Chip description */
119 1.3 soren const struct pciide_product_desc *sc_pp;
120 1.3 soren /* common definitions */
121 1.22 thorpej struct ata_channel *wdc_chanarray[PCIIDE_MAX_CHANNELS];
122 1.3 soren /* internal bookkeeping */
123 1.3 soren struct pciide_channel { /* per-channel data */
124 1.22 thorpej struct ata_channel ata_channel; /* generic part */
125 1.17 thorpej const char *name;
126 1.6 bouyer int compat; /* is it compat? */
127 1.6 bouyer void *ih; /* compat or pci handle */
128 1.6 bouyer bus_space_handle_t ctl_baseioh; /* ctrl regs blk, native mode */
129 1.3 soren /* DMA tables and DMA map for xfer, for each drive */
130 1.3 soren struct pciide_dma_maps {
131 1.3 soren bus_dmamap_t dmamap_table;
132 1.3 soren struct idedma_table *dma_table;
133 1.3 soren bus_dmamap_t dmamap_xfer;
134 1.4 bouyer int dma_flags;
135 1.3 soren } dma_maps[2];
136 1.14 fvdl bus_space_handle_t dma_iohs[IDEDMA_NREGS];
137 1.18 thorpej /*
138 1.18 thorpej * Some controllers require certain bits to
139 1.18 thorpej * always be set for proper operation of the
140 1.18 thorpej * controller. Set those bits here, if they're
141 1.18 thorpej * required.
142 1.18 thorpej */
143 1.18 thorpej uint8_t idedma_cmd;
144 1.19 thorpej } pciide_channels[PCIIDE_MAX_CHANNELS];
145 1.3 soren };
146 1.1 cgd
147 1.24 thorpej /* Given an ata_channel, get the pciide_softc. */
148 1.25 thorpej #define CHAN_TO_PCIIDE(chp) ((struct pciide_softc *) (chp)->ch_atac)
149 1.24 thorpej
150 1.24 thorpej /* Given an ata_channel, get the pciide_channel. */
151 1.24 thorpej #define CHAN_TO_PCHAN(chp) ((struct pciide_channel *) (chp))
152 1.24 thorpej
153 1.12 bouyer struct pciide_product_desc {
154 1.12 bouyer u_int32_t ide_product;
155 1.12 bouyer int ide_flags;
156 1.12 bouyer const char *ide_name;
157 1.12 bouyer /* map and setup chip, probe drives */
158 1.12 bouyer void (*chip_map) __P((struct pciide_softc*, struct pci_attach_args*));
159 1.12 bouyer };
160 1.12 bouyer
161 1.12 bouyer /* Flags for ide_flags */
162 1.12 bouyer #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
163 1.12 bouyer
164 1.12 bouyer
165 1.12 bouyer /* inlines for reading/writing 8-bit PCI registers */
166 1.12 bouyer static __inline u_int8_t pciide_pci_read __P((pci_chipset_tag_t, pcitag_t,
167 1.12 bouyer int));
168 1.12 bouyer static __inline void pciide_pci_write __P((pci_chipset_tag_t, pcitag_t,
169 1.12 bouyer int, u_int8_t));
170 1.12 bouyer
171 1.12 bouyer static __inline u_int8_t
172 1.12 bouyer pciide_pci_read(pc, pa, reg)
173 1.12 bouyer pci_chipset_tag_t pc;
174 1.12 bouyer pcitag_t pa;
175 1.12 bouyer int reg;
176 1.12 bouyer {
177 1.12 bouyer
178 1.12 bouyer return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
179 1.12 bouyer ((reg & 0x03) * 8) & 0xff);
180 1.12 bouyer }
181 1.12 bouyer
182 1.12 bouyer static __inline void
183 1.12 bouyer pciide_pci_write(pc, pa, reg, val)
184 1.12 bouyer pci_chipset_tag_t pc;
185 1.12 bouyer pcitag_t pa;
186 1.12 bouyer int reg;
187 1.12 bouyer u_int8_t val;
188 1.12 bouyer {
189 1.12 bouyer pcireg_t pcival;
190 1.12 bouyer
191 1.12 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
192 1.12 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
193 1.12 bouyer pcival |= (val << ((reg & 0x03) * 8));
194 1.12 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
195 1.12 bouyer }
196 1.12 bouyer
197 1.12 bouyer void default_chip_map __P((struct pciide_softc*, struct pci_attach_args*));
198 1.22 thorpej void sata_setup_channel __P((struct ata_channel*));
199 1.12 bouyer
200 1.12 bouyer void pciide_channel_dma_setup __P((struct pciide_channel *));
201 1.12 bouyer int pciide_dma_table_setup __P((struct pciide_softc*, int, int));
202 1.26 bouyer int pciide_dma_dmamap_setup __P((struct pciide_softc *, int, int,
203 1.26 bouyer void *, size_t, int));
204 1.12 bouyer int pciide_dma_init __P((void*, int, int, void *, size_t, int));
205 1.12 bouyer void pciide_dma_start __P((void*, int, int));
206 1.12 bouyer int pciide_dma_finish __P((void*, int, int, int));
207 1.22 thorpej void pciide_irqack __P((struct ata_channel *));
208 1.12 bouyer
209 1.1 cgd /*
210 1.1 cgd * Functions defined by machine-dependent code.
211 1.1 cgd */
212 1.1 cgd
213 1.1 cgd /* Attach compat interrupt handler, returning handle or NULL if failed. */
214 1.7 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
215 1.1 cgd void *pciide_machdep_compat_intr_establish __P((struct device *,
216 1.1 cgd struct pci_attach_args *, int, int (*)(void *), void *));
217 1.7 simonb #endif
218 1.12 bouyer
219 1.12 bouyer const struct pciide_product_desc* pciide_lookup_product
220 1.12 bouyer __P((u_int32_t, const struct pciide_product_desc *));
221 1.12 bouyer void pciide_common_attach
222 1.12 bouyer __P((struct pciide_softc *, struct pci_attach_args *,
223 1.12 bouyer const struct pciide_product_desc *));
224 1.12 bouyer
225 1.12 bouyer int pciide_chipen __P((struct pciide_softc *, struct pci_attach_args *));
226 1.12 bouyer void pciide_mapregs_compat __P(( struct pci_attach_args *,
227 1.12 bouyer struct pciide_channel *, int, bus_size_t *, bus_size_t*));
228 1.12 bouyer void pciide_mapregs_native __P((struct pci_attach_args *,
229 1.12 bouyer struct pciide_channel *, bus_size_t *, bus_size_t *,
230 1.12 bouyer int (*pci_intr) __P((void *))));
231 1.12 bouyer void pciide_mapreg_dma __P((struct pciide_softc *,
232 1.12 bouyer struct pci_attach_args *));
233 1.12 bouyer int pciide_chansetup __P((struct pciide_softc *, int, pcireg_t));
234 1.12 bouyer void pciide_mapchan __P((struct pci_attach_args *,
235 1.12 bouyer struct pciide_channel *, pcireg_t, bus_size_t *, bus_size_t *,
236 1.12 bouyer int (*pci_intr) __P((void *))));
237 1.12 bouyer void pciide_map_compat_intr __P(( struct pci_attach_args *,
238 1.12 bouyer struct pciide_channel *, int));
239 1.12 bouyer int pciide_compat_intr __P((void *));
240 1.12 bouyer int pciide_pci_intr __P((void *));
241 1.23 thorpej
242 1.23 thorpej #endif /* _DEV_PCI_PCIIDEVAR_H_ */
243