pciidevar.h revision 1.46 1 1.46 bouyer /* $NetBSD: pciidevar.h,v 1.46 2012/07/31 15:50:36 bouyer Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1998 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd *
6 1.1 cgd * Redistribution and use in source and binary forms, with or without
7 1.1 cgd * modification, are permitted provided that the following conditions
8 1.1 cgd * are met:
9 1.1 cgd * 1. Redistributions of source code must retain the above copyright
10 1.1 cgd * notice, this list of conditions and the following disclaimer.
11 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer in the
13 1.1 cgd * documentation and/or other materials provided with the distribution.
14 1.1 cgd * 3. All advertising materials mentioning features or use of this software
15 1.1 cgd * must display the following acknowledgement:
16 1.1 cgd * This product includes software developed by Christopher G. Demetriou
17 1.1 cgd * for the NetBSD Project.
18 1.1 cgd * 4. The name of the author may not be used to endorse or promote products
19 1.1 cgd * derived from this software without specific prior written permission
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 cgd * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 cgd * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 cgd * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 cgd * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 cgd * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 cgd * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 cgd * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 cgd * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 cgd * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 cgd */
32 1.1 cgd
33 1.23 thorpej #ifndef _DEV_PCI_PCIIDEVAR_H_
34 1.23 thorpej #define _DEV_PCI_PCIIDEVAR_H_
35 1.23 thorpej
36 1.1 cgd /*
37 1.1 cgd * PCI IDE driver exported software structures.
38 1.1 cgd *
39 1.1 cgd * Author: Christopher G. Demetriou, March 2, 1998.
40 1.1 cgd */
41 1.1 cgd
42 1.3 soren #include <dev/ata/atavar.h>
43 1.3 soren #include <dev/ic/wdcreg.h>
44 1.3 soren #include <dev/ic/wdcvar.h>
45 1.40 cegger #include <sys/device_if.h>
46 1.12 bouyer #include "opt_pciide.h"
47 1.12 bouyer
48 1.16 thorpej /* options passed via the 'flags' config keyword */
49 1.16 thorpej #define PCIIDE_OPTIONS_DMA 0x01
50 1.16 thorpej #define PCIIDE_OPTIONS_NODMA 0x02
51 1.16 thorpej
52 1.21 thorpej #ifndef ATADEBUG
53 1.21 thorpej #define ATADEBUG
54 1.12 bouyer #endif
55 1.12 bouyer
56 1.12 bouyer #define DEBUG_DMA 0x01
57 1.12 bouyer #define DEBUG_XFERS 0x02
58 1.12 bouyer #define DEBUG_FUNCS 0x08
59 1.12 bouyer #define DEBUG_PROBE 0x10
60 1.21 thorpej #ifdef ATADEBUG
61 1.21 thorpej extern int atadebug_pciide_mask;
62 1.21 thorpej #define ATADEBUG_PRINT(args, level) \
63 1.21 thorpej if (atadebug_pciide_mask & (level)) printf args
64 1.12 bouyer #else
65 1.21 thorpej #define ATADEBUG_PRINT(args, level)
66 1.12 bouyer #endif
67 1.3 soren
68 1.19 thorpej /*
69 1.19 thorpej * While standard PCI IDE controllers only have 2 channels, it is
70 1.19 thorpej * common for PCI SATA controllers to have more. Here we define
71 1.19 thorpej * the maximum number of channels that any one PCI IDE device can
72 1.19 thorpej * have.
73 1.19 thorpej */
74 1.19 thorpej #define PCIIDE_MAX_CHANNELS 4
75 1.19 thorpej
76 1.3 soren struct pciide_softc {
77 1.3 soren struct wdc_softc sc_wdcdev; /* common wdc definitions */
78 1.3 soren pci_chipset_tag_t sc_pc; /* PCI registers info */
79 1.3 soren pcitag_t sc_tag;
80 1.3 soren void *sc_pci_ih; /* PCI interrupt handle */
81 1.35 itohy #if NATA_DMA
82 1.3 soren int sc_dma_ok; /* bus-master DMA info */
83 1.14 fvdl /*
84 1.14 fvdl * sc_dma_ioh may only be used to allocate the dma_iohs
85 1.14 fvdl * array in the channels (see below), or by chip-dependent
86 1.14 fvdl * code that knows what it's doing, as the registers may
87 1.14 fvdl * be laid out differently. All code in pciide_common.c
88 1.14 fvdl * must use the channel->dma_iohs array.
89 1.14 fvdl */
90 1.3 soren bus_space_tag_t sc_dma_iot;
91 1.3 soren bus_space_handle_t sc_dma_ioh;
92 1.41 jakllsch bus_size_t sc_dma_ios;
93 1.3 soren bus_dma_tag_t sc_dmat;
94 1.10 thorpej
95 1.10 thorpej /*
96 1.10 thorpej * Some controllers might have DMA restrictions other than
97 1.10 thorpej * the norm.
98 1.10 thorpej */
99 1.10 thorpej bus_size_t sc_dma_maxsegsz;
100 1.10 thorpej bus_size_t sc_dma_boundary;
101 1.5 thorpej
102 1.12 bouyer /* For VIA/AMD/nVidia */
103 1.12 bouyer bus_addr_t sc_apo_regbase;
104 1.8 thorpej
105 1.5 thorpej /* For Cypress */
106 1.5 thorpej const struct cy82c693_handle *sc_cy_handle;
107 1.5 thorpej int sc_cy_compatchan;
108 1.9 bouyer
109 1.9 bouyer /* for SiS */
110 1.9 bouyer u_int8_t sis_type;
111 1.5 thorpej
112 1.33 bouyer /*
113 1.33 bouyer * For Silicon Image SATALink, Serverworks SATA, Artisea SATA
114 1.33 bouyer * and Promise SATA
115 1.33 bouyer */
116 1.15 thorpej bus_space_tag_t sc_ba5_st;
117 1.15 thorpej bus_space_handle_t sc_ba5_sh;
118 1.41 jakllsch bus_size_t sc_ba5_ss;
119 1.15 thorpej int sc_ba5_en;
120 1.35 itohy #endif /* NATA_DMA */
121 1.15 thorpej
122 1.8 thorpej /* Vendor info (for interpreting Chip description) */
123 1.12 bouyer pcireg_t sc_pci_id;
124 1.3 soren /* Chip description */
125 1.3 soren const struct pciide_product_desc *sc_pp;
126 1.3 soren /* common definitions */
127 1.22 thorpej struct ata_channel *wdc_chanarray[PCIIDE_MAX_CHANNELS];
128 1.3 soren /* internal bookkeeping */
129 1.3 soren struct pciide_channel { /* per-channel data */
130 1.22 thorpej struct ata_channel ata_channel; /* generic part */
131 1.17 thorpej const char *name;
132 1.6 bouyer int compat; /* is it compat? */
133 1.6 bouyer void *ih; /* compat or pci handle */
134 1.6 bouyer bus_space_handle_t ctl_baseioh; /* ctrl regs blk, native mode */
135 1.41 jakllsch bus_size_t ctl_ios;
136 1.35 itohy #if NATA_DMA
137 1.3 soren /* DMA tables and DMA map for xfer, for each drive */
138 1.3 soren struct pciide_dma_maps {
139 1.41 jakllsch bus_dma_segment_t dmamap_table_seg;
140 1.41 jakllsch int dmamap_table_nseg;
141 1.3 soren bus_dmamap_t dmamap_table;
142 1.3 soren struct idedma_table *dma_table;
143 1.3 soren bus_dmamap_t dmamap_xfer;
144 1.4 bouyer int dma_flags;
145 1.46 bouyer } dma_maps[WDC_MAXDRIVES];
146 1.14 fvdl bus_space_handle_t dma_iohs[IDEDMA_NREGS];
147 1.18 thorpej /*
148 1.18 thorpej * Some controllers require certain bits to
149 1.18 thorpej * always be set for proper operation of the
150 1.18 thorpej * controller. Set those bits here, if they're
151 1.18 thorpej * required.
152 1.18 thorpej */
153 1.18 thorpej uint8_t idedma_cmd;
154 1.35 itohy #endif /* NATA_DMA */
155 1.19 thorpej } pciide_channels[PCIIDE_MAX_CHANNELS];
156 1.27 jmcneill
157 1.36 joerg pcireg_t sc_pm_reg[4];
158 1.3 soren };
159 1.1 cgd
160 1.24 thorpej /* Given an ata_channel, get the pciide_softc. */
161 1.25 thorpej #define CHAN_TO_PCIIDE(chp) ((struct pciide_softc *) (chp)->ch_atac)
162 1.24 thorpej
163 1.24 thorpej /* Given an ata_channel, get the pciide_channel. */
164 1.24 thorpej #define CHAN_TO_PCHAN(chp) ((struct pciide_channel *) (chp))
165 1.24 thorpej
166 1.12 bouyer struct pciide_product_desc {
167 1.12 bouyer u_int32_t ide_product;
168 1.12 bouyer int ide_flags;
169 1.12 bouyer const char *ide_name;
170 1.12 bouyer /* map and setup chip, probe drives */
171 1.43 dyoung void (*chip_map)(struct pciide_softc*, const struct pci_attach_args*);
172 1.12 bouyer };
173 1.12 bouyer
174 1.12 bouyer /* Flags for ide_flags */
175 1.12 bouyer #define IDE_16BIT_IOSPACE 0x0002 /* I/O space BARS ignore upper word */
176 1.12 bouyer
177 1.12 bouyer
178 1.12 bouyer /* inlines for reading/writing 8-bit PCI registers */
179 1.32 perry static inline u_int8_t pciide_pci_read(pci_chipset_tag_t, pcitag_t, int);
180 1.32 perry static inline void pciide_pci_write(pci_chipset_tag_t, pcitag_t,
181 1.28 perry int, u_int8_t);
182 1.12 bouyer
183 1.32 perry static inline u_int8_t
184 1.37 cegger pciide_pci_read(pci_chipset_tag_t pc, pcitag_t pa, int reg)
185 1.12 bouyer {
186 1.12 bouyer
187 1.12 bouyer return (pci_conf_read(pc, pa, (reg & ~0x03)) >>
188 1.12 bouyer ((reg & 0x03) * 8) & 0xff);
189 1.12 bouyer }
190 1.12 bouyer
191 1.32 perry static inline void
192 1.37 cegger pciide_pci_write(pci_chipset_tag_t pc, pcitag_t pa, int reg, uint8_t val)
193 1.12 bouyer {
194 1.12 bouyer pcireg_t pcival;
195 1.12 bouyer
196 1.12 bouyer pcival = pci_conf_read(pc, pa, (reg & ~0x03));
197 1.12 bouyer pcival &= ~(0xff << ((reg & 0x03) * 8));
198 1.12 bouyer pcival |= (val << ((reg & 0x03) * 8));
199 1.12 bouyer pci_conf_write(pc, pa, (reg & ~0x03), pcival);
200 1.12 bouyer }
201 1.12 bouyer
202 1.43 dyoung void default_chip_map(struct pciide_softc*, const struct pci_attach_args*);
203 1.28 perry void sata_setup_channel(struct ata_channel*);
204 1.12 bouyer
205 1.28 perry void pciide_channel_dma_setup(struct pciide_channel *);
206 1.28 perry int pciide_dma_table_setup(struct pciide_softc*, int, int);
207 1.41 jakllsch void pciide_dma_table_teardown(struct pciide_softc *, int, int);
208 1.41 jakllsch
209 1.28 perry int pciide_dma_dmamap_setup(struct pciide_softc *, int, int,
210 1.28 perry void *, size_t, int);
211 1.28 perry int pciide_dma_init(void*, int, int, void *, size_t, int);
212 1.28 perry void pciide_dma_start(void*, int, int);
213 1.28 perry int pciide_dma_finish(void*, int, int, int);
214 1.28 perry void pciide_irqack(struct ata_channel *);
215 1.12 bouyer
216 1.1 cgd /*
217 1.1 cgd * Functions defined by machine-dependent code.
218 1.1 cgd */
219 1.1 cgd
220 1.1 cgd /* Attach compat interrupt handler, returning handle or NULL if failed. */
221 1.7 simonb #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
222 1.38 cegger void *pciide_machdep_compat_intr_establish(device_t,
223 1.43 dyoung const struct pci_attach_args *, int, int (*)(void *), void *);
224 1.7 simonb #endif
225 1.42 jakllsch #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
226 1.42 jakllsch void pciide_machdep_compat_intr_disestablish(device_t,
227 1.42 jakllsch pci_chipset_tag_t, int, void *);
228 1.42 jakllsch #endif
229 1.12 bouyer
230 1.12 bouyer const struct pciide_product_desc* pciide_lookup_product
231 1.28 perry (u_int32_t, const struct pciide_product_desc *);
232 1.43 dyoung void pciide_common_attach(struct pciide_softc *,
233 1.43 dyoung const struct pci_attach_args *,
234 1.28 perry const struct pciide_product_desc *);
235 1.41 jakllsch int pciide_common_detach(struct pciide_softc *, int);
236 1.42 jakllsch int pciide_detach(device_t, int);
237 1.28 perry
238 1.43 dyoung int pciide_chipen(struct pciide_softc *, const struct pci_attach_args *);
239 1.43 dyoung void pciide_mapregs_compat(const struct pci_attach_args *,
240 1.41 jakllsch struct pciide_channel *, int);
241 1.43 dyoung void pciide_mapregs_native(const struct pci_attach_args *,
242 1.41 jakllsch struct pciide_channel *, int (*pci_intr)(void *));
243 1.28 perry void pciide_mapreg_dma(struct pciide_softc *,
244 1.43 dyoung const struct pci_attach_args *);
245 1.28 perry int pciide_chansetup(struct pciide_softc *, int, pcireg_t);
246 1.43 dyoung void pciide_mapchan(const struct pci_attach_args *,
247 1.41 jakllsch struct pciide_channel *, pcireg_t, int (*pci_intr)(void *));
248 1.43 dyoung void pciide_map_compat_intr(const struct pci_attach_args *,
249 1.28 perry struct pciide_channel *, int);
250 1.42 jakllsch void pciide_unmap_compat_intr(pci_chipset_tag_t,
251 1.42 jakllsch struct pciide_channel *, int);
252 1.28 perry int pciide_compat_intr(void *);
253 1.28 perry int pciide_pci_intr(void *);
254 1.23 thorpej
255 1.23 thorpej #endif /* _DEV_PCI_PCIIDEVAR_H_ */
256