pcivar.h revision 1.117 1 1.117 riastrad /* $NetBSD: pcivar.h,v 1.117 2022/02/27 14:18:52 riastradh Exp $ */
2 1.2 cgd
3 1.1 mycroft /*
4 1.19 cgd * Copyright (c) 1996, 1997 Christopher G. Demetriou. All rights reserved.
5 1.36 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
6 1.1 mycroft *
7 1.1 mycroft * Redistribution and use in source and binary forms, with or without
8 1.1 mycroft * modification, are permitted provided that the following conditions
9 1.1 mycroft * are met:
10 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
11 1.1 mycroft * notice, this list of conditions and the following disclaimer.
12 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
14 1.1 mycroft * documentation and/or other materials provided with the distribution.
15 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
16 1.1 mycroft * must display the following acknowledgement:
17 1.36 mycroft * This product includes software developed by Charles M. Hannum.
18 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
19 1.1 mycroft * derived from this software without specific prior written permission.
20 1.1 mycroft *
21 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 mycroft */
32 1.1 mycroft
33 1.12 cgd #ifndef _DEV_PCI_PCIVAR_H_
34 1.12 cgd #define _DEV_PCI_PCIVAR_H_
35 1.12 cgd
36 1.1 mycroft /*
37 1.1 mycroft * Definitions for PCI autoconfiguration.
38 1.1 mycroft *
39 1.1 mycroft * This file describes types and functions which are used for PCI
40 1.1 mycroft * configuration. Some of this information is machine-specific, and is
41 1.14 cgd * provided by pci_machdep.h.
42 1.1 mycroft */
43 1.1 mycroft
44 1.48 thorpej #include <sys/device.h>
45 1.77 jmcneill #include <sys/pmf.h>
46 1.75 ad #include <sys/bus.h>
47 1.14 cgd #include <dev/pci/pcireg.h>
48 1.89 pgoyette #include <dev/pci/pci_verbose.h>
49 1.12 cgd
50 1.14 cgd /*
51 1.14 cgd * Structures and definitions needed by the machine-dependent header.
52 1.14 cgd */
53 1.14 cgd struct pcibus_attach_args;
54 1.90 mrg struct pci_attach_args;
55 1.50 thorpej struct pci_softc;
56 1.14 cgd
57 1.48 thorpej #ifdef _KERNEL
58 1.14 cgd /*
59 1.14 cgd * Machine-dependent definitions.
60 1.14 cgd */
61 1.38 cgd #include <machine/pci_machdep.h>
62 1.4 cgd
63 1.86 dyoung enum pci_override_idx {
64 1.86 dyoung PCI_OVERRIDE_CONF_READ = __BIT(0)
65 1.86 dyoung , PCI_OVERRIDE_CONF_WRITE = __BIT(1)
66 1.86 dyoung , PCI_OVERRIDE_INTR_MAP = __BIT(2)
67 1.86 dyoung , PCI_OVERRIDE_INTR_STRING = __BIT(3)
68 1.86 dyoung , PCI_OVERRIDE_INTR_EVCNT = __BIT(4)
69 1.86 dyoung , PCI_OVERRIDE_INTR_ESTABLISH = __BIT(5)
70 1.86 dyoung , PCI_OVERRIDE_INTR_DISESTABLISH = __BIT(6)
71 1.86 dyoung , PCI_OVERRIDE_MAKE_TAG = __BIT(7)
72 1.86 dyoung , PCI_OVERRIDE_DECOMPOSE_TAG = __BIT(8)
73 1.86 dyoung };
74 1.86 dyoung
75 1.86 dyoung /* Only add new fields to the end of this structure! */
76 1.86 dyoung struct pci_overrides {
77 1.86 dyoung pcireg_t (*ov_conf_read)(void *, pci_chipset_tag_t, pcitag_t, int);
78 1.86 dyoung void (*ov_conf_write)(void *, pci_chipset_tag_t, pcitag_t, int,
79 1.86 dyoung pcireg_t);
80 1.92 dyoung int (*ov_intr_map)(void *, const struct pci_attach_args *,
81 1.86 dyoung pci_intr_handle_t *);
82 1.86 dyoung const char *(*ov_intr_string)(void *, pci_chipset_tag_t,
83 1.99 christos pci_intr_handle_t, char *, size_t);
84 1.86 dyoung const struct evcnt *(*ov_intr_evcnt)(void *, pci_chipset_tag_t,
85 1.86 dyoung pci_intr_handle_t);
86 1.86 dyoung void *(*ov_intr_establish)(void *, pci_chipset_tag_t, pci_intr_handle_t,
87 1.86 dyoung int, int (*)(void *), void *);
88 1.86 dyoung void (*ov_intr_disestablish)(void *, pci_chipset_tag_t, void *);
89 1.86 dyoung pcitag_t (*ov_make_tag)(void *, pci_chipset_tag_t, int, int, int);
90 1.86 dyoung void (*ov_decompose_tag)(void *, pci_chipset_tag_t, pcitag_t,
91 1.86 dyoung int *, int *, int *);
92 1.86 dyoung };
93 1.86 dyoung
94 1.11 cgd /*
95 1.11 cgd * PCI bus attach arguments.
96 1.11 cgd */
97 1.11 cgd struct pcibus_attach_args {
98 1.66 drochner char *_pba_busname; /* XXX placeholder */
99 1.16 thorpej bus_space_tag_t pba_iot; /* pci i/o space tag */
100 1.16 thorpej bus_space_tag_t pba_memt; /* pci mem space tag */
101 1.23 thorpej bus_dma_tag_t pba_dmat; /* DMA tag */
102 1.56 fvdl bus_dma_tag_t pba_dmat64; /* DMA tag */
103 1.14 cgd pci_chipset_tag_t pba_pc;
104 1.19 cgd int pba_flags; /* flags; see below */
105 1.11 cgd
106 1.11 cgd int pba_bus; /* PCI bus number */
107 1.96 dyoung int pba_sub; /* pba_bus >= pba_sub: no
108 1.96 dyoung * buses are subordinate to
109 1.96 dyoung * pba_bus.
110 1.96 dyoung *
111 1.96 dyoung * pba_bus < pba_sub: buses
112 1.96 dyoung * [pba_bus + 1, pba_sub] are
113 1.96 dyoung * subordinate to pba_bus.
114 1.96 dyoung */
115 1.14 cgd
116 1.14 cgd /*
117 1.50 thorpej * Pointer to the pcitag of our parent bridge. If there is no
118 1.50 thorpej * parent bridge, then we assume we are a root bus.
119 1.50 thorpej */
120 1.50 thorpej pcitag_t *pba_bridgetag;
121 1.50 thorpej
122 1.50 thorpej /*
123 1.14 cgd * Interrupt swizzling information. These fields
124 1.14 cgd * are only used by secondary busses.
125 1.14 cgd */
126 1.14 cgd u_int pba_intrswiz; /* how to swizzle pins */
127 1.14 cgd pcitag_t pba_intrtag; /* intr. appears to come from here */
128 1.11 cgd };
129 1.11 cgd
130 1.11 cgd /*
131 1.94 matt * This is used by <machine/pci_machdep.h> to access the pba_pc member. It
132 1.94 matt * can't use it directly since pcibus_attach_args has yet to be defined.
133 1.94 matt */
134 1.111 christos static __inline pci_chipset_tag_t
135 1.94 matt pcibus_attach_args_pc(struct pcibus_attach_args *pba)
136 1.94 matt {
137 1.94 matt return pba->pba_pc;
138 1.94 matt }
139 1.94 matt
140 1.117 riastrad #ifndef __HAVE_PCI_GET_SEGMENT
141 1.117 riastrad static __inline u_int
142 1.117 riastrad pci_get_segment(pci_chipset_tag_t pc)
143 1.117 riastrad {
144 1.117 riastrad return 0;
145 1.117 riastrad }
146 1.117 riastrad #endif
147 1.117 riastrad
148 1.94 matt /*
149 1.11 cgd * PCI device attach arguments.
150 1.11 cgd */
151 1.1 mycroft struct pci_attach_args {
152 1.16 thorpej bus_space_tag_t pa_iot; /* pci i/o space tag */
153 1.16 thorpej bus_space_tag_t pa_memt; /* pci mem space tag */
154 1.23 thorpej bus_dma_tag_t pa_dmat; /* DMA tag */
155 1.56 fvdl bus_dma_tag_t pa_dmat64; /* DMA tag */
156 1.14 cgd pci_chipset_tag_t pa_pc;
157 1.19 cgd int pa_flags; /* flags; see below */
158 1.12 cgd
159 1.46 bouyer u_int pa_bus;
160 1.15 cgd u_int pa_device;
161 1.15 cgd u_int pa_function;
162 1.11 cgd pcitag_t pa_tag;
163 1.11 cgd pcireg_t pa_id, pa_class;
164 1.14 cgd
165 1.14 cgd /*
166 1.14 cgd * Interrupt information.
167 1.14 cgd *
168 1.14 cgd * "Intrline" is used on systems whose firmware puts
169 1.14 cgd * the right routing data into the line register in
170 1.14 cgd * configuration space. The rest are used on systems
171 1.14 cgd * that do not.
172 1.14 cgd */
173 1.14 cgd u_int pa_intrswiz; /* how to swizzle pins if ppb */
174 1.14 cgd pcitag_t pa_intrtag; /* intr. appears to come from here */
175 1.14 cgd pci_intr_pin_t pa_intrpin; /* intr. appears on this pin */
176 1.14 cgd pci_intr_line_t pa_intrline; /* intr. routing information */
177 1.51 sommerfe pci_intr_pin_t pa_rawintrpin; /* unswizzled pin */
178 1.1 mycroft };
179 1.19 cgd
180 1.19 cgd /*
181 1.94 matt * This is used by <machine/pci_machdep.h> to access the pa_pc member. It
182 1.94 matt * can't use it directly since pci_attach_args has yet to be defined.
183 1.94 matt */
184 1.111 christos static __inline pci_chipset_tag_t
185 1.94 matt pci_attach_args_pc(const struct pci_attach_args *pa)
186 1.94 matt {
187 1.94 matt return pa->pa_pc;
188 1.94 matt }
189 1.94 matt
190 1.94 matt /*
191 1.19 cgd * Flags given in the bus and device attachment args.
192 1.19 cgd */
193 1.93 dyoung #define PCI_FLAGS_IO_OKAY 0x01 /* I/O space is okay */
194 1.93 dyoung #define PCI_FLAGS_MEM_OKAY 0x02 /* memory space is okay */
195 1.41 thorpej #define PCI_FLAGS_MRL_OKAY 0x04 /* Memory Read Line okay */
196 1.41 thorpej #define PCI_FLAGS_MRM_OKAY 0x08 /* Memory Read Multiple okay */
197 1.41 thorpej #define PCI_FLAGS_MWI_OKAY 0x10 /* Memory Write and Invalidate
198 1.41 thorpej okay */
199 1.85 matt #define PCI_FLAGS_MSI_OKAY 0x20 /* Message Signaled Interrupts
200 1.85 matt okay */
201 1.85 matt #define PCI_FLAGS_MSIX_OKAY 0x40 /* Message Signaled Interrupts
202 1.85 matt (Extended) okay */
203 1.13 cgd
204 1.33 cgd /*
205 1.33 cgd * PCI device 'quirks'.
206 1.33 cgd *
207 1.33 cgd * In general strange behaviour which can be handled by a driver (e.g.
208 1.33 cgd * a bridge's inability to pass a type of access correctly) should be.
209 1.33 cgd * The quirks table should only contain information which impacts
210 1.33 cgd * the operation of the MI PCI code and which can't be pushed lower
211 1.33 cgd * (e.g. because it's unacceptable to require a driver to be present
212 1.33 cgd * for the information to be known).
213 1.33 cgd */
214 1.33 cgd struct pci_quirkdata {
215 1.33 cgd pci_vendor_id_t vendor; /* Vendor ID */
216 1.33 cgd pci_product_id_t product; /* Product ID */
217 1.33 cgd int quirks; /* quirks; see below */
218 1.33 cgd };
219 1.110 msaitoh #define PCI_QUIRK_MULTIFUNCTION __BIT(0)
220 1.110 msaitoh #define PCI_QUIRK_MONOFUNCTION __BIT(1)
221 1.59 itojun #define PCI_QUIRK_SKIP_FUNC(n) (4 << n)
222 1.59 itojun #define PCI_QUIRK_SKIP_FUNC0 PCI_QUIRK_SKIP_FUNC(0)
223 1.59 itojun #define PCI_QUIRK_SKIP_FUNC1 PCI_QUIRK_SKIP_FUNC(1)
224 1.59 itojun #define PCI_QUIRK_SKIP_FUNC2 PCI_QUIRK_SKIP_FUNC(2)
225 1.59 itojun #define PCI_QUIRK_SKIP_FUNC3 PCI_QUIRK_SKIP_FUNC(3)
226 1.59 itojun #define PCI_QUIRK_SKIP_FUNC4 PCI_QUIRK_SKIP_FUNC(4)
227 1.59 itojun #define PCI_QUIRK_SKIP_FUNC5 PCI_QUIRK_SKIP_FUNC(5)
228 1.59 itojun #define PCI_QUIRK_SKIP_FUNC6 PCI_QUIRK_SKIP_FUNC(6)
229 1.59 itojun #define PCI_QUIRK_SKIP_FUNC7 PCI_QUIRK_SKIP_FUNC(7)
230 1.110 msaitoh #define PCI_QUIRK_HASEXTCNF __BIT(10)
231 1.110 msaitoh #define PCI_QUIRK_NOEXTCNF __BIT(11)
232 1.48 thorpej
233 1.81 dyoung struct pci_conf_state {
234 1.81 dyoung pcireg_t reg[16];
235 1.113 msaitoh
236 1.113 msaitoh /* For PCI-X */
237 1.113 msaitoh pcireg_t x_csr; /* Upper 16bits. Lower 16bits are read only */
238 1.113 msaitoh
239 1.113 msaitoh /* For PCIe */
240 1.113 msaitoh uint16_t e_dcr;
241 1.113 msaitoh uint16_t e_lcr;
242 1.113 msaitoh uint16_t e_slcr;
243 1.113 msaitoh uint16_t e_rcr;
244 1.113 msaitoh uint16_t e_dcr2;
245 1.113 msaitoh uint16_t e_lcr2;
246 1.113 msaitoh
247 1.113 msaitoh /* For MSI */
248 1.113 msaitoh pcireg_t msi_ctl; /* Upper 16bits. Lower 16bits are read only */
249 1.113 msaitoh pcireg_t msi_maddr;
250 1.113 msaitoh pcireg_t msi_maddr64_hi;
251 1.113 msaitoh pcireg_t msi_mdata;
252 1.113 msaitoh pcireg_t msi_mask;
253 1.113 msaitoh
254 1.113 msaitoh /* For MSI-X */
255 1.113 msaitoh pcireg_t msix_ctl; /* Upper 16bits. Lower 16bits are read only */
256 1.81 dyoung };
257 1.81 dyoung
258 1.91 jmcneill struct pci_range {
259 1.91 jmcneill bus_addr_t r_offset;
260 1.91 jmcneill bus_size_t r_size;
261 1.91 jmcneill int r_flags;
262 1.91 jmcneill };
263 1.91 jmcneill
264 1.81 dyoung struct pci_child {
265 1.81 dyoung device_t c_dev;
266 1.81 dyoung bool c_psok;
267 1.81 dyoung pcireg_t c_powerstate;
268 1.81 dyoung struct pci_conf_state c_conf;
269 1.91 jmcneill struct pci_range c_range[8];
270 1.81 dyoung };
271 1.81 dyoung
272 1.48 thorpej struct pci_softc {
273 1.79 cube device_t sc_dev;
274 1.48 thorpej bus_space_tag_t sc_iot, sc_memt;
275 1.51 sommerfe bus_dma_tag_t sc_dmat;
276 1.56 fvdl bus_dma_tag_t sc_dmat64;
277 1.51 sommerfe pci_chipset_tag_t sc_pc;
278 1.48 thorpej int sc_bus, sc_maxndevs;
279 1.50 thorpej pcitag_t *sc_bridgetag;
280 1.48 thorpej u_int sc_intrswiz;
281 1.48 thorpej pcitag_t sc_intrtag;
282 1.48 thorpej int sc_flags;
283 1.64 drochner /* accounting of child devices */
284 1.81 dyoung struct pci_child sc_devices[32*8];
285 1.64 drochner #define PCI_SC_DEVICESC(d, f) sc_devices[(d) * 8 + (f)]
286 1.48 thorpej };
287 1.48 thorpej
288 1.48 thorpej extern struct cfdriver pci_cd;
289 1.24 jtk
290 1.112 jakllsch extern bool pci_mapreg_map_enable_decode;
291 1.112 jakllsch
292 1.65 drochner int pcibusprint(void *, const char *);
293 1.65 drochner
294 1.14 cgd /*
295 1.14 cgd * Configuration space access and utility functions. (Note that most,
296 1.14 cgd * e.g. make_tag, conf_read, conf_write are declared by pci_machdep.h.)
297 1.14 cgd */
298 1.69 perry int pci_mapreg_probe(pci_chipset_tag_t, pcitag_t, int, pcireg_t *);
299 1.69 perry pcireg_t pci_mapreg_type(pci_chipset_tag_t, pcitag_t, int);
300 1.69 perry int pci_mapreg_info(pci_chipset_tag_t, pcitag_t, int, pcireg_t,
301 1.69 perry bus_addr_t *, bus_size_t *, int *);
302 1.92 dyoung int pci_mapreg_map(const struct pci_attach_args *, int, pcireg_t, int,
303 1.20 cgd bus_space_tag_t *, bus_space_handle_t *, bus_addr_t *,
304 1.69 perry bus_size_t *);
305 1.101 msaitoh int pci_mapreg_submap(const struct pci_attach_args *, int, pcireg_t, int,
306 1.101 msaitoh bus_size_t, bus_size_t, bus_space_tag_t *, bus_space_handle_t *,
307 1.101 msaitoh bus_addr_t *, bus_size_t *);
308 1.101 msaitoh
309 1.92 dyoung int pci_find_rom(const struct pci_attach_args *, bus_space_tag_t,
310 1.100 riastrad bus_space_handle_t, bus_size_t,
311 1.71 gdamore int, bus_space_handle_t *, bus_size_t *);
312 1.71 gdamore
313 1.105 msaitoh int pci_get_capability(pci_chipset_tag_t, pcitag_t, int, int *, pcireg_t *);
314 1.105 msaitoh int pci_get_ht_capability(pci_chipset_tag_t, pcitag_t, int, int *,
315 1.105 msaitoh pcireg_t *);
316 1.105 msaitoh int pci_get_ext_capability(pci_chipset_tag_t, pcitag_t, int, int *,
317 1.105 msaitoh pcireg_t *);
318 1.105 msaitoh
319 1.103 msaitoh int pci_msi_count(pci_chipset_tag_t, pcitag_t);
320 1.103 msaitoh int pci_msix_count(pci_chipset_tag_t, pcitag_t);
321 1.14 cgd
322 1.14 cgd /*
323 1.14 cgd * Helper functions for autoconfiguration.
324 1.14 cgd */
325 1.114 thorpej
326 1.114 thorpej #define PCI_COMPAT_EOL_VALUE (0xffffffffU)
327 1.114 thorpej #define PCI_COMPAT_EOL { .id = PCI_COMPAT_EOL_VALUE }
328 1.114 thorpej
329 1.114 thorpej const struct device_compatible_entry *
330 1.114 thorpej pci_compatible_lookup_id(pcireg_t,
331 1.114 thorpej const struct device_compatible_entry *);
332 1.114 thorpej const struct device_compatible_entry *
333 1.114 thorpej pci_compatible_lookup(const struct pci_attach_args *,
334 1.114 thorpej const struct device_compatible_entry *);
335 1.114 thorpej int pci_compatible_match(const struct pci_attach_args *,
336 1.114 thorpej const struct device_compatible_entry *);
337 1.114 thorpej const struct device_compatible_entry *
338 1.114 thorpej pci_compatible_lookup_subsys(const struct pci_attach_args *,
339 1.114 thorpej const struct device_compatible_entry *);
340 1.114 thorpej int pci_compatible_match_subsys(const struct pci_attach_args *,
341 1.114 thorpej const struct device_compatible_entry *);
342 1.105 msaitoh #ifndef PCI_MACHDEP_ENUMERATE_BUS
343 1.105 msaitoh int pci_enumerate_bus(struct pci_softc *, const int *,
344 1.105 msaitoh int (*)(const struct pci_attach_args *), struct pci_attach_args *);
345 1.105 msaitoh #endif
346 1.49 thorpej int pci_probe_device(struct pci_softc *, pcitag_t tag,
347 1.92 dyoung int (*)(const struct pci_attach_args *),
348 1.92 dyoung struct pci_attach_args *);
349 1.69 perry void pci_devinfo(pcireg_t, pcireg_t, int, char *, size_t);
350 1.98 drochner void pci_aprint_devinfo_fancy(const struct pci_attach_args *,
351 1.98 drochner const char *, const char *, int);
352 1.98 drochner #define pci_aprint_devinfo(pap, naive) \
353 1.98 drochner pci_aprint_devinfo_fancy(pap, naive, NULL, 0);
354 1.69 perry void pci_conf_print(pci_chipset_tag_t, pcitag_t,
355 1.69 perry void (*)(pci_chipset_tag_t, pcitag_t, const pcireg_t *));
356 1.33 cgd const struct pci_quirkdata *
357 1.69 perry pci_lookup_quirkdata(pci_vendor_id_t, pci_product_id_t);
358 1.35 augustss
359 1.35 augustss /*
360 1.48 thorpej * Helper functions for user access to the PCI bus.
361 1.48 thorpej */
362 1.48 thorpej struct proc;
363 1.74 christos int pci_devioctl(pci_chipset_tag_t, pcitag_t, u_long, void *,
364 1.70 christos int flag, struct lwp *);
365 1.53 tshiozak
366 1.53 tshiozak /*
367 1.53 tshiozak * Power Management (PCI 2.2)
368 1.53 tshiozak */
369 1.53 tshiozak
370 1.53 tshiozak #define PCI_PWR_D0 0
371 1.53 tshiozak #define PCI_PWR_D1 1
372 1.53 tshiozak #define PCI_PWR_D2 2
373 1.53 tshiozak #define PCI_PWR_D3 3
374 1.69 perry int pci_powerstate(pci_chipset_tag_t, pcitag_t, const int *, int *);
375 1.55 thorpej
376 1.55 thorpej /*
377 1.55 thorpej * Vital Product Data (PCI 2.2)
378 1.55 thorpej */
379 1.69 perry int pci_vpd_read(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
380 1.69 perry int pci_vpd_write(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
381 1.48 thorpej
382 1.48 thorpej /*
383 1.35 augustss * Misc.
384 1.35 augustss */
385 1.47 fvdl int pci_find_device(struct pci_attach_args *pa,
386 1.92 dyoung int (*match)(const struct pci_attach_args *));
387 1.92 dyoung int pci_dma64_available(const struct pci_attach_args *);
388 1.68 jmcneill void pci_conf_capture(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
389 1.68 jmcneill void pci_conf_restore(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
390 1.72 christos int pci_get_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t *);
391 1.72 christos int pci_set_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t);
392 1.78 dyoung int pci_activate(pci_chipset_tag_t, pcitag_t, device_t,
393 1.78 dyoung int (*)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t));
394 1.78 dyoung int pci_activate_null(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t);
395 1.86 dyoung int pci_chipset_tag_create(pci_chipset_tag_t, uint64_t,
396 1.86 dyoung const struct pci_overrides *,
397 1.86 dyoung void *, pci_chipset_tag_t *);
398 1.86 dyoung void pci_chipset_tag_destroy(pci_chipset_tag_t);
399 1.95 dyoung int pci_bus_devorder(pci_chipset_tag_t, int, uint8_t *, int);
400 1.104 knakahar void *pci_intr_establish_xname(pci_chipset_tag_t, pci_intr_handle_t,
401 1.104 knakahar int, int (*)(void *), void *, const char *);
402 1.106 knakahar #ifndef __HAVE_PCI_MSI_MSIX
403 1.106 knakahar typedef enum {
404 1.106 knakahar PCI_INTR_TYPE_INTX = 0,
405 1.106 knakahar PCI_INTR_TYPE_MSI,
406 1.106 knakahar PCI_INTR_TYPE_MSIX,
407 1.106 knakahar PCI_INTR_TYPE_SIZE,
408 1.106 knakahar } pci_intr_type_t;
409 1.106 knakahar
410 1.106 knakahar pci_intr_type_t
411 1.108 knakahar pci_intr_type(pci_chipset_tag_t, pci_intr_handle_t);
412 1.106 knakahar int pci_intr_alloc(const struct pci_attach_args *, pci_intr_handle_t **,
413 1.109 knakahar int *, pci_intr_type_t);
414 1.106 knakahar void pci_intr_release(pci_chipset_tag_t, pci_intr_handle_t *, int);
415 1.109 knakahar int pci_intx_alloc(const struct pci_attach_args *, pci_intr_handle_t **);
416 1.109 knakahar int pci_msi_alloc(const struct pci_attach_args *, pci_intr_handle_t **,
417 1.109 knakahar int *);
418 1.109 knakahar int pci_msi_alloc_exact(const struct pci_attach_args *,
419 1.109 knakahar pci_intr_handle_t **, int);
420 1.109 knakahar int pci_msix_alloc(const struct pci_attach_args *, pci_intr_handle_t **,
421 1.109 knakahar int *);
422 1.109 knakahar int pci_msix_alloc_exact(const struct pci_attach_args *,
423 1.109 knakahar pci_intr_handle_t **, int);
424 1.109 knakahar int pci_msix_alloc_map(const struct pci_attach_args *, pci_intr_handle_t **,
425 1.109 knakahar u_int *, int);
426 1.106 knakahar #endif
427 1.47 fvdl
428 1.82 ad /*
429 1.82 ad * Device abstraction for inheritance by elanpci(4), for example.
430 1.82 ad */
431 1.80 dyoung int pcimatch(device_t, cfdata_t, void *);
432 1.80 dyoung void pciattach(device_t, device_t, void *);
433 1.80 dyoung int pcidetach(device_t, int);
434 1.80 dyoung void pcidevdetached(device_t, device_t);
435 1.80 dyoung int pcirescan(device_t, const char *, const int *);
436 1.80 dyoung
437 1.82 ad /*
438 1.82 ad * Interrupts.
439 1.82 ad */
440 1.82 ad #define PCI_INTR_MPSAFE 1
441 1.82 ad
442 1.82 ad int pci_intr_setattr(pci_chipset_tag_t, pci_intr_handle_t *, int, uint64_t);
443 1.82 ad
444 1.107 msaitoh /*
445 1.107 msaitoh * Local constants
446 1.107 msaitoh */
447 1.107 msaitoh #define PCI_INTRSTR_LEN 64
448 1.107 msaitoh
449 1.48 thorpej #endif /* _KERNEL */
450 1.12 cgd
451 1.12 cgd #endif /* _DEV_PCI_PCIVAR_H_ */
452