pcivar.h revision 1.80 1 1.80 dyoung /* $NetBSD: pcivar.h,v 1.80 2008/04/09 17:01:53 dyoung Exp $ */
2 1.2 cgd
3 1.1 mycroft /*
4 1.19 cgd * Copyright (c) 1996, 1997 Christopher G. Demetriou. All rights reserved.
5 1.36 mycroft * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
6 1.1 mycroft *
7 1.1 mycroft * Redistribution and use in source and binary forms, with or without
8 1.1 mycroft * modification, are permitted provided that the following conditions
9 1.1 mycroft * are met:
10 1.1 mycroft * 1. Redistributions of source code must retain the above copyright
11 1.1 mycroft * notice, this list of conditions and the following disclaimer.
12 1.1 mycroft * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 mycroft * notice, this list of conditions and the following disclaimer in the
14 1.1 mycroft * documentation and/or other materials provided with the distribution.
15 1.1 mycroft * 3. All advertising materials mentioning features or use of this software
16 1.1 mycroft * must display the following acknowledgement:
17 1.36 mycroft * This product includes software developed by Charles M. Hannum.
18 1.1 mycroft * 4. The name of the author may not be used to endorse or promote products
19 1.1 mycroft * derived from this software without specific prior written permission.
20 1.1 mycroft *
21 1.1 mycroft * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 mycroft * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 mycroft * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 mycroft * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 mycroft * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 mycroft * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 mycroft * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 mycroft * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 mycroft * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 mycroft * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 mycroft */
32 1.1 mycroft
33 1.12 cgd #ifndef _DEV_PCI_PCIVAR_H_
34 1.12 cgd #define _DEV_PCI_PCIVAR_H_
35 1.12 cgd
36 1.1 mycroft /*
37 1.1 mycroft * Definitions for PCI autoconfiguration.
38 1.1 mycroft *
39 1.1 mycroft * This file describes types and functions which are used for PCI
40 1.1 mycroft * configuration. Some of this information is machine-specific, and is
41 1.14 cgd * provided by pci_machdep.h.
42 1.1 mycroft */
43 1.1 mycroft
44 1.48 thorpej #include <sys/device.h>
45 1.77 jmcneill #include <sys/pmf.h>
46 1.75 ad #include <sys/bus.h>
47 1.14 cgd #include <dev/pci/pcireg.h>
48 1.12 cgd
49 1.14 cgd /*
50 1.14 cgd * Structures and definitions needed by the machine-dependent header.
51 1.14 cgd */
52 1.14 cgd typedef u_int32_t pcireg_t; /* configuration space register XXX */
53 1.14 cgd struct pcibus_attach_args;
54 1.50 thorpej struct pci_softc;
55 1.14 cgd
56 1.48 thorpej #ifdef _KERNEL
57 1.14 cgd /*
58 1.14 cgd * Machine-dependent definitions.
59 1.14 cgd */
60 1.38 cgd #include <machine/pci_machdep.h>
61 1.4 cgd
62 1.11 cgd /*
63 1.11 cgd * PCI bus attach arguments.
64 1.11 cgd */
65 1.11 cgd struct pcibus_attach_args {
66 1.66 drochner char *_pba_busname; /* XXX placeholder */
67 1.16 thorpej bus_space_tag_t pba_iot; /* pci i/o space tag */
68 1.16 thorpej bus_space_tag_t pba_memt; /* pci mem space tag */
69 1.23 thorpej bus_dma_tag_t pba_dmat; /* DMA tag */
70 1.56 fvdl bus_dma_tag_t pba_dmat64; /* DMA tag */
71 1.14 cgd pci_chipset_tag_t pba_pc;
72 1.19 cgd int pba_flags; /* flags; see below */
73 1.11 cgd
74 1.11 cgd int pba_bus; /* PCI bus number */
75 1.14 cgd
76 1.14 cgd /*
77 1.50 thorpej * Pointer to the pcitag of our parent bridge. If there is no
78 1.50 thorpej * parent bridge, then we assume we are a root bus.
79 1.50 thorpej */
80 1.50 thorpej pcitag_t *pba_bridgetag;
81 1.50 thorpej
82 1.50 thorpej /*
83 1.14 cgd * Interrupt swizzling information. These fields
84 1.14 cgd * are only used by secondary busses.
85 1.14 cgd */
86 1.14 cgd u_int pba_intrswiz; /* how to swizzle pins */
87 1.14 cgd pcitag_t pba_intrtag; /* intr. appears to come from here */
88 1.11 cgd };
89 1.11 cgd
90 1.11 cgd /*
91 1.11 cgd * PCI device attach arguments.
92 1.11 cgd */
93 1.1 mycroft struct pci_attach_args {
94 1.16 thorpej bus_space_tag_t pa_iot; /* pci i/o space tag */
95 1.16 thorpej bus_space_tag_t pa_memt; /* pci mem space tag */
96 1.23 thorpej bus_dma_tag_t pa_dmat; /* DMA tag */
97 1.56 fvdl bus_dma_tag_t pa_dmat64; /* DMA tag */
98 1.14 cgd pci_chipset_tag_t pa_pc;
99 1.19 cgd int pa_flags; /* flags; see below */
100 1.12 cgd
101 1.46 bouyer u_int pa_bus;
102 1.15 cgd u_int pa_device;
103 1.15 cgd u_int pa_function;
104 1.11 cgd pcitag_t pa_tag;
105 1.11 cgd pcireg_t pa_id, pa_class;
106 1.14 cgd
107 1.14 cgd /*
108 1.14 cgd * Interrupt information.
109 1.14 cgd *
110 1.14 cgd * "Intrline" is used on systems whose firmware puts
111 1.14 cgd * the right routing data into the line register in
112 1.14 cgd * configuration space. The rest are used on systems
113 1.14 cgd * that do not.
114 1.14 cgd */
115 1.14 cgd u_int pa_intrswiz; /* how to swizzle pins if ppb */
116 1.14 cgd pcitag_t pa_intrtag; /* intr. appears to come from here */
117 1.14 cgd pci_intr_pin_t pa_intrpin; /* intr. appears on this pin */
118 1.14 cgd pci_intr_line_t pa_intrline; /* intr. routing information */
119 1.51 sommerfe pci_intr_pin_t pa_rawintrpin; /* unswizzled pin */
120 1.1 mycroft };
121 1.19 cgd
122 1.19 cgd /*
123 1.19 cgd * Flags given in the bus and device attachment args.
124 1.19 cgd */
125 1.19 cgd #define PCI_FLAGS_IO_ENABLED 0x01 /* I/O space is enabled */
126 1.19 cgd #define PCI_FLAGS_MEM_ENABLED 0x02 /* memory space is enabled */
127 1.41 thorpej #define PCI_FLAGS_MRL_OKAY 0x04 /* Memory Read Line okay */
128 1.41 thorpej #define PCI_FLAGS_MRM_OKAY 0x08 /* Memory Read Multiple okay */
129 1.41 thorpej #define PCI_FLAGS_MWI_OKAY 0x10 /* Memory Write and Invalidate
130 1.41 thorpej okay */
131 1.13 cgd
132 1.33 cgd /*
133 1.33 cgd * PCI device 'quirks'.
134 1.33 cgd *
135 1.33 cgd * In general strange behaviour which can be handled by a driver (e.g.
136 1.33 cgd * a bridge's inability to pass a type of access correctly) should be.
137 1.33 cgd * The quirks table should only contain information which impacts
138 1.33 cgd * the operation of the MI PCI code and which can't be pushed lower
139 1.33 cgd * (e.g. because it's unacceptable to require a driver to be present
140 1.33 cgd * for the information to be known).
141 1.33 cgd */
142 1.33 cgd struct pci_quirkdata {
143 1.33 cgd pci_vendor_id_t vendor; /* Vendor ID */
144 1.33 cgd pci_product_id_t product; /* Product ID */
145 1.33 cgd int quirks; /* quirks; see below */
146 1.33 cgd };
147 1.33 cgd #define PCI_QUIRK_MULTIFUNCTION 1
148 1.59 itojun #define PCI_QUIRK_MONOFUNCTION 2
149 1.59 itojun #define PCI_QUIRK_SKIP_FUNC(n) (4 << n)
150 1.59 itojun #define PCI_QUIRK_SKIP_FUNC0 PCI_QUIRK_SKIP_FUNC(0)
151 1.59 itojun #define PCI_QUIRK_SKIP_FUNC1 PCI_QUIRK_SKIP_FUNC(1)
152 1.59 itojun #define PCI_QUIRK_SKIP_FUNC2 PCI_QUIRK_SKIP_FUNC(2)
153 1.59 itojun #define PCI_QUIRK_SKIP_FUNC3 PCI_QUIRK_SKIP_FUNC(3)
154 1.59 itojun #define PCI_QUIRK_SKIP_FUNC4 PCI_QUIRK_SKIP_FUNC(4)
155 1.59 itojun #define PCI_QUIRK_SKIP_FUNC5 PCI_QUIRK_SKIP_FUNC(5)
156 1.59 itojun #define PCI_QUIRK_SKIP_FUNC6 PCI_QUIRK_SKIP_FUNC(6)
157 1.59 itojun #define PCI_QUIRK_SKIP_FUNC7 PCI_QUIRK_SKIP_FUNC(7)
158 1.48 thorpej
159 1.48 thorpej struct pci_softc {
160 1.79 cube device_t sc_dev;
161 1.48 thorpej bus_space_tag_t sc_iot, sc_memt;
162 1.51 sommerfe bus_dma_tag_t sc_dmat;
163 1.56 fvdl bus_dma_tag_t sc_dmat64;
164 1.51 sommerfe pci_chipset_tag_t sc_pc;
165 1.48 thorpej int sc_bus, sc_maxndevs;
166 1.50 thorpej pcitag_t *sc_bridgetag;
167 1.48 thorpej u_int sc_intrswiz;
168 1.48 thorpej pcitag_t sc_intrtag;
169 1.48 thorpej int sc_flags;
170 1.64 drochner /* accounting of child devices */
171 1.79 cube device_t sc_devices[32*8];
172 1.64 drochner #define PCI_SC_DEVICESC(d, f) sc_devices[(d) * 8 + (f)]
173 1.48 thorpej };
174 1.48 thorpej
175 1.68 jmcneill struct pci_conf_state {
176 1.68 jmcneill pcireg_t reg[16];
177 1.68 jmcneill };
178 1.68 jmcneill
179 1.48 thorpej extern struct cfdriver pci_cd;
180 1.24 jtk
181 1.65 drochner int pcibusprint(void *, const char *);
182 1.65 drochner
183 1.14 cgd /*
184 1.14 cgd * Configuration space access and utility functions. (Note that most,
185 1.14 cgd * e.g. make_tag, conf_read, conf_write are declared by pci_machdep.h.)
186 1.14 cgd */
187 1.69 perry int pci_mapreg_probe(pci_chipset_tag_t, pcitag_t, int, pcireg_t *);
188 1.69 perry pcireg_t pci_mapreg_type(pci_chipset_tag_t, pcitag_t, int);
189 1.69 perry int pci_mapreg_info(pci_chipset_tag_t, pcitag_t, int, pcireg_t,
190 1.69 perry bus_addr_t *, bus_size_t *, int *);
191 1.69 perry int pci_mapreg_map(struct pci_attach_args *, int, pcireg_t, int,
192 1.20 cgd bus_space_tag_t *, bus_space_handle_t *, bus_addr_t *,
193 1.69 perry bus_size_t *);
194 1.37 drochner
195 1.71 gdamore int pci_find_rom(struct pci_attach_args *, bus_space_tag_t, bus_space_handle_t,
196 1.71 gdamore int, bus_space_handle_t *, bus_size_t *);
197 1.71 gdamore
198 1.69 perry int pci_get_capability(pci_chipset_tag_t, pcitag_t, int, int *, pcireg_t *);
199 1.14 cgd
200 1.14 cgd /*
201 1.14 cgd * Helper functions for autoconfiguration.
202 1.14 cgd */
203 1.49 thorpej int pci_probe_device(struct pci_softc *, pcitag_t tag,
204 1.49 thorpej int (*)(struct pci_attach_args *), struct pci_attach_args *);
205 1.69 perry void pci_devinfo(pcireg_t, pcireg_t, int, char *, size_t);
206 1.69 perry void pci_conf_print(pci_chipset_tag_t, pcitag_t,
207 1.69 perry void (*)(pci_chipset_tag_t, pcitag_t, const pcireg_t *));
208 1.33 cgd const struct pci_quirkdata *
209 1.69 perry pci_lookup_quirkdata(pci_vendor_id_t, pci_product_id_t);
210 1.35 augustss
211 1.35 augustss /*
212 1.48 thorpej * Helper functions for user access to the PCI bus.
213 1.48 thorpej */
214 1.48 thorpej struct proc;
215 1.74 christos int pci_devioctl(pci_chipset_tag_t, pcitag_t, u_long, void *,
216 1.70 christos int flag, struct lwp *);
217 1.53 tshiozak
218 1.53 tshiozak /*
219 1.53 tshiozak * Power Management (PCI 2.2)
220 1.53 tshiozak */
221 1.53 tshiozak
222 1.53 tshiozak #define PCI_PWR_D0 0
223 1.53 tshiozak #define PCI_PWR_D1 1
224 1.53 tshiozak #define PCI_PWR_D2 2
225 1.53 tshiozak #define PCI_PWR_D3 3
226 1.69 perry int pci_powerstate(pci_chipset_tag_t, pcitag_t, const int *, int *);
227 1.55 thorpej
228 1.55 thorpej /*
229 1.55 thorpej * Vital Product Data (PCI 2.2)
230 1.55 thorpej */
231 1.69 perry int pci_vpd_read(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
232 1.69 perry int pci_vpd_write(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
233 1.48 thorpej
234 1.48 thorpej /*
235 1.35 augustss * Misc.
236 1.35 augustss */
237 1.69 perry const char *pci_findvendor(pcireg_t);
238 1.69 perry const char *pci_findproduct(pcireg_t);
239 1.47 fvdl int pci_find_device(struct pci_attach_args *pa,
240 1.47 fvdl int (*match)(struct pci_attach_args *));
241 1.56 fvdl int pci_dma64_available(struct pci_attach_args *);
242 1.68 jmcneill void pci_conf_capture(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
243 1.68 jmcneill void pci_conf_restore(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
244 1.72 christos int pci_get_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t *);
245 1.72 christos int pci_set_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t);
246 1.78 dyoung int pci_activate(pci_chipset_tag_t, pcitag_t, device_t,
247 1.78 dyoung int (*)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t));
248 1.78 dyoung int pci_activate_null(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t);
249 1.76 joerg void pci_disable_retry(pci_chipset_tag_t, pcitag_t);
250 1.47 fvdl
251 1.80 dyoung /* Device abstraction for inheritance by elanpci(4), for example. */
252 1.80 dyoung int pcimatch(device_t, cfdata_t, void *);
253 1.80 dyoung void pciattach(device_t, device_t, void *);
254 1.80 dyoung int pcidetach(device_t, int);
255 1.80 dyoung void pcidevdetached(device_t, device_t);
256 1.80 dyoung int pcirescan(device_t, const char *, const int *);
257 1.80 dyoung
258 1.48 thorpej #endif /* _KERNEL */
259 1.12 cgd
260 1.12 cgd #endif /* _DEV_PCI_PCIVAR_H_ */
261