Home | History | Annotate | Line # | Download | only in pci
pcivar.h revision 1.94
      1  1.94      matt /*	$NetBSD: pcivar.h,v 1.94 2011/06/22 18:03:30 matt Exp $	*/
      2   1.2       cgd 
      3   1.1   mycroft /*
      4  1.19       cgd  * Copyright (c) 1996, 1997 Christopher G. Demetriou.  All rights reserved.
      5  1.36   mycroft  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
      6   1.1   mycroft  *
      7   1.1   mycroft  * Redistribution and use in source and binary forms, with or without
      8   1.1   mycroft  * modification, are permitted provided that the following conditions
      9   1.1   mycroft  * are met:
     10   1.1   mycroft  * 1. Redistributions of source code must retain the above copyright
     11   1.1   mycroft  *    notice, this list of conditions and the following disclaimer.
     12   1.1   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1   mycroft  *    notice, this list of conditions and the following disclaimer in the
     14   1.1   mycroft  *    documentation and/or other materials provided with the distribution.
     15   1.1   mycroft  * 3. All advertising materials mentioning features or use of this software
     16   1.1   mycroft  *    must display the following acknowledgement:
     17  1.36   mycroft  *	This product includes software developed by Charles M. Hannum.
     18   1.1   mycroft  * 4. The name of the author may not be used to endorse or promote products
     19   1.1   mycroft  *    derived from this software without specific prior written permission.
     20   1.1   mycroft  *
     21   1.1   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1   mycroft  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1   mycroft  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1   mycroft  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1   mycroft  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1   mycroft  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1   mycroft  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1   mycroft  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1   mycroft  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1   mycroft  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1   mycroft  */
     32   1.1   mycroft 
     33  1.12       cgd #ifndef _DEV_PCI_PCIVAR_H_
     34  1.12       cgd #define	_DEV_PCI_PCIVAR_H_
     35  1.12       cgd 
     36   1.1   mycroft /*
     37   1.1   mycroft  * Definitions for PCI autoconfiguration.
     38   1.1   mycroft  *
     39   1.1   mycroft  * This file describes types and functions which are used for PCI
     40   1.1   mycroft  * configuration.  Some of this information is machine-specific, and is
     41  1.14       cgd  * provided by pci_machdep.h.
     42   1.1   mycroft  */
     43   1.1   mycroft 
     44  1.48   thorpej #include <sys/device.h>
     45  1.77  jmcneill #include <sys/pmf.h>
     46  1.75        ad #include <sys/bus.h>
     47  1.14       cgd #include <dev/pci/pcireg.h>
     48  1.89  pgoyette #include <dev/pci/pci_verbose.h>
     49  1.12       cgd 
     50  1.14       cgd /*
     51  1.14       cgd  * Structures and definitions needed by the machine-dependent header.
     52  1.14       cgd  */
     53  1.14       cgd struct pcibus_attach_args;
     54  1.90       mrg struct pci_attach_args;
     55  1.50   thorpej struct pci_softc;
     56  1.14       cgd 
     57  1.48   thorpej #ifdef _KERNEL
     58  1.14       cgd /*
     59  1.14       cgd  * Machine-dependent definitions.
     60  1.14       cgd  */
     61  1.38       cgd #include <machine/pci_machdep.h>
     62   1.4       cgd 
     63  1.86    dyoung enum pci_override_idx {
     64  1.86    dyoung 	  PCI_OVERRIDE_CONF_READ		= __BIT(0)
     65  1.86    dyoung 	, PCI_OVERRIDE_CONF_WRITE		= __BIT(1)
     66  1.86    dyoung 	, PCI_OVERRIDE_INTR_MAP			= __BIT(2)
     67  1.86    dyoung 	, PCI_OVERRIDE_INTR_STRING		= __BIT(3)
     68  1.86    dyoung 	, PCI_OVERRIDE_INTR_EVCNT		= __BIT(4)
     69  1.86    dyoung 	, PCI_OVERRIDE_INTR_ESTABLISH		= __BIT(5)
     70  1.86    dyoung 	, PCI_OVERRIDE_INTR_DISESTABLISH	= __BIT(6)
     71  1.86    dyoung 	, PCI_OVERRIDE_MAKE_TAG			= __BIT(7)
     72  1.86    dyoung 	, PCI_OVERRIDE_DECOMPOSE_TAG		= __BIT(8)
     73  1.86    dyoung };
     74  1.86    dyoung 
     75  1.86    dyoung /* Only add new fields to the end of this structure! */
     76  1.86    dyoung struct pci_overrides {
     77  1.86    dyoung 	pcireg_t (*ov_conf_read)(void *, pci_chipset_tag_t, pcitag_t, int);
     78  1.86    dyoung 	void (*ov_conf_write)(void *, pci_chipset_tag_t, pcitag_t, int,
     79  1.86    dyoung 	    pcireg_t);
     80  1.92    dyoung 	int (*ov_intr_map)(void *, const struct pci_attach_args *,
     81  1.86    dyoung 	   pci_intr_handle_t *);
     82  1.86    dyoung 	const char *(*ov_intr_string)(void *, pci_chipset_tag_t,
     83  1.86    dyoung 	    pci_intr_handle_t);
     84  1.86    dyoung 	const struct evcnt *(*ov_intr_evcnt)(void *, pci_chipset_tag_t,
     85  1.86    dyoung 	    pci_intr_handle_t);
     86  1.86    dyoung 	void *(*ov_intr_establish)(void *, pci_chipset_tag_t, pci_intr_handle_t,
     87  1.86    dyoung 	    int, int (*)(void *), void *);
     88  1.86    dyoung 	void (*ov_intr_disestablish)(void *, pci_chipset_tag_t, void *);
     89  1.86    dyoung 	pcitag_t (*ov_make_tag)(void *, pci_chipset_tag_t, int, int, int);
     90  1.86    dyoung 	void (*ov_decompose_tag)(void *, pci_chipset_tag_t, pcitag_t,
     91  1.86    dyoung 	    int *, int *, int *);
     92  1.86    dyoung };
     93  1.86    dyoung 
     94  1.11       cgd /*
     95  1.11       cgd  * PCI bus attach arguments.
     96  1.11       cgd  */
     97  1.11       cgd struct pcibus_attach_args {
     98  1.66  drochner 	char		*_pba_busname;	/* XXX placeholder */
     99  1.16   thorpej 	bus_space_tag_t pba_iot;	/* pci i/o space tag */
    100  1.16   thorpej 	bus_space_tag_t pba_memt;	/* pci mem space tag */
    101  1.23   thorpej 	bus_dma_tag_t pba_dmat;		/* DMA tag */
    102  1.56      fvdl 	bus_dma_tag_t pba_dmat64;	/* DMA tag */
    103  1.14       cgd 	pci_chipset_tag_t pba_pc;
    104  1.19       cgd 	int		pba_flags;	/* flags; see below */
    105  1.11       cgd 
    106  1.11       cgd 	int		pba_bus;	/* PCI bus number */
    107  1.14       cgd 
    108  1.14       cgd 	/*
    109  1.50   thorpej 	 * Pointer to the pcitag of our parent bridge.  If there is no
    110  1.50   thorpej 	 * parent bridge, then we assume we are a root bus.
    111  1.50   thorpej 	 */
    112  1.50   thorpej 	pcitag_t	*pba_bridgetag;
    113  1.50   thorpej 
    114  1.50   thorpej 	/*
    115  1.14       cgd 	 * Interrupt swizzling information.  These fields
    116  1.14       cgd 	 * are only used by secondary busses.
    117  1.14       cgd 	 */
    118  1.14       cgd 	u_int		pba_intrswiz;	/* how to swizzle pins */
    119  1.14       cgd 	pcitag_t	pba_intrtag;	/* intr. appears to come from here */
    120  1.11       cgd };
    121  1.11       cgd 
    122  1.11       cgd /*
    123  1.94      matt  * This is used by <machine/pci_machdep.h> to access the pba_pc member.  It
    124  1.94      matt  * can't use it directly since pcibus_attach_args has yet to be defined.
    125  1.94      matt  */
    126  1.94      matt static inline pci_chipset_tag_t
    127  1.94      matt pcibus_attach_args_pc(struct pcibus_attach_args *pba)
    128  1.94      matt {
    129  1.94      matt 	return pba->pba_pc;
    130  1.94      matt }
    131  1.94      matt 
    132  1.94      matt /*
    133  1.11       cgd  * PCI device attach arguments.
    134  1.11       cgd  */
    135   1.1   mycroft struct pci_attach_args {
    136  1.16   thorpej 	bus_space_tag_t pa_iot;		/* pci i/o space tag */
    137  1.16   thorpej 	bus_space_tag_t pa_memt;	/* pci mem space tag */
    138  1.23   thorpej 	bus_dma_tag_t pa_dmat;		/* DMA tag */
    139  1.56      fvdl 	bus_dma_tag_t pa_dmat64;	/* DMA tag */
    140  1.14       cgd 	pci_chipset_tag_t pa_pc;
    141  1.19       cgd 	int		pa_flags;	/* flags; see below */
    142  1.12       cgd 
    143  1.46    bouyer 	u_int		pa_bus;
    144  1.15       cgd 	u_int		pa_device;
    145  1.15       cgd 	u_int		pa_function;
    146  1.11       cgd 	pcitag_t	pa_tag;
    147  1.11       cgd 	pcireg_t	pa_id, pa_class;
    148  1.14       cgd 
    149  1.14       cgd 	/*
    150  1.14       cgd 	 * Interrupt information.
    151  1.14       cgd 	 *
    152  1.14       cgd 	 * "Intrline" is used on systems whose firmware puts
    153  1.14       cgd 	 * the right routing data into the line register in
    154  1.14       cgd 	 * configuration space.  The rest are used on systems
    155  1.14       cgd 	 * that do not.
    156  1.14       cgd 	 */
    157  1.14       cgd 	u_int		pa_intrswiz;	/* how to swizzle pins if ppb */
    158  1.14       cgd 	pcitag_t	pa_intrtag;	/* intr. appears to come from here */
    159  1.14       cgd 	pci_intr_pin_t	pa_intrpin;	/* intr. appears on this pin */
    160  1.14       cgd 	pci_intr_line_t	pa_intrline;	/* intr. routing information */
    161  1.51  sommerfe 	pci_intr_pin_t  pa_rawintrpin; 	/* unswizzled pin */
    162   1.1   mycroft };
    163  1.19       cgd 
    164  1.19       cgd /*
    165  1.94      matt  * This is used by <machine/pci_machdep.h> to access the pa_pc member.  It
    166  1.94      matt  * can't use it directly since pci_attach_args has yet to be defined.
    167  1.94      matt  */
    168  1.94      matt static inline pci_chipset_tag_t
    169  1.94      matt pci_attach_args_pc(const struct pci_attach_args *pa)
    170  1.94      matt {
    171  1.94      matt 	return pa->pa_pc;
    172  1.94      matt }
    173  1.94      matt 
    174  1.94      matt /*
    175  1.19       cgd  * Flags given in the bus and device attachment args.
    176  1.19       cgd  */
    177  1.93    dyoung #define	PCI_FLAGS_IO_OKAY	0x01		/* I/O space is okay */
    178  1.93    dyoung #define	PCI_FLAGS_MEM_OKAY	0x02		/* memory space is okay */
    179  1.41   thorpej #define	PCI_FLAGS_MRL_OKAY	0x04		/* Memory Read Line okay */
    180  1.41   thorpej #define	PCI_FLAGS_MRM_OKAY	0x08		/* Memory Read Multiple okay */
    181  1.41   thorpej #define	PCI_FLAGS_MWI_OKAY	0x10		/* Memory Write and Invalidate
    182  1.41   thorpej 						   okay */
    183  1.85      matt #define	PCI_FLAGS_MSI_OKAY	0x20		/* Message Signaled Interrupts
    184  1.85      matt 						   okay */
    185  1.85      matt #define	PCI_FLAGS_MSIX_OKAY	0x40		/* Message Signaled Interrupts
    186  1.85      matt 						   (Extended) okay */
    187  1.13       cgd 
    188  1.33       cgd /*
    189  1.33       cgd  * PCI device 'quirks'.
    190  1.33       cgd  *
    191  1.33       cgd  * In general strange behaviour which can be handled by a driver (e.g.
    192  1.33       cgd  * a bridge's inability to pass a type of access correctly) should be.
    193  1.33       cgd  * The quirks table should only contain information which impacts
    194  1.33       cgd  * the operation of the MI PCI code and which can't be pushed lower
    195  1.33       cgd  * (e.g. because it's unacceptable to require a driver to be present
    196  1.33       cgd  * for the information to be known).
    197  1.33       cgd  */
    198  1.33       cgd struct pci_quirkdata {
    199  1.33       cgd 	pci_vendor_id_t		vendor;		/* Vendor ID */
    200  1.33       cgd 	pci_product_id_t	product;	/* Product ID */
    201  1.33       cgd 	int			quirks;		/* quirks; see below */
    202  1.33       cgd };
    203  1.33       cgd #define	PCI_QUIRK_MULTIFUNCTION		1
    204  1.59    itojun #define	PCI_QUIRK_MONOFUNCTION		2
    205  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC(n)		(4 << n)
    206  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC0		PCI_QUIRK_SKIP_FUNC(0)
    207  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC1		PCI_QUIRK_SKIP_FUNC(1)
    208  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC2		PCI_QUIRK_SKIP_FUNC(2)
    209  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC3		PCI_QUIRK_SKIP_FUNC(3)
    210  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC4		PCI_QUIRK_SKIP_FUNC(4)
    211  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC5		PCI_QUIRK_SKIP_FUNC(5)
    212  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC6		PCI_QUIRK_SKIP_FUNC(6)
    213  1.59    itojun #define	PCI_QUIRK_SKIP_FUNC7		PCI_QUIRK_SKIP_FUNC(7)
    214  1.48   thorpej 
    215  1.81    dyoung struct pci_conf_state {
    216  1.81    dyoung 	pcireg_t reg[16];
    217  1.81    dyoung };
    218  1.81    dyoung 
    219  1.91  jmcneill struct pci_range {
    220  1.91  jmcneill 	bus_addr_t		r_offset;
    221  1.91  jmcneill 	bus_size_t		r_size;
    222  1.91  jmcneill 	int			r_flags;
    223  1.91  jmcneill };
    224  1.91  jmcneill 
    225  1.81    dyoung struct pci_child {
    226  1.81    dyoung 	device_t		c_dev;
    227  1.81    dyoung 	bool			c_psok;
    228  1.81    dyoung 	pcireg_t		c_powerstate;
    229  1.81    dyoung 	struct pci_conf_state	c_conf;
    230  1.91  jmcneill 	struct pci_range	c_range[8];
    231  1.81    dyoung };
    232  1.81    dyoung 
    233  1.48   thorpej struct pci_softc {
    234  1.79      cube 	device_t sc_dev;
    235  1.48   thorpej 	bus_space_tag_t sc_iot, sc_memt;
    236  1.51  sommerfe 	bus_dma_tag_t sc_dmat;
    237  1.56      fvdl 	bus_dma_tag_t sc_dmat64;
    238  1.51  sommerfe 	pci_chipset_tag_t sc_pc;
    239  1.48   thorpej 	int sc_bus, sc_maxndevs;
    240  1.50   thorpej 	pcitag_t *sc_bridgetag;
    241  1.48   thorpej 	u_int sc_intrswiz;
    242  1.48   thorpej 	pcitag_t sc_intrtag;
    243  1.48   thorpej 	int sc_flags;
    244  1.64  drochner 	/* accounting of child devices */
    245  1.81    dyoung 	struct pci_child sc_devices[32*8];
    246  1.64  drochner #define PCI_SC_DEVICESC(d, f) sc_devices[(d) * 8 + (f)]
    247  1.48   thorpej };
    248  1.48   thorpej 
    249  1.48   thorpej extern struct cfdriver pci_cd;
    250  1.24       jtk 
    251  1.65  drochner int pcibusprint(void *, const char *);
    252  1.65  drochner 
    253  1.14       cgd /*
    254  1.14       cgd  * Configuration space access and utility functions.  (Note that most,
    255  1.14       cgd  * e.g. make_tag, conf_read, conf_write are declared by pci_machdep.h.)
    256  1.14       cgd  */
    257  1.69     perry int	pci_mapreg_probe(pci_chipset_tag_t, pcitag_t, int, pcireg_t *);
    258  1.69     perry pcireg_t pci_mapreg_type(pci_chipset_tag_t, pcitag_t, int);
    259  1.69     perry int	pci_mapreg_info(pci_chipset_tag_t, pcitag_t, int, pcireg_t,
    260  1.69     perry 	    bus_addr_t *, bus_size_t *, int *);
    261  1.92    dyoung int	pci_mapreg_map(const struct pci_attach_args *, int, pcireg_t, int,
    262  1.20       cgd 	    bus_space_tag_t *, bus_space_handle_t *, bus_addr_t *,
    263  1.69     perry 	    bus_size_t *);
    264  1.37  drochner 
    265  1.92    dyoung int pci_find_rom(const struct pci_attach_args *, bus_space_tag_t,
    266  1.92    dyoung 	    bus_space_handle_t,
    267  1.71   gdamore 	    int, bus_space_handle_t *, bus_size_t *);
    268  1.71   gdamore 
    269  1.69     perry int pci_get_capability(pci_chipset_tag_t, pcitag_t, int, int *, pcireg_t *);
    270  1.14       cgd 
    271  1.14       cgd /*
    272  1.14       cgd  * Helper functions for autoconfiguration.
    273  1.14       cgd  */
    274  1.49   thorpej int	pci_probe_device(struct pci_softc *, pcitag_t tag,
    275  1.92    dyoung 	    int (*)(const struct pci_attach_args *),
    276  1.92    dyoung 	    struct pci_attach_args *);
    277  1.69     perry void	pci_devinfo(pcireg_t, pcireg_t, int, char *, size_t);
    278  1.69     perry void	pci_conf_print(pci_chipset_tag_t, pcitag_t,
    279  1.69     perry 	    void (*)(pci_chipset_tag_t, pcitag_t, const pcireg_t *));
    280  1.33       cgd const struct pci_quirkdata *
    281  1.69     perry 	pci_lookup_quirkdata(pci_vendor_id_t, pci_product_id_t);
    282  1.35  augustss 
    283  1.35  augustss /*
    284  1.48   thorpej  * Helper functions for user access to the PCI bus.
    285  1.48   thorpej  */
    286  1.48   thorpej struct proc;
    287  1.74  christos int	pci_devioctl(pci_chipset_tag_t, pcitag_t, u_long, void *,
    288  1.70  christos 	    int flag, struct lwp *);
    289  1.53  tshiozak 
    290  1.53  tshiozak /*
    291  1.53  tshiozak  * Power Management (PCI 2.2)
    292  1.53  tshiozak  */
    293  1.53  tshiozak 
    294  1.53  tshiozak #define PCI_PWR_D0	0
    295  1.53  tshiozak #define PCI_PWR_D1	1
    296  1.53  tshiozak #define PCI_PWR_D2	2
    297  1.53  tshiozak #define PCI_PWR_D3	3
    298  1.69     perry int	pci_powerstate(pci_chipset_tag_t, pcitag_t, const int *, int *);
    299  1.55   thorpej 
    300  1.55   thorpej /*
    301  1.55   thorpej  * Vital Product Data (PCI 2.2)
    302  1.55   thorpej  */
    303  1.69     perry int	pci_vpd_read(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
    304  1.69     perry int	pci_vpd_write(pci_chipset_tag_t, pcitag_t, int, int, pcireg_t *);
    305  1.48   thorpej 
    306  1.48   thorpej /*
    307  1.35  augustss  * Misc.
    308  1.35  augustss  */
    309  1.47      fvdl int	pci_find_device(struct pci_attach_args *pa,
    310  1.92    dyoung 			int (*match)(const struct pci_attach_args *));
    311  1.92    dyoung int	pci_dma64_available(const struct pci_attach_args *);
    312  1.68  jmcneill void	pci_conf_capture(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
    313  1.68  jmcneill void	pci_conf_restore(pci_chipset_tag_t, pcitag_t, struct pci_conf_state *);
    314  1.72  christos int	pci_get_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t *);
    315  1.72  christos int	pci_set_powerstate(pci_chipset_tag_t, pcitag_t, pcireg_t);
    316  1.78    dyoung int	pci_activate(pci_chipset_tag_t, pcitag_t, device_t,
    317  1.78    dyoung     int (*)(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t));
    318  1.78    dyoung int	pci_activate_null(pci_chipset_tag_t, pcitag_t, device_t, pcireg_t);
    319  1.86    dyoung int	pci_chipset_tag_create(pci_chipset_tag_t, uint64_t,
    320  1.86    dyoung 	                       const struct pci_overrides *,
    321  1.86    dyoung 	                       void *, pci_chipset_tag_t *);
    322  1.86    dyoung void	pci_chipset_tag_destroy(pci_chipset_tag_t);
    323  1.47      fvdl 
    324  1.82        ad /*
    325  1.82        ad  * Device abstraction for inheritance by elanpci(4), for example.
    326  1.82        ad  */
    327  1.80    dyoung int pcimatch(device_t, cfdata_t, void *);
    328  1.80    dyoung void pciattach(device_t, device_t, void *);
    329  1.80    dyoung int pcidetach(device_t, int);
    330  1.80    dyoung void pcidevdetached(device_t, device_t);
    331  1.80    dyoung int pcirescan(device_t, const char *, const int *);
    332  1.80    dyoung 
    333  1.82        ad /*
    334  1.82        ad  * Interrupts.
    335  1.82        ad  */
    336  1.82        ad #define	PCI_INTR_MPSAFE		1
    337  1.82        ad 
    338  1.82        ad int	pci_intr_setattr(pci_chipset_tag_t, pci_intr_handle_t *, int, uint64_t);
    339  1.82        ad 
    340  1.48   thorpej #endif /* _KERNEL */
    341  1.12       cgd 
    342  1.12       cgd #endif /* _DEV_PCI_PCIVAR_H_ */
    343