pcscp.c revision 1.5.2.1 1 /* $NetBSD: pcscp.c,v 1.5.2.1 1999/10/19 17:50:22 thorpej Exp $ */
2
3 /*-
4 * Copyright (c) 1997, 1998, 1999 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center; Izumi Tsutsui.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * pcscp.c: device dependent code for AMD Am53c974 (PCscsi-PCI)
42 * written by Izumi Tsutsui <tsutsui (at) ceres.dti.ne.jp>
43 *
44 * Technical manual available at
45 * http://www.amd.com/products/npd/techdocs/techdocs.html
46 */
47
48 #include <sys/param.h>
49 #include <sys/systm.h>
50 #include <sys/device.h>
51 #include <sys/buf.h>
52
53 #include <machine/bus.h>
54 #include <machine/intr.h>
55 #if BYTE_ORDER == BIG_ENDIAN
56 #include <machine/bswap.h>
57 #endif
58
59 #include <dev/scsipi/scsi_all.h>
60 #include <dev/scsipi/scsipi_all.h>
61 #include <dev/scsipi/scsiconf.h>
62 #include <dev/scsipi/scsi_message.h>
63
64 #include <dev/pci/pcireg.h>
65 #include <dev/pci/pcivar.h>
66 #include <dev/pci/pcidevs.h>
67
68 #include <dev/ic/ncr53c9xreg.h>
69 #include <dev/ic/ncr53c9xvar.h>
70
71 #include <dev/pci/pcscpreg.h>
72
73 #define IO_MAP_REG 0x10
74 #define MEM_MAP_REG 0x14
75
76 struct pcscp_softc {
77 struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
78
79 bus_space_tag_t sc_st; /* bus space tag */
80 bus_space_handle_t sc_sh; /* bus space handle */
81 void *sc_ih; /* interrupt cookie */
82
83 bus_dma_tag_t sc_dmat; /* DMA tag */
84
85 bus_dmamap_t sc_xfermap; /* DMA map for transfers */
86
87 u_int32_t *sc_mdladdr; /* MDL array */
88 bus_dmamap_t sc_mdldmap; /* MDL DMA map */
89
90 int sc_active; /* DMA state */
91 int sc_datain; /* DMA Data Direction */
92 size_t sc_dmasize; /* DMA size */
93 char **sc_dmaaddr; /* DMA address */
94 size_t *sc_dmalen; /* DMA length */
95 };
96
97 #define READ_DMAREG(sc, reg) \
98 bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
99 #define WRITE_DMAREG(sc, reg, var) \
100 bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (var))
101
102 /* don't have to use MI defines in MD code... */
103 #undef NCR_READ_REG
104 #define NCR_READ_REG(sc, reg) pcscp_read_reg((sc), (reg))
105 #undef NCR_WRITE_REG
106 #define NCR_WRITE_REG(sc, reg, val) pcscp_write_reg((sc), (reg), (val))
107
108 int pcscp_match __P((struct device *, struct cfdata *, void *));
109 void pcscp_attach __P((struct device *, struct device *, void *));
110
111 struct cfattach pcscp_ca = {
112 sizeof(struct pcscp_softc), pcscp_match, pcscp_attach
113 };
114
115 /*
116 * Functions and the switch for the MI code.
117 */
118
119 u_char pcscp_read_reg __P((struct ncr53c9x_softc *, int));
120 void pcscp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
121 int pcscp_dma_isintr __P((struct ncr53c9x_softc *));
122 void pcscp_dma_reset __P((struct ncr53c9x_softc *));
123 int pcscp_dma_intr __P((struct ncr53c9x_softc *));
124 int pcscp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
125 size_t *, int, size_t *));
126 void pcscp_dma_go __P((struct ncr53c9x_softc *));
127 void pcscp_dma_stop __P((struct ncr53c9x_softc *));
128 int pcscp_dma_isactive __P((struct ncr53c9x_softc *));
129
130 struct ncr53c9x_glue pcscp_glue = {
131 pcscp_read_reg,
132 pcscp_write_reg,
133 pcscp_dma_isintr,
134 pcscp_dma_reset,
135 pcscp_dma_intr,
136 pcscp_dma_setup,
137 pcscp_dma_go,
138 pcscp_dma_stop,
139 pcscp_dma_isactive,
140 NULL, /* gl_clear_latched_intr */
141 };
142
143 int
144 pcscp_match(parent, match, aux)
145 struct device *parent;
146 struct cfdata *match;
147 void *aux;
148 {
149 struct pci_attach_args *pa = aux;
150 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_AMD)
151 return 0;
152
153 switch (PCI_PRODUCT(pa->pa_id)) {
154 case PCI_PRODUCT_AMD_PCSCSI_PCI:
155 #if 0
156 case PCI_PRODUCT_AMD_PCNETS_PCI:
157 #endif
158 return 1;
159 }
160 return 0;
161 }
162
163 /*
164 * Attach this instance, and then all the sub-devices
165 */
166 void
167 pcscp_attach(parent, self, aux)
168 struct device *parent, *self;
169 void *aux;
170 {
171 struct pci_attach_args *pa = aux;
172 struct pcscp_softc *esc = (void *)self;
173 struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
174 bus_space_tag_t st, iot, memt;
175 bus_space_handle_t sh, ioh, memh;
176 int ioh_valid, memh_valid;
177 pci_intr_handle_t ih;
178 const char *intrstr;
179 pcireg_t csr;
180 bus_dma_segment_t seg;
181 int error, rseg;
182
183 ioh_valid = (pci_mapreg_map(pa, IO_MAP_REG,
184 PCI_MAPREG_TYPE_IO, 0,
185 &iot, &ioh, NULL, NULL) == 0);
186 #if 0 /* XXX cannot use memory map? */
187 memh_valid = (pci_mapreg_map(pa, MEM_MAP_REG,
188 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
189 &memt, &memh, NULL, NULL) == 0);
190 #else
191 memh_valid = 0;
192 #endif
193
194 if (memh_valid) {
195 st = memt;
196 sh = memh;
197 } else if (ioh_valid) {
198 st = iot;
199 sh = ioh;
200 } else {
201 printf(": unable to map registers\n");
202 return;
203 }
204 printf("\n");
205
206 sc->sc_glue = &pcscp_glue;
207
208 esc->sc_st = st;
209 esc->sc_sh = sh;
210 esc->sc_dmat = pa->pa_dmat;
211
212 csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
213 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
214 csr | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_IO_ENABLE);
215
216 /*
217 * XXX More of this should be in ncr53c9x_attach(), but
218 * XXX should we really poke around the chip that much in
219 * XXX the MI code? Think about this more...
220 */
221
222 /*
223 * Set up static configuration info.
224 */
225
226 /*
227 * XXX should read configuration from EEPROM?
228 *
229 * MI ncr53c9x driver does not support configuration
230 * per each target device, though...
231 */
232 sc->sc_id = 7;
233 sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
234 sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
235 sc->sc_cfg3 = NCRAMDCFG3_IDM | NCRAMDCFG3_FCLK;
236 sc->sc_rev = NCR_VARIANT_AM53C974;
237 sc->sc_features = NCR_F_FASTSCSI;
238 sc->sc_cfg3_fscsi = NCRAMDCFG3_FSCSI;
239 sc->sc_freq = 40; /* MHz */
240
241 /*
242 * XXX minsync and maxxfer _should_ be set up in MI code,
243 * XXX but it appears to have some dependency on what sort
244 * XXX of DMA we're hooked up to, etc.
245 */
246
247 /*
248 * This is the value used to start sync negotiations
249 * Note that the NCR register "SYNCTP" is programmed
250 * in "clocks per byte", and has a minimum value of 4.
251 * The SCSI period used in negotiation is one-fourth
252 * of the time (in nanoseconds) needed to transfer one byte.
253 * Since the chip's clock is given in MHz, we have the following
254 * formula: 4 * period = (1000 / freq) * 4
255 */
256
257 sc->sc_minsync = 1000 / sc->sc_freq;
258
259 /* Really no limit, but since we want to fit into the TCR... */
260 sc->sc_maxxfer = 16 * 1024 * 1024;
261
262 /* map and establish interrupt */
263 if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
264 pa->pa_intrline, &ih)) {
265 printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
266 return;
267 }
268
269 intrstr = pci_intr_string(pa->pa_pc, ih);
270 esc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
271 (int (*)(void *))ncr53c9x_intr, esc);
272 if (esc->sc_ih == NULL) {
273 printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
274 if (intrstr != NULL)
275 printf(" at %s", intrstr);
276 printf("\n");
277 return;
278 }
279 if (intrstr != NULL)
280 printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname,
281 intrstr);
282
283 /*
284 * Create the DMA maps for the data transfers.
285 */
286
287 #define MDL_SEG_SIZE 0x1000 /* 4kbyte per segment */
288 #define MDL_SEG_OFFSET 0x0FFF
289 #define MDL_SIZE (MAXPHYS / MDL_SEG_SIZE + 1) /* no hardware limit? */
290
291 if (bus_dmamap_create(esc->sc_dmat, MAXPHYS, MDL_SIZE, MAXPHYS, 0,
292 BUS_DMA_NOWAIT, &esc->sc_xfermap)) {
293 printf("%s: can't create dma maps\n", sc->sc_dev.dv_xname);
294 return;
295 }
296
297 /*
298 * Allocate and map memory for the MDL.
299 */
300
301 if ((error = bus_dmamem_alloc(esc->sc_dmat,
302 sizeof(u_int32_t) * MDL_SIZE, NBPG, 0, &seg, 1, &rseg,
303 BUS_DMA_NOWAIT)) != 0) {
304 printf("%s: unable to allocate memory for the MDL, "
305 "error = %d\n", sc->sc_dev.dv_xname, error);
306 return;
307 }
308 if ((error = bus_dmamem_map(esc->sc_dmat, &seg, rseg,
309 sizeof(u_int32_t) * MDL_SIZE , (caddr_t *)&esc->sc_mdladdr,
310 BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
311 printf("%s: unable to map the MDL memory, error = %d\n",
312 sc->sc_dev.dv_xname, error);
313 return;
314 }
315 if ((error = bus_dmamap_create(esc->sc_dmat,
316 sizeof(u_int32_t) * MDL_SIZE, 1, sizeof(u_int32_t) * MDL_SIZE,
317 0, BUS_DMA_NOWAIT, &esc->sc_mdldmap)) != 0) {
318 printf("%s: unable to map_create for the MDL, error = %d\n",
319 sc->sc_dev.dv_xname, error);
320 return;
321 }
322 if ((error = bus_dmamap_load(esc->sc_dmat, esc->sc_mdldmap,
323 esc->sc_mdladdr, sizeof(u_int32_t) * MDL_SIZE,
324 NULL, BUS_DMA_NOWAIT)) != 0) {
325 printf("%s: unable to load for the MDL, error = %d\n",
326 sc->sc_dev.dv_xname, error);
327 return;
328 }
329
330 /* Turn on target selection using the `dma' method */
331 ncr53c9x_dmaselect = 1;
332
333 /* Do the common parts of attachment. */
334 printf("%s", sc->sc_dev.dv_xname);
335
336 sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
337 sc->sc_adapter.adapt_minphys = minphys;
338
339 ncr53c9x_attach(sc);
340 }
341
342 /*
343 * Glue functions.
344 */
345
346 u_char
347 pcscp_read_reg(sc, reg)
348 struct ncr53c9x_softc *sc;
349 int reg;
350 {
351 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
352
353 return bus_space_read_1(esc->sc_st, esc->sc_sh, reg << 2);
354 }
355
356 void
357 pcscp_write_reg(sc, reg, v)
358 struct ncr53c9x_softc *sc;
359 int reg;
360 u_char v;
361 {
362 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
363
364 bus_space_write_1(esc->sc_st, esc->sc_sh, reg << 2, v);
365 }
366
367 int
368 pcscp_dma_isintr(sc)
369 struct ncr53c9x_softc *sc;
370 {
371
372 return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
373 }
374
375 void
376 pcscp_dma_reset(sc)
377 struct ncr53c9x_softc *sc;
378 {
379 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
380
381 WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE);
382
383 esc->sc_active = 0;
384 }
385
386 int
387 pcscp_dma_intr(sc)
388 struct ncr53c9x_softc *sc;
389 {
390 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
391 int trans, resid, i;
392 bus_dmamap_t dmap = esc->sc_xfermap;
393 int datain = esc->sc_datain;
394 u_int32_t dmastat;
395 char *p = NULL;
396
397 dmastat = READ_DMAREG(esc, DMA_STAT);
398
399 if (dmastat & DMASTAT_ERR) {
400 /* XXX not tested... */
401 WRITE_DMAREG(esc, DMA_CMD, DMACMD_ABORT |
402 (datain ? DMACMD_DIR : 0));
403
404 printf("%s: error: DMA error detected; Aborting.\n",
405 sc->sc_dev.dv_xname);
406 bus_dmamap_unload(esc->sc_dmat, dmap);
407 return -1;
408 }
409
410 if (dmastat & DMASTAT_ABT) {
411 /* XXX What should be done? */
412 printf("%s: dma_intr: DMA aborted.\n", sc->sc_dev.dv_xname);
413 WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE |
414 (datain ? DMACMD_DIR : 0));
415 esc->sc_active = 0;
416 return 0;
417 }
418
419 /* This is an "assertion" :) */
420 if (esc->sc_active == 0)
421 panic("pcscp dmaintr: DMA wasn't active");
422
423 /* DMA has stopped */
424
425 esc->sc_active = 0;
426
427 if (esc->sc_dmasize == 0) {
428 /* A "Transfer Pad" operation completed */
429 NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
430 NCR_READ_REG(sc, NCR_TCL) |
431 (NCR_READ_REG(sc, NCR_TCM) << 8),
432 NCR_READ_REG(sc, NCR_TCL),
433 NCR_READ_REG(sc, NCR_TCM)));
434 return 0;
435 }
436
437 resid = 0;
438 /*
439 * If a transfer onto the SCSI bus gets interrupted by the device
440 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
441 * as residual since the ESP counter registers get decremented as
442 * bytes are clocked into the FIFO.
443 */
444 if (!datain &&
445 (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
446 NCR_DMA(("pcscp_dma_intr: empty esp FIFO of %d ", resid));
447 }
448
449 if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
450 /*
451 * `Terminal count' is off, so read the residue
452 * out of the ESP counter registers.
453 */
454 if (datain) {
455 resid = NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF;
456 while (resid > 1)
457 resid = NCR_READ_REG(sc, NCR_FFLAG) &
458 NCRFIFO_FF;
459 WRITE_DMAREG(esc, DMA_CMD, DMACMD_BLAST | DMACMD_MDL |
460 (datain ? DMACMD_DIR : 0));
461
462 for (i = 0; i < 0x8000; i++) /* XXX 0x8000 ? */
463 if (READ_DMAREG(esc, DMA_STAT) & DMASTAT_BCMP)
464 break;
465
466 /* See the below comments... */
467 if (resid)
468 p = *esc->sc_dmaaddr;
469 }
470
471 resid += (NCR_READ_REG(sc, NCR_TCL) |
472 (NCR_READ_REG(sc, NCR_TCM) << 8) |
473 ((sc->sc_cfg2 & NCRCFG2_FE)
474 ? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
475
476 if (resid == 0 && esc->sc_dmasize == 65536 &&
477 (sc->sc_cfg2 & NCRCFG2_FE) == 0)
478 /* A transfer of 64K is encoded as `TCL=TCM=0' */
479 resid = 65536;
480 } else {
481 while((dmastat & DMASTAT_DONE) == 0)
482 dmastat = READ_DMAREG(esc, DMA_STAT);
483 }
484
485 WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | (datain ? DMACMD_DIR : 0));
486
487 bus_dmamap_sync(esc->sc_dmat, dmap, 0, dmap->dm_mapsize,
488 datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
489 bus_dmamap_unload(esc->sc_dmat, dmap);
490
491 trans = esc->sc_dmasize - resid;
492
493 /*
494 * From the technical manual notes:
495 *
496 * `In some odd byte conditions, one residual byte will be left
497 * in the SCSI FIFO, and the FIFO flags will never count to 0.
498 * When this happens, the residual byte should be retrieved
499 * via PIO following completion of the BLAST operation.'
500 */
501
502 if (p) {
503 p += trans;
504 *p = NCR_READ_REG(sc, NCR_FIFO);
505 trans++;
506 }
507
508 if (trans < 0) { /* transferred < 0 ? */
509 #if 0
510 /*
511 * This situation can happen in perfectly normal operation
512 * if the ESP is reselected while using DMA to select
513 * another target. As such, don't print the warning.
514 */
515 printf("%s: xfer (%d) > req (%d)\n",
516 sc->sc_dev.dv_xname, trans, esc->sc_dmasize);
517 #endif
518 trans = esc->sc_dmasize;
519 }
520
521 NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
522 NCR_READ_REG(sc, NCR_TCL),
523 NCR_READ_REG(sc, NCR_TCM),
524 (sc->sc_cfg2 & NCRCFG2_FE)
525 ? NCR_READ_REG(sc, NCR_TCH) : 0,
526 trans, resid));
527
528 *esc->sc_dmalen -= trans;
529 *esc->sc_dmaaddr += trans;
530
531 return 0;
532 }
533
534 int
535 pcscp_dma_setup(sc, addr, len, datain, dmasize)
536 struct ncr53c9x_softc *sc;
537 caddr_t *addr;
538 size_t *len;
539 int datain;
540 size_t *dmasize;
541 {
542 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
543 bus_dmamap_t dmap = esc->sc_xfermap;
544 u_int32_t *mdl;
545 int error, nseg, seg;
546 bus_addr_t s_offset, s_addr;
547 long rest, count;
548
549 WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | (datain ? DMACMD_DIR : 0));
550
551 esc->sc_dmaaddr = addr;
552 esc->sc_dmalen = len;
553 esc->sc_dmasize = *dmasize;
554 esc->sc_datain = datain;
555
556 #ifdef DIAGNOSTIC
557 if ((*dmasize / MDL_SEG_SIZE) > MDL_SIZE)
558 panic("pcscp: transfer size too large");
559 #endif
560
561 /*
562 * No need to set up DMA in `Transfer Pad' operation.
563 * (case of *dmasize == 0)
564 */
565 if (*dmasize == 0)
566 return 0;
567
568 error = bus_dmamap_load(esc->sc_dmat, dmap, *esc->sc_dmaaddr,
569 *esc->sc_dmalen, NULL,
570 sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP ?
571 BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
572 if (error) {
573 printf("%s: unable to load dmamap, error = %d\n",
574 sc->sc_dev.dv_xname, error);
575 return error;
576 }
577
578 /* set transfer length */
579 WRITE_DMAREG(esc, DMA_STC, *dmasize);
580
581 /* set up MDL */
582 mdl = esc->sc_mdladdr;
583 nseg = dmap->dm_nsegs;
584 seg = 0;
585
586 /* the first segment is possibly not aligned with 4k MDL boundary */
587 count = dmap->dm_segs[seg].ds_len;
588 s_offset = dmap->dm_segs[seg].ds_addr & MDL_SEG_OFFSET;
589 s_addr = dmap->dm_segs[seg].ds_addr - s_offset;
590 rest = MDL_SEG_SIZE - s_offset;
591
592 #if BYTE_ORDER == BIG_ENDIAN
593 #define htopci(addr) bswap32(addr)
594 #else
595 #define htopci(addr) (addr)
596 #endif
597
598 /* set the first MDL and offset */
599 WRITE_DMAREG(esc, DMA_SPA, s_offset);
600 *mdl++ = htopci(s_addr);
601 count -= rest;
602
603 /* rests of the first dmamap segment */
604 while (count > 0) {
605 s_addr += MDL_SEG_SIZE;
606 *mdl++ = htopci(s_addr);
607 count -= MDL_SEG_SIZE;
608 }
609
610 /* the rest dmamap segments are aligned with 4k boundary */
611 for (seg = 1; seg < nseg; seg++) {
612 count = dmap->dm_segs[seg].ds_len;
613 s_addr = dmap->dm_segs[seg].ds_addr;
614
615 /* first 4kbyte of each dmamap segment */
616 *mdl++ = htopci(s_addr);
617 count -= MDL_SEG_SIZE;
618
619 /* trailing contiguous 4k frames of each dmamap segments */
620 while (count > 0) {
621 s_addr += MDL_SEG_SIZE;
622 *mdl++ = htopci(s_addr);
623 count -= MDL_SEG_SIZE;
624 }
625 }
626
627 #undef htopci
628
629 return 0;
630 }
631
632 void
633 pcscp_dma_go(sc)
634 struct ncr53c9x_softc *sc;
635 {
636 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
637 bus_dmamap_t dmap = esc->sc_xfermap, mdldmap = esc->sc_mdldmap;
638 int datain = esc->sc_datain;
639
640 /* No DMA transfer in Transfer Pad operation */
641 if (esc->sc_dmasize == 0)
642 return;
643
644 /* sync transfer buffer */
645 bus_dmamap_sync(esc->sc_dmat, dmap, 0, dmap->dm_mapsize,
646 datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
647
648 /* sync MDL */
649 bus_dmamap_sync(esc->sc_dmat, mdldmap, 0, mdldmap->dm_mapsize,
650 BUS_DMASYNC_PREWRITE);
651
652 /* set Starting MDL Address */
653 WRITE_DMAREG(esc, DMA_SMDLA, mdldmap->dm_segs[0].ds_addr);
654
655 /* set DMA command register bits */
656 /* XXX DMA Transfer Interrupt Enable bit is broken? */
657 WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | DMACMD_MDL |
658 /* DMACMD_INTE | */
659 (datain ? DMACMD_DIR : 0));
660
661 /* issue DMA start command */
662 WRITE_DMAREG(esc, DMA_CMD, DMACMD_START | DMACMD_MDL |
663 /* DMACMD_INTE | */
664 (datain ? DMACMD_DIR : 0));
665
666 esc->sc_active = 1;
667 }
668
669 void
670 pcscp_dma_stop(sc)
671 struct ncr53c9x_softc *sc;
672 {
673 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
674
675 /* dma stop */
676 /* XXX What should we do here ? */
677 WRITE_DMAREG(esc, DMA_CMD, DMACMD_ABORT |
678 ( esc->sc_datain ? DMACMD_DIR : 0));
679
680 esc->sc_active = 0;
681 }
682
683 int
684 pcscp_dma_isactive(sc)
685 struct ncr53c9x_softc *sc;
686 {
687 struct pcscp_softc *esc = (struct pcscp_softc *)sc;
688
689 /* XXX should check esc->sc_active? */
690 if ((READ_DMAREG(esc, DMA_CMD) & DMACMD_CMD) != DMACMD_IDLE)
691 return 1;
692 return 0;
693 }
694