Home | History | Annotate | Line # | Download | only in pci
pcscp.c revision 1.8
      1 /*	$NetBSD: pcscp.c,v 1.8 2000/03/20 05:48:29 tsutsui Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998, 1999 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center; Izumi Tsutsui.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * pcscp.c: device dependent code for AMD Am53c974 (PCscsi-PCI)
     42  * written by Izumi Tsutsui <tsutsui (at) ceres.dti.ne.jp>
     43  *
     44  * Technical manual available at
     45  * http://www.amd.com/products/npd/techdocs/techdocs.html
     46  */
     47 
     48 #include <sys/param.h>
     49 #include <sys/systm.h>
     50 #include <sys/device.h>
     51 #include <sys/buf.h>
     52 
     53 #include <machine/bus.h>
     54 #include <machine/intr.h>
     55 #include <machine/endian.h>
     56 
     57 #include <dev/scsipi/scsi_all.h>
     58 #include <dev/scsipi/scsipi_all.h>
     59 #include <dev/scsipi/scsiconf.h>
     60 #include <dev/scsipi/scsi_message.h>
     61 
     62 #include <dev/pci/pcireg.h>
     63 #include <dev/pci/pcivar.h>
     64 #include <dev/pci/pcidevs.h>
     65 
     66 #include <dev/ic/ncr53c9xreg.h>
     67 #include <dev/ic/ncr53c9xvar.h>
     68 
     69 #include <dev/pci/pcscpreg.h>
     70 
     71 #define IO_MAP_REG	0x10
     72 #define MEM_MAP_REG	0x14
     73 
     74 struct pcscp_softc {
     75 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     76 
     77 	bus_space_tag_t sc_st;		/* bus space tag */
     78 	bus_space_handle_t sc_sh;	/* bus space handle */
     79 	void *sc_ih;			/* interrupt cookie */
     80 
     81 	bus_dma_tag_t sc_dmat;		/* DMA tag */
     82 
     83 	bus_dmamap_t sc_xfermap;	/* DMA map for transfers */
     84 
     85 	u_int32_t *sc_mdladdr;		/* MDL array */
     86 	bus_dmamap_t sc_mdldmap;	/* MDL DMA map */
     87 
     88 	int	sc_active;		/* DMA state */
     89 	int	sc_datain;		/* DMA Data Direction */
     90 	size_t	sc_dmasize;		/* DMA size */
     91 	char	**sc_dmaaddr;		/* DMA address */
     92 	size_t	*sc_dmalen;		/* DMA length */
     93 };
     94 
     95 #define	READ_DMAREG(sc, reg) \
     96 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
     97 #define	WRITE_DMAREG(sc, reg, var) \
     98 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (var))
     99 
    100 /* don't have to use MI defines in MD code... */
    101 #undef	NCR_READ_REG
    102 #define NCR_READ_REG(sc, reg)		pcscp_read_reg((sc), (reg))
    103 #undef	NCR_WRITE_REG
    104 #define NCR_WRITE_REG(sc, reg, val)	pcscp_write_reg((sc), (reg), (val))
    105 
    106 int	pcscp_match __P((struct device *, struct cfdata *, void *));
    107 void	pcscp_attach __P((struct device *, struct device *, void *));
    108 
    109 struct cfattach pcscp_ca = {
    110 	sizeof(struct pcscp_softc), pcscp_match, pcscp_attach
    111 };
    112 
    113 struct scsipi_device pcscp_dev = {
    114 	NULL,			/* Use default error handler */
    115 	NULL,			/* have a queue, served by this */
    116 	NULL,			/* have no async handler */
    117 	NULL,			/* Use default 'done' routine */
    118 };
    119 
    120 /*
    121  * Functions and the switch for the MI code.
    122  */
    123 
    124 u_char	pcscp_read_reg __P((struct ncr53c9x_softc *, int));
    125 void	pcscp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    126 int	pcscp_dma_isintr __P((struct ncr53c9x_softc *));
    127 void	pcscp_dma_reset __P((struct ncr53c9x_softc *));
    128 int	pcscp_dma_intr __P((struct ncr53c9x_softc *));
    129 int	pcscp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    130 			       size_t *, int, size_t *));
    131 void	pcscp_dma_go __P((struct ncr53c9x_softc *));
    132 void	pcscp_dma_stop __P((struct ncr53c9x_softc *));
    133 int	pcscp_dma_isactive __P((struct ncr53c9x_softc *));
    134 
    135 struct ncr53c9x_glue pcscp_glue = {
    136 	pcscp_read_reg,
    137 	pcscp_write_reg,
    138 	pcscp_dma_isintr,
    139 	pcscp_dma_reset,
    140 	pcscp_dma_intr,
    141 	pcscp_dma_setup,
    142 	pcscp_dma_go,
    143 	pcscp_dma_stop,
    144 	pcscp_dma_isactive,
    145 	NULL,			/* gl_clear_latched_intr */
    146 };
    147 
    148 int
    149 pcscp_match(parent, match, aux)
    150 	struct device *parent;
    151 	struct cfdata *match;
    152 	void *aux;
    153 {
    154 	struct pci_attach_args *pa = aux;
    155 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_AMD)
    156 		return 0;
    157 
    158 	switch (PCI_PRODUCT(pa->pa_id)) {
    159 	case PCI_PRODUCT_AMD_PCSCSI_PCI:
    160 #if 0
    161 	case PCI_PRODUCT_AMD_PCNETS_PCI:
    162 #endif
    163 		return 1;
    164 	}
    165 	return 0;
    166 }
    167 
    168 /*
    169  * Attach this instance, and then all the sub-devices
    170  */
    171 void
    172 pcscp_attach(parent, self, aux)
    173 	struct device *parent, *self;
    174 	void *aux;
    175 {
    176 	struct pci_attach_args *pa = aux;
    177 	struct pcscp_softc *esc = (void *)self;
    178 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    179 	bus_space_tag_t st, iot, memt;
    180 	bus_space_handle_t sh, ioh, memh;
    181 	int ioh_valid, memh_valid;
    182 	pci_intr_handle_t ih;
    183 	const char *intrstr;
    184 	pcireg_t csr;
    185 	bus_dma_segment_t seg;
    186 	int error, rseg;
    187 
    188 	ioh_valid = (pci_mapreg_map(pa, IO_MAP_REG,
    189 	    PCI_MAPREG_TYPE_IO, 0,
    190 	    &iot, &ioh, NULL, NULL) == 0);
    191 #if 0	/* XXX cannot use memory map? */
    192 	memh_valid = (pci_mapreg_map(pa, MEM_MAP_REG,
    193 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    194 	    &memt, &memh, NULL, NULL) == 0);
    195 #else
    196 	memh_valid = 0;
    197 #endif
    198 
    199 	if (memh_valid) {
    200 		st = memt;
    201 		sh = memh;
    202 	} else if (ioh_valid) {
    203 		st = iot;
    204 		sh = ioh;
    205 	} else {
    206 		printf(": unable to map registers\n");
    207 		return;
    208 	}
    209 	printf("\n");
    210 
    211 	sc->sc_glue = &pcscp_glue;
    212 
    213 	esc->sc_st = st;
    214 	esc->sc_sh = sh;
    215 	esc->sc_dmat = pa->pa_dmat;
    216 
    217 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    218 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    219 	    csr | PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_IO_ENABLE);
    220 
    221 	/*
    222 	 * XXX More of this should be in ncr53c9x_attach(), but
    223 	 * XXX should we really poke around the chip that much in
    224 	 * XXX the MI code?  Think about this more...
    225 	 */
    226 
    227 	/*
    228 	 * Set up static configuration info.
    229 	 */
    230 
    231 	/*
    232 	 * XXX should read configuration from EEPROM?
    233 	 *
    234 	 * MI ncr53c9x driver does not support configuration
    235 	 * per each target device, though...
    236 	 */
    237 	sc->sc_id = 7;
    238 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    239 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    240 	sc->sc_cfg3 = NCRAMDCFG3_IDM | NCRAMDCFG3_FCLK;
    241 	sc->sc_cfg4 = NCRAMDCFG4_GE12NS | NCRAMDCFG4_RADE;
    242 	sc->sc_rev = NCR_VARIANT_AM53C974;
    243 	sc->sc_features = NCR_F_FASTSCSI;
    244 	sc->sc_cfg3_fscsi = NCRAMDCFG3_FSCSI;
    245 	sc->sc_freq = 40; /* MHz */
    246 
    247 	/*
    248 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    249 	 * XXX but it appears to have some dependency on what sort
    250 	 * XXX of DMA we're hooked up to, etc.
    251 	 */
    252 
    253 	/*
    254 	 * This is the value used to start sync negotiations
    255 	 * Note that the NCR register "SYNCTP" is programmed
    256 	 * in "clocks per byte", and has a minimum value of 4.
    257 	 * The SCSI period used in negotiation is one-fourth
    258 	 * of the time (in nanoseconds) needed to transfer one byte.
    259 	 * Since the chip's clock is given in MHz, we have the following
    260 	 * formula: 4 * period = (1000 / freq) * 4
    261 	 */
    262 
    263 	sc->sc_minsync = 1000 / sc->sc_freq;
    264 
    265 	/* Really no limit, but since we want to fit into the TCR... */
    266 	sc->sc_maxxfer = 16 * 1024 * 1024;
    267 
    268 	/* map and establish interrupt */
    269 	if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
    270 			 pa->pa_intrline, &ih)) {
    271 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    272 		return;
    273 	}
    274 
    275 	intrstr = pci_intr_string(pa->pa_pc, ih);
    276 	esc->sc_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
    277 					(int (*)(void *))ncr53c9x_intr, esc);
    278 	if (esc->sc_ih == NULL) {
    279 		printf("%s: couldn't establish interrupt", sc->sc_dev.dv_xname);
    280 		if (intrstr != NULL)
    281 			printf(" at %s", intrstr);
    282 		printf("\n");
    283 		return;
    284 	}
    285 	if (intrstr != NULL)
    286 		printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname,
    287 		       intrstr);
    288 
    289 	/*
    290 	 * Create the DMA maps for the data transfers.
    291          */
    292 
    293 #define MDL_SEG_SIZE	0x1000 /* 4kbyte per segment */
    294 #define MDL_SEG_OFFSET	0x0FFF
    295 #define MDL_SIZE	(MAXPHYS / MDL_SEG_SIZE + 1) /* no hardware limit? */
    296 
    297 	if (bus_dmamap_create(esc->sc_dmat, MAXPHYS, MDL_SIZE, MAXPHYS, 0,
    298 	    BUS_DMA_NOWAIT, &esc->sc_xfermap)) {
    299 		printf("%s: can't create dma maps\n", sc->sc_dev.dv_xname);
    300 		return;
    301 	}
    302 
    303 	/*
    304 	 * Allocate and map memory for the MDL.
    305 	 */
    306 
    307 	if ((error = bus_dmamem_alloc(esc->sc_dmat,
    308 	    sizeof(u_int32_t) * MDL_SIZE, NBPG, 0, &seg, 1, &rseg,
    309 	    BUS_DMA_NOWAIT)) != 0) {
    310 		printf("%s: unable to allocate memory for the MDL, "
    311 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    312 		return;
    313 	}
    314 	if ((error = bus_dmamem_map(esc->sc_dmat, &seg, rseg,
    315 	    sizeof(u_int32_t) * MDL_SIZE , (caddr_t *)&esc->sc_mdladdr,
    316 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    317 		printf("%s: unable to map the MDL memory, error = %d\n",
    318 		       sc->sc_dev.dv_xname, error);
    319 		return;
    320 	}
    321 	if ((error = bus_dmamap_create(esc->sc_dmat,
    322 	    sizeof(u_int32_t) * MDL_SIZE, 1, sizeof(u_int32_t) * MDL_SIZE,
    323 	    0, BUS_DMA_NOWAIT, &esc->sc_mdldmap)) != 0) {
    324 		printf("%s: unable to map_create for the MDL, error = %d\n",
    325 		       sc->sc_dev.dv_xname, error);
    326 		return;
    327 	}
    328 	if ((error = bus_dmamap_load(esc->sc_dmat, esc->sc_mdldmap,
    329 	     esc->sc_mdladdr, sizeof(u_int32_t) * MDL_SIZE,
    330 	     NULL, BUS_DMA_NOWAIT)) != 0) {
    331 		printf("%s: unable to load for the MDL, error = %d\n",
    332 		       sc->sc_dev.dv_xname, error);
    333 		return;
    334 	}
    335 
    336 	/* Do the common parts of attachment. */
    337 	printf("%s", sc->sc_dev.dv_xname);
    338 
    339 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    340 	sc->sc_adapter.scsipi_minphys = minphys;
    341 
    342 	ncr53c9x_attach(sc, &pcscp_dev);
    343 
    344 	/* Turn on target selection using the `dma' method */
    345 	ncr53c9x_dmaselect = 1;
    346 }
    347 
    348 /*
    349  * Glue functions.
    350  */
    351 
    352 u_char
    353 pcscp_read_reg(sc, reg)
    354 	struct ncr53c9x_softc *sc;
    355 	int reg;
    356 {
    357 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    358 
    359 	return bus_space_read_1(esc->sc_st, esc->sc_sh, reg << 2);
    360 }
    361 
    362 void
    363 pcscp_write_reg(sc, reg, v)
    364 	struct ncr53c9x_softc *sc;
    365 	int reg;
    366 	u_char v;
    367 {
    368 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    369 
    370 	bus_space_write_1(esc->sc_st, esc->sc_sh, reg << 2, v);
    371 }
    372 
    373 int
    374 pcscp_dma_isintr(sc)
    375 	struct ncr53c9x_softc *sc;
    376 {
    377 
    378 	return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
    379 }
    380 
    381 void
    382 pcscp_dma_reset(sc)
    383 	struct ncr53c9x_softc *sc;
    384 {
    385 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    386 
    387 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE);
    388 
    389 	esc->sc_active = 0;
    390 }
    391 
    392 int
    393 pcscp_dma_intr(sc)
    394 	struct ncr53c9x_softc *sc;
    395 {
    396 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    397 	int trans, resid, i;
    398 	bus_dmamap_t dmap = esc->sc_xfermap;
    399 	int datain = esc->sc_datain;
    400 	u_int32_t dmastat;
    401 	char *p = NULL;
    402 
    403 	dmastat = READ_DMAREG(esc, DMA_STAT);
    404 
    405 	if (dmastat & DMASTAT_ERR) {
    406 		/* XXX not tested... */
    407 		WRITE_DMAREG(esc, DMA_CMD, DMACMD_ABORT |
    408 			     (datain ? DMACMD_DIR : 0));
    409 
    410 		printf("%s: error: DMA error detected; Aborting.\n",
    411 		       sc->sc_dev.dv_xname);
    412 		bus_dmamap_unload(esc->sc_dmat, dmap);
    413 		return -1;
    414 	}
    415 
    416 	if (dmastat & DMASTAT_ABT) {
    417 		/* XXX What should be done? */
    418 		printf("%s: dma_intr: DMA aborted.\n", sc->sc_dev.dv_xname);
    419 		WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE |
    420 			     (datain ? DMACMD_DIR : 0));
    421 		esc->sc_active = 0;
    422 		return 0;
    423 	}
    424 
    425 	/* This is an "assertion" :) */
    426 	if (esc->sc_active == 0)
    427 		panic("pcscp dmaintr: DMA wasn't active");
    428 
    429 	/* DMA has stopped */
    430 
    431 	esc->sc_active = 0;
    432 
    433 	if (esc->sc_dmasize == 0) {
    434 		/* A "Transfer Pad" operation completed */
    435 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    436 			NCR_READ_REG(sc, NCR_TCL) |
    437 				(NCR_READ_REG(sc, NCR_TCM) << 8),
    438 			NCR_READ_REG(sc, NCR_TCL),
    439 			NCR_READ_REG(sc, NCR_TCM)));
    440 		return 0;
    441 	}
    442 
    443 	resid = 0;
    444 	/*
    445 	 * If a transfer onto the SCSI bus gets interrupted by the device
    446 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    447 	 * as residual since the ESP counter registers get decremented as
    448 	 * bytes are clocked into the FIFO.
    449 	 */
    450 	if (!datain &&
    451 	    (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    452 		NCR_DMA(("pcscp_dma_intr: empty esp FIFO of %d ", resid));
    453 	}
    454 
    455 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    456 		/*
    457 		 * `Terminal count' is off, so read the residue
    458 		 * out of the ESP counter registers.
    459 		 */
    460 		if (datain) {
    461 			resid = NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF;
    462 			while (resid > 1)
    463 				resid = NCR_READ_REG(sc, NCR_FFLAG) &
    464 					NCRFIFO_FF;
    465 			WRITE_DMAREG(esc, DMA_CMD, DMACMD_BLAST | DMACMD_MDL |
    466 					     (datain ? DMACMD_DIR : 0));
    467 
    468 			for (i = 0; i < 0x8000; i++) /* XXX 0x8000 ? */
    469 				if (READ_DMAREG(esc, DMA_STAT) & DMASTAT_BCMP)
    470 					break;
    471 
    472 			/* See the below comments... */
    473 			if (resid)
    474 				p = *esc->sc_dmaaddr;
    475 		}
    476 
    477 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    478 			  (NCR_READ_REG(sc, NCR_TCM) << 8) |
    479 			  ((sc->sc_cfg2 & NCRCFG2_FE)
    480 				? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
    481 
    482 		if (resid == 0 && esc->sc_dmasize == 65536 &&
    483 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    484 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    485 			resid = 65536;
    486 	} else {
    487 		while((dmastat & DMASTAT_DONE) == 0)
    488 			dmastat = READ_DMAREG(esc, DMA_STAT);
    489 	}
    490 
    491 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | (datain ? DMACMD_DIR : 0));
    492 
    493 	bus_dmamap_sync(esc->sc_dmat, dmap, 0, dmap->dm_mapsize,
    494 			datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    495 	bus_dmamap_unload(esc->sc_dmat, dmap);
    496 
    497 	trans = esc->sc_dmasize - resid;
    498 
    499 	/*
    500 	 * From the technical manual notes:
    501 	 *
    502 	 * `In some odd byte conditions, one residual byte will be left
    503 	 *  in the SCSI FIFO, and the FIFO flags will never count to 0.
    504 	 *  When this happens, the residual byte should be retrieved
    505 	 *  via PIO following completion of the BLAST operation.'
    506 	 */
    507 
    508 	if (p) {
    509 		p += trans;
    510 		*p = NCR_READ_REG(sc, NCR_FIFO);
    511 		trans++;
    512 	}
    513 
    514 	if (trans < 0) {			/* transferred < 0 ? */
    515 #if 0
    516 		/*
    517 		 * This situation can happen in perfectly normal operation
    518 		 * if the ESP is reselected while using DMA to select
    519 		 * another target.  As such, don't print the warning.
    520 		 */
    521 		printf("%s: xfer (%d) > req (%d)\n",
    522 		    sc->sc_dev.dv_xname, trans, esc->sc_dmasize);
    523 #endif
    524 		trans = esc->sc_dmasize;
    525 	}
    526 
    527 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    528 		NCR_READ_REG(sc, NCR_TCL),
    529 		NCR_READ_REG(sc, NCR_TCM),
    530 		(sc->sc_cfg2 & NCRCFG2_FE)
    531 			? NCR_READ_REG(sc, NCR_TCH) : 0,
    532 			trans, resid));
    533 
    534 	*esc->sc_dmalen -= trans;
    535 	*esc->sc_dmaaddr += trans;
    536 
    537 	return 0;
    538 }
    539 
    540 int
    541 pcscp_dma_setup(sc, addr, len, datain, dmasize)
    542 	struct ncr53c9x_softc *sc;
    543 	caddr_t *addr;
    544 	size_t *len;
    545 	int datain;
    546 	size_t *dmasize;
    547 {
    548 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    549 	bus_dmamap_t dmap = esc->sc_xfermap;
    550 	u_int32_t *mdl;
    551 	int error, nseg, seg;
    552 	bus_addr_t s_offset, s_addr;
    553 	long rest, count;
    554 
    555 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | (datain ? DMACMD_DIR : 0));
    556 
    557 	esc->sc_dmaaddr = addr;
    558 	esc->sc_dmalen = len;
    559 	esc->sc_dmasize = *dmasize;
    560 	esc->sc_datain = datain;
    561 
    562 #ifdef DIAGNOSTIC
    563 	if ((*dmasize / MDL_SEG_SIZE) > MDL_SIZE)
    564 		panic("pcscp: transfer size too large");
    565 #endif
    566 
    567 	/*
    568 	 * No need to set up DMA in `Transfer Pad' operation.
    569 	 * (case of *dmasize == 0)
    570 	 */
    571 	if (*dmasize == 0)
    572 		return 0;
    573 
    574 	error = bus_dmamap_load(esc->sc_dmat, dmap, *esc->sc_dmaaddr,
    575 				*esc->sc_dmalen, NULL,
    576 				sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP ?
    577 				BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
    578 	if (error) {
    579 		printf("%s: unable to load dmamap, error = %d\n",
    580 		       sc->sc_dev.dv_xname, error);
    581 		return error;
    582 	}
    583 
    584 	/* set transfer length */
    585 	WRITE_DMAREG(esc, DMA_STC, *dmasize);
    586 
    587 	/* set up MDL */
    588 	mdl = esc->sc_mdladdr;
    589 	nseg = dmap->dm_nsegs;
    590 
    591 	/* the first segment is possibly not aligned with 4k MDL boundary */
    592 	count = dmap->dm_segs[0].ds_len;
    593 	s_addr = dmap->dm_segs[0].ds_addr;
    594 	s_offset = s_addr & MDL_SEG_OFFSET;
    595 	s_addr -= s_offset;
    596 	rest = MDL_SEG_SIZE - s_offset;
    597 
    598 	/* set the first MDL and offset */
    599 	WRITE_DMAREG(esc, DMA_SPA, s_offset);
    600 	*mdl++ = htole32(s_addr);
    601 	count -= rest;
    602 
    603 	/* rests of the first dmamap segment */
    604 	while (count > 0) {
    605 		s_addr += MDL_SEG_SIZE;
    606 		*mdl++ = htole32(s_addr);
    607 		count -= MDL_SEG_SIZE;
    608 	}
    609 
    610 	/* the rest dmamap segments are aligned with 4k boundary */
    611 	for (seg = 1; seg < nseg; seg++) {
    612 		count = dmap->dm_segs[seg].ds_len;
    613 		s_addr = dmap->dm_segs[seg].ds_addr;
    614 
    615 		/* first 4kbyte of each dmamap segment */
    616 		*mdl++ = htole32(s_addr);
    617 		count -= MDL_SEG_SIZE;
    618 
    619 		/* trailing contiguous 4k frames of each dmamap segments */
    620 		while (count > 0) {
    621 			s_addr += MDL_SEG_SIZE;
    622 			*mdl++ = htole32(s_addr);
    623 			count -= MDL_SEG_SIZE;
    624 		}
    625 	}
    626 
    627 	return 0;
    628 }
    629 
    630 void
    631 pcscp_dma_go(sc)
    632 	struct ncr53c9x_softc *sc;
    633 {
    634 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    635 	bus_dmamap_t dmap = esc->sc_xfermap, mdldmap = esc->sc_mdldmap;
    636 	int datain = esc->sc_datain;
    637 
    638 	/* No DMA transfer in Transfer Pad operation */
    639 	if (esc->sc_dmasize == 0)
    640 		return;
    641 
    642 	/* sync transfer buffer */
    643 	bus_dmamap_sync(esc->sc_dmat, dmap, 0, dmap->dm_mapsize,
    644 			datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    645 
    646 	/* sync MDL */
    647 	bus_dmamap_sync(esc->sc_dmat, mdldmap, 0, mdldmap->dm_mapsize,
    648 			BUS_DMASYNC_PREWRITE);
    649 
    650 	/* set Starting MDL Address */
    651 	WRITE_DMAREG(esc, DMA_SMDLA, mdldmap->dm_segs[0].ds_addr);
    652 
    653 	/* set DMA command register bits */
    654 	/* XXX DMA Transfer Interrupt Enable bit is broken? */
    655 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_IDLE | DMACMD_MDL |
    656 		     /* DMACMD_INTE | */
    657 		     (datain ? DMACMD_DIR : 0));
    658 
    659 	/* issue DMA start command */
    660 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_START | DMACMD_MDL |
    661 		     /* DMACMD_INTE | */
    662 		     (datain ? DMACMD_DIR : 0));
    663 
    664 	esc->sc_active = 1;
    665 }
    666 
    667 void
    668 pcscp_dma_stop(sc)
    669 	struct ncr53c9x_softc *sc;
    670 {
    671 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    672 
    673 	/* dma stop */
    674 	/* XXX What should we do here ? */
    675 	WRITE_DMAREG(esc, DMA_CMD, DMACMD_ABORT |
    676 		     ( esc->sc_datain ? DMACMD_DIR : 0));
    677 
    678 	esc->sc_active = 0;
    679 }
    680 
    681 int
    682 pcscp_dma_isactive(sc)
    683 	struct ncr53c9x_softc *sc;
    684 {
    685 	struct pcscp_softc *esc = (struct pcscp_softc *)sc;
    686 
    687 	/* XXX should check esc->sc_active? */
    688 	if ((READ_DMAREG(esc, DMA_CMD) & DMACMD_CMD) != DMACMD_IDLE)
    689 		return 1;
    690 	return 0;
    691 }
    692