Home | History | Annotate | Line # | Download | only in pci
      1  1.2   martin /*	$NetBSD: pcscpreg.h,v 1.2 2008/04/28 20:23:55 martin Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*-
      4  1.1  thorpej  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  thorpej  * by Izumi Tsutsui.
      9  1.1  thorpej  *
     10  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.1  thorpej  * modification, are permitted provided that the following conditions
     12  1.1  thorpej  * are met:
     13  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.1  thorpej  *
     19  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1  thorpej  */
     31  1.1  thorpej 
     32  1.1  thorpej /*
     33  1.1  thorpej  * Am53c974 DMA engine registers
     34  1.1  thorpej  */
     35  1.1  thorpej 
     36  1.1  thorpej #define	DMA_CMD		0x40 		/* Command */
     37  1.1  thorpej #define	 DMACMD_RSVD	0xFFFFFF28	/* reserved */
     38  1.1  thorpej #define	 DMACMD_DIR	0x00000080	/* Transfer Direction (read:1) */
     39  1.1  thorpej #define	 DMACMD_INTE	0x00000040	/* DMA Interrupt Enable	*/
     40  1.1  thorpej #define	 DMACMD_MDL	0x00000010	/* Map to Memory Description List */
     41  1.1  thorpej #define	 DMACMD_DIAG	0x00000004	/* Diagnostic */
     42  1.1  thorpej #define	 DMACMD_CMD	0x00000003	/* Command Code Bit */
     43  1.1  thorpej #define	  DMACMD_IDLE	0x00000000	/*  Idle */
     44  1.1  thorpej #define	  DMACMD_BLAST	0x00000001	/*  Blast */
     45  1.1  thorpej #define	  DMACMD_ABORT	0x00000002	/*  Abort */
     46  1.1  thorpej #define	  DMACMD_START	0x00000003	/*  Start */
     47  1.1  thorpej 
     48  1.1  thorpej #define	DMA_STC		0x44		/* Start Transfer Count */
     49  1.1  thorpej #define	DMA_SPA		0x48		/* Start Physical Address */
     50  1.1  thorpej #define	DMA_WBC		0x4C		/* Working Byte Counter */
     51  1.1  thorpej #define	DMA_WAC		0x50		/* Working Address Counter */
     52  1.1  thorpej 
     53  1.1  thorpej #define	DMA_STAT	0x54		/* Status Register */
     54  1.1  thorpej #define	 DMASTAT_RSVD	0xFFFFFF80	/* reserved */
     55  1.1  thorpej #define	 DMASTAT_PABT	0x00000040	/* PCI master/target Abort */
     56  1.1  thorpej #define	 DMASTAT_BCMP	0x00000020	/* BLAST Complete */
     57  1.1  thorpej #define	 DMASTAT_SINT	0x00000010	/* SCSI Interrupt */
     58  1.1  thorpej #define	 DMASTAT_DONE	0x00000008	/* DMA Transfer Terminated */
     59  1.1  thorpej #define	 DMASTAT_ABT	0x00000004	/* DMA Transfer Aborted */
     60  1.1  thorpej #define	 DMASTAT_ERR	0x00000002	/* DMA Transfer Error */
     61  1.1  thorpej #define	 DMASTAT_PWDN	0x00000001	/* Power Down Indicator */
     62  1.1  thorpej 
     63  1.1  thorpej #define	DMA_SMDLA	0x58	/* Starting Memory Descpritor List Address */
     64  1.1  thorpej #define	DMA_WMAC	0x5C	/* Working MDL Counter */
     65  1.1  thorpej #define	DMA_SBAC	0x70	/* SCSI Bus and Control */
     66