Home | History | Annotate | Line # | Download | only in pci
pdcide.c revision 1.21.2.3
      1  1.21.2.3     yamt /*	$NetBSD: pdcide.c,v 1.21.2.3 2008/03/24 09:38:51 yamt Exp $	*/
      2       1.1   bouyer 
      3       1.1   bouyer /*
      4       1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1   bouyer  *
      6       1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1   bouyer  * modification, are permitted provided that the following conditions
      8       1.1   bouyer  * are met:
      9       1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1   bouyer  *    must display the following acknowledgement:
     16       1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1   bouyer  *    derived from this software without specific prior written permission.
     19       1.1   bouyer  *
     20       1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.20    perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1   bouyer  */
     31       1.1   bouyer 
     32      1.21    lukem #include <sys/cdefs.h>
     33  1.21.2.3     yamt __KERNEL_RCSID(0, "$NetBSD: pdcide.c,v 1.21.2.3 2008/03/24 09:38:51 yamt Exp $");
     34      1.21    lukem 
     35       1.1   bouyer #include <sys/param.h>
     36       1.1   bouyer #include <sys/systm.h>
     37       1.1   bouyer 
     38       1.1   bouyer #include <dev/pci/pcivar.h>
     39       1.1   bouyer #include <dev/pci/pcidevs.h>
     40       1.1   bouyer #include <dev/pci/pciidereg.h>
     41       1.1   bouyer #include <dev/pci/pciidevar.h>
     42       1.1   bouyer #include <dev/pci/pciide_pdc202xx_reg.h>
     43       1.1   bouyer 
     44       1.2  thorpej static void pdc202xx_chip_map(struct pciide_softc *, struct pci_attach_args *);
     45      1.15  thorpej static void pdc202xx_setup_channel(struct ata_channel *);
     46      1.15  thorpej static void pdc20268_setup_channel(struct ata_channel *);
     47       1.2  thorpej static int  pdc202xx_pci_intr(void *);
     48       1.2  thorpej static int  pdc20265_pci_intr(void *);
     49       1.2  thorpej static void pdc20262_dma_start(void *, int, int);
     50       1.2  thorpej static int  pdc20262_dma_finish(void *, int, int, int);
     51       1.1   bouyer 
     52  1.21.2.3     yamt static int  pdcide_match(device_t, cfdata_t, void *);
     53  1.21.2.3     yamt static void pdcide_attach(device_t, device_t, void *);
     54       1.1   bouyer 
     55  1.21.2.3     yamt CFATTACH_DECL_NEW(pdcide, sizeof(struct pciide_softc),
     56       1.1   bouyer     pdcide_match, pdcide_attach, NULL, NULL);
     57       1.1   bouyer 
     58       1.2  thorpej static const struct pciide_product_desc pciide_promise_products[] =  {
     59       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20246,
     60       1.4  mycroft 	  0,
     61       1.1   bouyer 	  "Promise Ultra33/ATA Bus Master IDE Accelerator",
     62       1.1   bouyer 	  pdc202xx_chip_map,
     63       1.1   bouyer 	},
     64       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20262,
     65       1.4  mycroft 	  0,
     66       1.1   bouyer 	  "Promise Ultra66/ATA Bus Master IDE Accelerator",
     67       1.1   bouyer 	  pdc202xx_chip_map,
     68       1.1   bouyer 	},
     69       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20267,
     70       1.4  mycroft 	  0,
     71       1.1   bouyer 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
     72       1.1   bouyer 	  pdc202xx_chip_map,
     73       1.1   bouyer 	},
     74       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20265,
     75       1.4  mycroft 	  0,
     76       1.1   bouyer 	  "Promise Ultra100/ATA Bus Master IDE Accelerator",
     77       1.1   bouyer 	  pdc202xx_chip_map,
     78       1.1   bouyer 	},
     79       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20268,
     80       1.4  mycroft 	  0,
     81       1.1   bouyer 	  "Promise Ultra100TX2/ATA Bus Master IDE Accelerator",
     82       1.1   bouyer 	  pdc202xx_chip_map,
     83       1.1   bouyer 	},
     84       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20270,
     85       1.4  mycroft 	  0,
     86       1.1   bouyer 	  "Promise Ultra100TX2v2/ATA Bus Master IDE Accelerator",
     87       1.1   bouyer 	  pdc202xx_chip_map,
     88       1.1   bouyer 	},
     89       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20269,
     90       1.4  mycroft 	  0,
     91       1.1   bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator",
     92       1.1   bouyer 	  pdc202xx_chip_map,
     93       1.1   bouyer 	},
     94       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20276,
     95       1.4  mycroft 	  0,
     96       1.1   bouyer 	  "Promise Ultra133TX2/ATA Bus Master IDE Accelerator",
     97       1.1   bouyer 	  pdc202xx_chip_map,
     98       1.1   bouyer 	},
     99       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20275,
    100       1.4  mycroft 	  0,
    101       1.1   bouyer 	  "Promise Ultra133/ATA Bus Master IDE Accelerator (MB)",
    102       1.1   bouyer 	  pdc202xx_chip_map,
    103       1.1   bouyer 	},
    104       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20271,
    105       1.4  mycroft 	  0,
    106       1.1   bouyer 	  "Promise Ultra133TX2v2/ATA Bus Master IDE Accelerator",
    107       1.1   bouyer 	  pdc202xx_chip_map,
    108       1.1   bouyer 	},
    109       1.8     fvdl 	{ PCI_PRODUCT_PROMISE_PDC20277,
    110       1.4  mycroft 	  0,
    111       1.1   bouyer 	  "Promise Fasttrak133 Lite Bus Master IDE Accelerator",
    112       1.1   bouyer 	  pdc202xx_chip_map,
    113       1.1   bouyer 	},
    114       1.1   bouyer 	{ 0,
    115       1.1   bouyer 	  0,
    116       1.1   bouyer 	  NULL,
    117       1.1   bouyer 	  NULL
    118       1.1   bouyer 	}
    119       1.1   bouyer };
    120       1.1   bouyer 
    121       1.2  thorpej static int
    122  1.21.2.3     yamt pdcide_match(device_t parent, cfdata_t match, void *aux)
    123       1.1   bouyer {
    124       1.1   bouyer 	struct pci_attach_args *pa = aux;
    125       1.1   bouyer 
    126       1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
    127       1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_promise_products))
    128       1.1   bouyer 			return (2);
    129       1.1   bouyer 	}
    130       1.1   bouyer 	return (0);
    131       1.1   bouyer }
    132       1.1   bouyer 
    133       1.2  thorpej static void
    134  1.21.2.3     yamt pdcide_attach(device_t parent, device_t self, void *aux)
    135       1.1   bouyer {
    136       1.1   bouyer 	struct pci_attach_args *pa = aux;
    137  1.21.2.3     yamt 	struct pciide_softc *sc = device_private(self);
    138  1.21.2.3     yamt 
    139  1.21.2.3     yamt 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    140       1.1   bouyer 
    141       1.1   bouyer 	pciide_common_attach(sc, pa,
    142       1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_promise_products));
    143       1.1   bouyer 
    144       1.1   bouyer }
    145       1.1   bouyer 
    146       1.1   bouyer /* Macros to test product */
    147       1.1   bouyer #define PDC_IS_262(sc)							\
    148       1.8     fvdl 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20262 ||	\
    149       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20267 ||	\
    150       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20265 ||	\
    151       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20268 ||	\
    152       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20270 || \
    153       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20269 ||	\
    154       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20276 ||	\
    155       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20275 || \
    156       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20271 || \
    157       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20277)
    158       1.1   bouyer #define PDC_IS_265(sc)							\
    159       1.8     fvdl 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20267 ||	\
    160       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20265 ||	\
    161       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20268 ||	\
    162       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20270 || \
    163       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20269 ||	\
    164       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20276 ||	\
    165       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20275 || \
    166       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20271 || \
    167       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20277)
    168       1.1   bouyer #define PDC_IS_268(sc)							\
    169       1.8     fvdl 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20268 ||	\
    170       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20270 || \
    171       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20269 ||	\
    172       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20276 ||	\
    173       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20275 || \
    174       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20271 || \
    175       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20277)
    176       1.1   bouyer #define PDC_IS_276(sc)							\
    177       1.8     fvdl 	((sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20269 ||	\
    178       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20276 ||	\
    179       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20275 || \
    180       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20271 || \
    181       1.8     fvdl 	(sc)->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20277)
    182       1.1   bouyer 
    183       1.2  thorpej static void
    184       1.2  thorpej pdc202xx_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    185       1.1   bouyer {
    186       1.1   bouyer 	struct pciide_channel *cp;
    187       1.1   bouyer 	int channel;
    188       1.6  mycroft 	pcireg_t interface, st, mode;
    189       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    190       1.1   bouyer 
    191       1.1   bouyer 	if (!PDC_IS_268(sc)) {
    192       1.1   bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
    193      1.14  thorpej 		ATADEBUG_PRINT(("pdc202xx_setup_chip: controller state 0x%x\n",
    194       1.1   bouyer 		    st), DEBUG_PROBE);
    195       1.6  mycroft 		/* turn off  RAID mode */
    196       1.6  mycroft 		if (st & PDC2xx_STATE_IDERAID) {
    197      1.14  thorpej 			ATADEBUG_PRINT(("pdc202xx_setup_chip: turning off RAID mode\n"), DEBUG_PROBE);
    198       1.6  mycroft 			st &= ~PDC2xx_STATE_IDERAID;
    199       1.6  mycroft 			pci_conf_write(sc->sc_pc, sc->sc_tag, PDC2xx_STATE, st);
    200       1.6  mycroft 		}
    201       1.6  mycroft 	} else
    202       1.6  mycroft 		st = PDC2xx_STATE_NATIVE | PDC262_STATE_EN(0) | PDC262_STATE_EN(1);
    203       1.6  mycroft 
    204       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    205       1.1   bouyer 		return;
    206       1.1   bouyer 
    207       1.1   bouyer 	/*
    208       1.1   bouyer 	 * can't rely on the PCI_CLASS_REG content if the chip was in raid
    209       1.1   bouyer 	 * mode. We have to fake interface
    210       1.1   bouyer 	 */
    211       1.1   bouyer 	interface = PCIIDE_INTERFACE_SETTABLE(0) | PCIIDE_INTERFACE_SETTABLE(1);
    212       1.6  mycroft 	if (st & PDC2xx_STATE_NATIVE)
    213       1.1   bouyer 		interface |= PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    214       1.1   bouyer 
    215  1.21.2.3     yamt 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    216  1.21.2.3     yamt 	    "bus-master DMA support present");
    217       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    218  1.21.2.2     yamt 	aprint_verbose("\n");
    219      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    220       1.1   bouyer 	if (sc->sc_dma_ok) {
    221      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    222       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    223       1.1   bouyer 	}
    224       1.1   bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    225       1.1   bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    226      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    227      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    228      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    229       1.1   bouyer 	if (PDC_IS_276(sc))
    230      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    231       1.1   bouyer 	else if (PDC_IS_265(sc))
    232      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    233       1.1   bouyer 	else if (PDC_IS_262(sc))
    234      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    235       1.1   bouyer 	else
    236      1.17  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    237      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = PDC_IS_268(sc) ?
    238       1.1   bouyer 			pdc20268_setup_channel : pdc202xx_setup_channel;
    239      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    240      1.17  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    241       1.1   bouyer 
    242      1.15  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    243      1.15  thorpej 
    244       1.8     fvdl 	if (sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20262 ||
    245       1.8     fvdl 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20267 ||
    246       1.8     fvdl 	    sc->sc_pp->ide_product == PCI_PRODUCT_PROMISE_PDC20265) {
    247       1.1   bouyer 		sc->sc_wdcdev.dma_start = pdc20262_dma_start;
    248       1.1   bouyer 		sc->sc_wdcdev.dma_finish = pdc20262_dma_finish;
    249       1.1   bouyer 	}
    250       1.1   bouyer 
    251       1.1   bouyer 	if (!PDC_IS_268(sc)) {
    252       1.1   bouyer 		/* setup failsafe defaults */
    253       1.1   bouyer 		mode = 0;
    254       1.1   bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[0]);
    255       1.1   bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[0]);
    256       1.1   bouyer 		mode = PDC2xx_TIM_SET_MB(mode, pdc2xx_dma_mb[0]);
    257       1.1   bouyer 		mode = PDC2xx_TIM_SET_MC(mode, pdc2xx_dma_mc[0]);
    258       1.1   bouyer 		for (channel = 0;
    259      1.17  thorpej 		     channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    260       1.1   bouyer 		     channel++) {
    261      1.14  thorpej 			ATADEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
    262       1.1   bouyer 			    "drive 0 initial timings  0x%x, now 0x%x\n",
    263       1.1   bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
    264       1.1   bouyer 			    PDC2xx_TIM(channel, 0)), mode | PDC2xx_TIM_IORDYp),
    265       1.1   bouyer 			    DEBUG_PROBE);
    266       1.1   bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
    267       1.1   bouyer 			    PDC2xx_TIM(channel, 0), mode | PDC2xx_TIM_IORDYp);
    268      1.14  thorpej 			ATADEBUG_PRINT(("pdc202xx_setup_chip: channel %d "
    269       1.1   bouyer 			    "drive 1 initial timings  0x%x, now 0x%x\n",
    270       1.1   bouyer 			    channel, pci_conf_read(sc->sc_pc, sc->sc_tag,
    271       1.1   bouyer 			    PDC2xx_TIM(channel, 1)), mode), DEBUG_PROBE);
    272       1.1   bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag,
    273       1.1   bouyer 			    PDC2xx_TIM(channel, 1), mode);
    274       1.1   bouyer 		}
    275       1.1   bouyer 
    276       1.1   bouyer 		mode = PDC2xx_SCR_DMA;
    277       1.1   bouyer 		if (PDC_IS_265(sc)) {
    278       1.1   bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC265_SCR_GEN_LAT);
    279       1.1   bouyer 		} else if (PDC_IS_262(sc)) {
    280       1.1   bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, PDC262_SCR_GEN_LAT);
    281       1.1   bouyer 		} else {
    282       1.1   bouyer 			/* the BIOS set it up this way */
    283       1.1   bouyer 			mode = PDC2xx_SCR_SET_GEN(mode, 0x1);
    284       1.1   bouyer 		}
    285       1.1   bouyer 		mode = PDC2xx_SCR_SET_I2C(mode, 0x3); /* ditto */
    286       1.1   bouyer 		mode = PDC2xx_SCR_SET_POLL(mode, 0x1); /* ditto */
    287      1.14  thorpej 		ATADEBUG_PRINT(("pdc202xx_setup_chip: initial SCR  0x%x, "
    288       1.1   bouyer 		    "now 0x%x\n",
    289       1.1   bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    290       1.1   bouyer 			PDC2xx_SCR),
    291       1.1   bouyer 		    mode), DEBUG_PROBE);
    292       1.1   bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    293       1.1   bouyer 		    PDC2xx_SCR, mode);
    294       1.1   bouyer 
    295       1.1   bouyer 		/* controller initial state register is OK even without BIOS */
    296       1.1   bouyer 		/* Set DMA mode to IDE DMA compatibility */
    297       1.1   bouyer 		mode =
    298       1.1   bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM);
    299      1.14  thorpej 		ATADEBUG_PRINT(("pdc202xx_setup_chip: primary mode 0x%x", mode),
    300       1.1   bouyer 		    DEBUG_PROBE);
    301       1.1   bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_PM,
    302       1.1   bouyer 		    mode | 0x1);
    303       1.1   bouyer 		mode =
    304       1.1   bouyer 		    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM);
    305      1.14  thorpej 		ATADEBUG_PRINT((", secondary mode 0x%x\n", mode ), DEBUG_PROBE);
    306       1.1   bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SM,
    307       1.1   bouyer 		    mode | 0x1);
    308       1.1   bouyer 	}
    309      1.17  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    310      1.17  thorpej 	     channel++) {
    311       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    312       1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    313       1.1   bouyer 			continue;
    314       1.6  mycroft 		if ((st & (PDC_IS_262(sc) ?
    315       1.1   bouyer 		    PDC262_STATE_EN(channel):PDC246_STATE_EN(channel))) == 0) {
    316  1.21.2.3     yamt 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    317  1.21.2.3     yamt 			    "%s channel ignored (disabled)\n", cp->name);
    318      1.15  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    319       1.1   bouyer 			continue;
    320       1.1   bouyer 		}
    321       1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    322       1.1   bouyer 		    PDC_IS_265(sc) ? pdc20265_pci_intr : pdc202xx_pci_intr);
    323       1.7   bouyer 		/* clear interrupt, in case there is one pending */
    324       1.9     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    325       1.9     fvdl 		    IDEDMA_CTL_INTR);
    326       1.1   bouyer 	}
    327       1.1   bouyer 	return;
    328       1.1   bouyer }
    329       1.1   bouyer 
    330       1.2  thorpej static void
    331      1.15  thorpej pdc202xx_setup_channel(struct ata_channel *chp)
    332       1.1   bouyer {
    333       1.1   bouyer 	struct ata_drive_datas *drvp;
    334      1.18  thorpej 	int drive, s;
    335       1.1   bouyer 	pcireg_t mode, st;
    336       1.1   bouyer 	u_int32_t idedma_ctl, scr, atapi;
    337      1.16  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    338      1.16  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    339      1.11  thorpej 	int channel = chp->ch_channel;
    340       1.1   bouyer 
    341       1.1   bouyer 	/* setup DMA if needed */
    342       1.1   bouyer 	pciide_channel_dma_setup(cp);
    343       1.1   bouyer 
    344       1.1   bouyer 	idedma_ctl = 0;
    345      1.14  thorpej 	ATADEBUG_PRINT(("pdc202xx_setup_channel %s: scr 0x%x\n",
    346  1.21.2.3     yamt 	    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    347       1.1   bouyer 	    bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, PDC262_U66)),
    348       1.1   bouyer 	    DEBUG_PROBE);
    349       1.1   bouyer 
    350       1.1   bouyer 	/* Per channel settings */
    351       1.1   bouyer 	if (PDC_IS_262(sc)) {
    352       1.1   bouyer 		scr = bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    353       1.1   bouyer 		    PDC262_U66);
    354       1.1   bouyer 		st = pci_conf_read(sc->sc_pc, sc->sc_tag, PDC2xx_STATE);
    355       1.1   bouyer 		/* Trim UDMA mode */
    356       1.1   bouyer 		if ((st & PDC262_STATE_80P(channel)) != 0 ||
    357       1.1   bouyer 		    (chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
    358       1.1   bouyer 		    chp->ch_drive[0].UDMA_mode <= 2) ||
    359       1.1   bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
    360       1.1   bouyer 		    chp->ch_drive[1].UDMA_mode <= 2)) {
    361       1.1   bouyer 			if (chp->ch_drive[0].UDMA_mode > 2)
    362       1.1   bouyer 				chp->ch_drive[0].UDMA_mode = 2;
    363       1.1   bouyer 			if (chp->ch_drive[1].UDMA_mode > 2)
    364       1.1   bouyer 				chp->ch_drive[1].UDMA_mode = 2;
    365       1.1   bouyer 		}
    366       1.1   bouyer 		/* Set U66 if needed */
    367       1.1   bouyer 		if ((chp->ch_drive[0].drive_flags & DRIVE_UDMA &&
    368       1.1   bouyer 		    chp->ch_drive[0].UDMA_mode > 2) ||
    369       1.1   bouyer 		    (chp->ch_drive[1].drive_flags & DRIVE_UDMA &&
    370       1.1   bouyer 		    chp->ch_drive[1].UDMA_mode > 2))
    371       1.1   bouyer 			scr |= PDC262_U66_EN(channel);
    372       1.1   bouyer 		else
    373       1.1   bouyer 			scr &= ~PDC262_U66_EN(channel);
    374       1.1   bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    375       1.1   bouyer 		    PDC262_U66, scr);
    376      1.14  thorpej 		ATADEBUG_PRINT(("pdc202xx_setup_channel %s:%d: ATAPI 0x%x\n",
    377  1.21.2.3     yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
    378       1.1   bouyer 		    bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    379       1.1   bouyer 		    PDC262_ATAPI(channel))), DEBUG_PROBE);
    380       1.1   bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
    381       1.1   bouyer 			chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
    382       1.1   bouyer 			if (((chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
    383       1.1   bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
    384       1.1   bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_DMA)) ||
    385       1.1   bouyer 			    ((chp->ch_drive[1].drive_flags & DRIVE_UDMA) &&
    386       1.1   bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_UDMA) &&
    387       1.1   bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_DMA)))
    388       1.1   bouyer 				atapi = 0;
    389       1.1   bouyer 			else
    390       1.1   bouyer 				atapi = PDC262_ATAPI_UDMA;
    391       1.1   bouyer 			bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    392       1.1   bouyer 			    PDC262_ATAPI(channel), atapi);
    393       1.1   bouyer 		}
    394       1.1   bouyer 	}
    395       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    396       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    397       1.1   bouyer 		/* If no drive, skip */
    398       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    399       1.1   bouyer 			continue;
    400       1.1   bouyer 		mode = 0;
    401       1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    402       1.1   bouyer 			/* use Ultra/DMA */
    403      1.18  thorpej 			s = splbio();
    404       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    405      1.18  thorpej 			splx(s);
    406       1.1   bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
    407       1.1   bouyer 			    pdc2xx_udma_mb[drvp->UDMA_mode]);
    408       1.1   bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
    409       1.1   bouyer 			    pdc2xx_udma_mc[drvp->UDMA_mode]);
    410       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    411       1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    412       1.1   bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
    413       1.1   bouyer 			    pdc2xx_dma_mb[drvp->DMA_mode]);
    414       1.1   bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
    415       1.1   bouyer 			    pdc2xx_dma_mc[drvp->DMA_mode]);
    416       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    417       1.1   bouyer 		} else {
    418       1.1   bouyer 			mode = PDC2xx_TIM_SET_MB(mode,
    419       1.1   bouyer 			    pdc2xx_dma_mb[0]);
    420       1.1   bouyer 			mode = PDC2xx_TIM_SET_MC(mode,
    421       1.1   bouyer 			    pdc2xx_dma_mc[0]);
    422       1.1   bouyer 		}
    423       1.1   bouyer 		mode = PDC2xx_TIM_SET_PA(mode, pdc2xx_pa[drvp->PIO_mode]);
    424       1.1   bouyer 		mode = PDC2xx_TIM_SET_PB(mode, pdc2xx_pb[drvp->PIO_mode]);
    425       1.1   bouyer 		if (drvp->drive_flags & DRIVE_ATA)
    426       1.1   bouyer 			mode |= PDC2xx_TIM_PRE;
    427       1.1   bouyer 		mode |= PDC2xx_TIM_SYNC | PDC2xx_TIM_ERRDY;
    428       1.1   bouyer 		if (drvp->PIO_mode >= 3) {
    429       1.1   bouyer 			mode |= PDC2xx_TIM_IORDY;
    430       1.1   bouyer 			if (drive == 0)
    431       1.1   bouyer 				mode |= PDC2xx_TIM_IORDYp;
    432       1.1   bouyer 		}
    433      1.14  thorpej 		ATADEBUG_PRINT(("pdc202xx_setup_channel: %s:%d:%d "
    434       1.1   bouyer 		    "timings 0x%x\n",
    435  1.21.2.3     yamt 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    436      1.11  thorpej 		    chp->ch_channel, drive, mode), DEBUG_PROBE);
    437       1.1   bouyer 		pci_conf_write(sc->sc_pc, sc->sc_tag,
    438      1.11  thorpej 		    PDC2xx_TIM(chp->ch_channel, drive), mode);
    439       1.1   bouyer 	}
    440       1.1   bouyer 	if (idedma_ctl != 0) {
    441       1.1   bouyer 		/* Add software bits in status register */
    442       1.9     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL],
    443       1.9     fvdl 		    0, idedma_ctl);
    444       1.1   bouyer 	}
    445       1.1   bouyer }
    446       1.1   bouyer 
    447       1.2  thorpej static void
    448      1.15  thorpej pdc20268_setup_channel(struct ata_channel *chp)
    449       1.1   bouyer {
    450       1.1   bouyer 	struct ata_drive_datas *drvp;
    451      1.18  thorpej 	int drive, s;
    452       1.1   bouyer 	u_int32_t idedma_ctl;
    453      1.16  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    454      1.16  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    455       1.1   bouyer 	int u100;
    456       1.1   bouyer 
    457      1.20    perry 	/* setup DMA if needed */
    458      1.20    perry 	pciide_channel_dma_setup(cp);
    459       1.1   bouyer 
    460       1.1   bouyer 	idedma_ctl = 0;
    461       1.1   bouyer 
    462       1.1   bouyer 	/* I don't know what this is for, FreeBSD does it ... */
    463       1.1   bouyer 	bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    464      1.11  thorpej 	    IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * chp->ch_channel, 0x0b);
    465       1.1   bouyer 
    466       1.1   bouyer 	/*
    467       1.1   bouyer 	 * cable type detect, from FreeBSD
    468       1.1   bouyer 	 */
    469       1.1   bouyer 	u100 = (bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh,
    470      1.11  thorpej 	    IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * chp->ch_channel) & 0x04) ?
    471       1.1   bouyer 	    0 : 1;
    472       1.1   bouyer 
    473       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    474       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    475       1.1   bouyer 		/* If no drive, skip */
    476       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    477       1.1   bouyer 			continue;
    478       1.1   bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    479       1.1   bouyer 			/* use Ultra/DMA */
    480      1.18  thorpej 			s = splbio();
    481       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    482      1.18  thorpej 			splx(s);
    483       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    484       1.1   bouyer 			if (drvp->UDMA_mode > 2 && u100 == 0)
    485       1.1   bouyer 				drvp->UDMA_mode = 2;
    486       1.1   bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    487       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    488       1.1   bouyer 		}
    489       1.1   bouyer 	}
    490       1.1   bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
    491       1.1   bouyer 	if (idedma_ctl != 0) {
    492       1.1   bouyer 		/* Add software bits in status register */
    493       1.9     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL],
    494       1.9     fvdl 		    0, idedma_ctl);
    495       1.1   bouyer 	}
    496       1.1   bouyer }
    497       1.1   bouyer 
    498       1.2  thorpej static int
    499       1.2  thorpej pdc202xx_pci_intr(void *arg)
    500       1.1   bouyer {
    501       1.1   bouyer 	struct pciide_softc *sc = arg;
    502       1.1   bouyer 	struct pciide_channel *cp;
    503      1.15  thorpej 	struct ata_channel *wdc_cp;
    504      1.20    perry 	int i, rv, crv;
    505       1.1   bouyer 	u_int32_t scr;
    506       1.1   bouyer 
    507       1.1   bouyer 	rv = 0;
    508       1.1   bouyer 	scr = bus_space_read_4(sc->sc_dma_iot, sc->sc_dma_ioh, PDC2xx_SCR);
    509      1.17  thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    510       1.1   bouyer 		cp = &sc->pciide_channels[i];
    511      1.15  thorpej 		wdc_cp = &cp->ata_channel;
    512       1.1   bouyer 		/* If a compat channel skip. */
    513       1.1   bouyer 		if (cp->compat)
    514       1.1   bouyer 			continue;
    515       1.1   bouyer 		if (scr & PDC2xx_SCR_INT(i)) {
    516       1.1   bouyer 			crv = wdcintr(wdc_cp);
    517      1.19   bouyer 			if (crv == 0)
    518  1.21.2.3     yamt 				aprint_error("%s:%d: bogus intr (reg 0x%x)\n",
    519  1.21.2.3     yamt 				    device_xname(
    520  1.21.2.3     yamt 				      sc->sc_wdcdev.sc_atac.atac_dev), i, scr);
    521      1.19   bouyer 			else
    522       1.1   bouyer 				rv = 1;
    523       1.1   bouyer 		}
    524       1.1   bouyer 	}
    525       1.1   bouyer 	return rv;
    526       1.1   bouyer }
    527       1.1   bouyer 
    528       1.2  thorpej static int
    529       1.2  thorpej pdc20265_pci_intr(void *arg)
    530       1.1   bouyer {
    531       1.1   bouyer 	struct pciide_softc *sc = arg;
    532       1.1   bouyer 	struct pciide_channel *cp;
    533      1.15  thorpej 	struct ata_channel *wdc_cp;
    534      1.20    perry 	int i, rv, crv;
    535       1.1   bouyer 	u_int32_t dmastat;
    536       1.1   bouyer 
    537       1.1   bouyer 	rv = 0;
    538      1.17  thorpej 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    539       1.1   bouyer 		cp = &sc->pciide_channels[i];
    540      1.15  thorpej 		wdc_cp = &cp->ata_channel;
    541       1.1   bouyer 		/* If a compat channel skip. */
    542       1.1   bouyer 		if (cp->compat)
    543       1.1   bouyer 			continue;
    544       1.1   bouyer #if 0
    545       1.1   bouyer 		bus_space_write_1(sc->sc_dma_iot, sc->sc_dma_ioh, IDEDMA_CMD + 0x1 + IDEDMA_SCH_OFFSET * i, 0x0b);
    546       1.1   bouyer 		if ((bus_space_read_1(sc->sc_dma_iot, sc->sc_dma_ioh, IDEDMA_CMD + 0x3 + IDEDMA_SCH_OFFSET * i) & 0x20) == 0)
    547       1.1   bouyer 			continue;
    548       1.1   bouyer #endif
    549       1.1   bouyer 		/*
    550       1.1   bouyer 		 * The Ultra/100 seems to assert PDC2xx_SCR_INT * spuriously,
    551       1.1   bouyer 		 * however it asserts INT in IDEDMA_CTL even for non-DMA ops.
    552       1.1   bouyer 		 * So use it instead (requires 2 reg reads instead of 1,
    553       1.1   bouyer 		 * but we can't do it another way).
    554       1.1   bouyer 		 */
    555       1.1   bouyer 		dmastat = bus_space_read_1(sc->sc_dma_iot,
    556       1.9     fvdl 		    cp->dma_iohs[IDEDMA_CTL], 0);
    557       1.1   bouyer 		if((dmastat & IDEDMA_CTL_INTR) == 0)
    558       1.1   bouyer 			continue;
    559       1.1   bouyer 		crv = wdcintr(wdc_cp);
    560       1.1   bouyer 		if (crv == 0)
    561  1.21.2.3     yamt 			aprint_error("%s:%d: bogus intr\n",
    562  1.21.2.3     yamt 			    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), i);
    563       1.1   bouyer 		else
    564       1.1   bouyer 			rv = 1;
    565       1.1   bouyer 	}
    566       1.1   bouyer 	return rv;
    567       1.1   bouyer }
    568       1.1   bouyer 
    569       1.1   bouyer static void
    570       1.2  thorpej pdc20262_dma_start(void *v, int channel, int drive)
    571       1.1   bouyer {
    572       1.1   bouyer 	struct pciide_softc *sc = v;
    573       1.1   bouyer 	struct pciide_dma_maps *dma_maps =
    574       1.1   bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    575       1.1   bouyer 	int atapi;
    576       1.1   bouyer 
    577       1.1   bouyer 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
    578       1.1   bouyer 		atapi = (dma_maps->dma_flags & WDC_DMA_READ) ?
    579       1.1   bouyer 		    PDC262_ATAPI_LBA48_READ : PDC262_ATAPI_LBA48_WRITE;
    580       1.1   bouyer 		atapi |= dma_maps->dmamap_xfer->dm_mapsize >> 1;
    581       1.1   bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    582       1.1   bouyer 		    PDC262_ATAPI(channel), atapi);
    583       1.1   bouyer 	}
    584       1.1   bouyer 
    585       1.1   bouyer 	pciide_dma_start(v, channel, drive);
    586       1.1   bouyer }
    587       1.1   bouyer 
    588       1.2  thorpej static int
    589       1.2  thorpej pdc20262_dma_finish(void *v, int channel, int drive, int force)
    590       1.1   bouyer {
    591       1.1   bouyer 	struct pciide_softc *sc = v;
    592       1.1   bouyer 	struct pciide_dma_maps *dma_maps =
    593       1.1   bouyer 	    &sc->pciide_channels[channel].dma_maps[drive];
    594      1.15  thorpej 	struct ata_channel *chp;
    595       1.1   bouyer 	int atapi, error;
    596       1.1   bouyer 
    597       1.1   bouyer 	error = pciide_dma_finish(v, channel, drive, force);
    598       1.1   bouyer 
    599       1.1   bouyer 	if (dma_maps->dma_flags & WDC_DMA_LBA48) {
    600       1.1   bouyer 		chp = sc->wdc_chanarray[channel];
    601       1.1   bouyer 		atapi = 0;
    602       1.1   bouyer 		if (chp->ch_drive[0].drive_flags & DRIVE_ATAPI ||
    603       1.1   bouyer 		    chp->ch_drive[1].drive_flags & DRIVE_ATAPI) {
    604       1.1   bouyer 			if ((!(chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
    605       1.1   bouyer 			    (chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
    606       1.1   bouyer 			    !(chp->ch_drive[1].drive_flags & DRIVE_DMA)) &&
    607       1.1   bouyer 			    (!(chp->ch_drive[1].drive_flags & DRIVE_UDMA) ||
    608       1.1   bouyer 			    (chp->ch_drive[0].drive_flags & DRIVE_UDMA) ||
    609       1.1   bouyer 			    !(chp->ch_drive[0].drive_flags & DRIVE_DMA)))
    610       1.1   bouyer 				atapi = PDC262_ATAPI_UDMA;
    611       1.1   bouyer 		}
    612       1.1   bouyer 		bus_space_write_4(sc->sc_dma_iot, sc->sc_dma_ioh,
    613       1.1   bouyer 		    PDC262_ATAPI(channel), atapi);
    614       1.1   bouyer 	}
    615       1.1   bouyer 
    616       1.1   bouyer 	return error;
    617       1.1   bouyer }
    618