Home | History | Annotate | Line # | Download | only in pci
pdcsata.c revision 1.10
      1  1.10   dsainty /*	$NetBSD: pdcsata.c,v 1.10 2006/08/13 09:39:25 dsainty Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 2004, Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1    bouyer  *    must display the following acknowledgement:
     16   1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1    bouyer  *    derived from this software without specific prior written permission.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.3     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1    bouyer  */
     31   1.1    bouyer 
     32   1.9   xtraeme #include <sys/cdefs.h>
     33  1.10   dsainty __KERNEL_RCSID(0, "$NetBSD: pdcsata.c,v 1.10 2006/08/13 09:39:25 dsainty Exp $");
     34   1.9   xtraeme 
     35   1.1    bouyer #include <sys/types.h>
     36   1.1    bouyer #include <sys/malloc.h>
     37   1.1    bouyer #include <sys/param.h>
     38   1.1    bouyer #include <sys/systm.h>
     39   1.1    bouyer 
     40   1.1    bouyer #include <dev/pci/pcivar.h>
     41   1.1    bouyer #include <dev/pci/pcidevs.h>
     42   1.1    bouyer #include <dev/pci/pciidereg.h>
     43   1.1    bouyer #include <dev/pci/pciidevar.h>
     44   1.4  christos #include <dev/ata/atareg.h>
     45   1.4  christos #include <dev/ata/satavar.h>
     46   1.4  christos #include <dev/ata/satareg.h>
     47   1.1    bouyer 
     48   1.1    bouyer #define PDC203xx_NCHANNELS 4
     49   1.4  christos #define PDC40718_NCHANNELS 4
     50   1.6    bouyer #define PDC20575_NCHANNELS 3
     51   1.1    bouyer 
     52   1.1    bouyer #define PDC203xx_BAR_IDEREGS 0x1c /* BAR where the IDE registers are mapped */
     53   1.1    bouyer 
     54   1.7  christos #define PDC_CHANNELBASE(ch) 0x200 + ((ch) * 0x80)
     55   1.7  christos #define PDC_ERRMASK 0x00780700
     56   1.7  christos 
     57   1.1    bouyer static void pdcsata_chip_map(struct pciide_softc *, struct pci_attach_args *);
     58   1.1    bouyer static void pdc203xx_setup_channel(struct ata_channel *);
     59   1.1    bouyer static void pdc203xx_irqack(struct ata_channel *);
     60   1.1    bouyer static int  pdc203xx_dma_init(void *, int, int, void *, size_t, int);
     61   1.1    bouyer static void pdc203xx_dma_start(void *,int ,int);
     62   1.1    bouyer static int  pdc203xx_dma_finish(void *, int, int, int);
     63   1.7  christos static int  pdcsata_pci_intr(void *);
     64   1.7  christos static void pdcsata_do_reset(struct ata_channel *, int);
     65   1.1    bouyer 
     66   1.4  christos /* PDC205xx, PDC405xx and PDC407xx. but tested only pdc40718 */
     67   1.4  christos static void pdc205xx_drv_probe(struct ata_channel *);
     68   1.4  christos 
     69   1.1    bouyer static int  pdcsata_match(struct device *, struct cfdata *, void *);
     70   1.1    bouyer static void pdcsata_attach(struct device *, struct device *, void *);
     71   1.1    bouyer 
     72   1.1    bouyer CFATTACH_DECL(pdcsata, sizeof(struct pciide_softc),
     73   1.1    bouyer     pdcsata_match, pdcsata_attach, NULL, NULL);
     74   1.1    bouyer 
     75   1.1    bouyer static const struct pciide_product_desc pciide_pdcsata_products[] =  {
     76   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20318,
     77   1.1    bouyer 	  0,
     78   1.1    bouyer 	  "Promise PDC20318 SATA150 controller",
     79   1.1    bouyer 	  pdcsata_chip_map,
     80   1.1    bouyer 	},
     81   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20319,
     82   1.1    bouyer 	  0,
     83   1.1    bouyer 	  "Promise PDC20319 SATA150 controller",
     84   1.1    bouyer 	  pdcsata_chip_map,
     85   1.1    bouyer 	},
     86   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20371,
     87   1.1    bouyer 	  0,
     88   1.1    bouyer 	  "Promise PDC20371 SATA150 controller",
     89   1.1    bouyer 	  pdcsata_chip_map,
     90   1.1    bouyer 	},
     91   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20375,
     92   1.1    bouyer 	  0,
     93   1.1    bouyer 	  "Promise PDC20375 SATA150 controller",
     94   1.1    bouyer 	  pdcsata_chip_map,
     95   1.1    bouyer 	},
     96   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20376,
     97   1.1    bouyer 	  0,
     98   1.1    bouyer 	  "Promise PDC20376 SATA150 controller",
     99   1.1    bouyer 	  pdcsata_chip_map,
    100   1.1    bouyer 	},
    101   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20377,
    102   1.1    bouyer 	  0,
    103   1.1    bouyer 	  "Promise PDC20377 SATA150 controller",
    104   1.1    bouyer 	  pdcsata_chip_map,
    105   1.1    bouyer 	},
    106   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20378,
    107   1.1    bouyer 	  0,
    108   1.1    bouyer 	  "Promise PDC20378 SATA150 controller",
    109   1.1    bouyer 	  pdcsata_chip_map,
    110   1.1    bouyer 	},
    111   1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20379,
    112   1.1    bouyer 	  0,
    113   1.1    bouyer 	  "Promise PDC20379 SATA150 controller",
    114   1.1    bouyer 	  pdcsata_chip_map,
    115   1.1    bouyer 	},
    116   1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC40518,
    117   1.8   xtraeme 	  0,
    118   1.8   xtraeme 	  "Promise PDC40518 SATA 150 controller",
    119   1.8   xtraeme 	  pdcsata_chip_map,
    120   1.8   xtraeme 	},
    121   1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40718,
    122   1.4  christos 	  0,
    123   1.4  christos 	  "Promise PDC40718 SATA300 controller",
    124   1.4  christos 	  pdcsata_chip_map,
    125   1.4  christos 	},
    126   1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40719,
    127   1.4  christos 	  0,
    128   1.4  christos 	  "Promise PDC40719 SATA300 controller",
    129   1.4  christos 	  pdcsata_chip_map,
    130   1.4  christos 	},
    131   1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20571,
    132   1.6    bouyer 	  0,
    133   1.6    bouyer 	  "Promise PDC20571 SATA150 controller",
    134   1.6    bouyer 	  pdcsata_chip_map,
    135   1.6    bouyer 	},
    136   1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20575,
    137   1.6    bouyer 	  0,
    138   1.6    bouyer 	  "Promise PDC20575 SATA150 controller",
    139   1.6    bouyer 	  pdcsata_chip_map,
    140   1.6    bouyer 	},
    141   1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20579,
    142   1.6    bouyer 	  0,
    143   1.6    bouyer 	  "Promise PDC20579 SATA150 controller",
    144   1.6    bouyer 	  pdcsata_chip_map,
    145   1.6    bouyer 	},
    146  1.10   dsainty 	{ PCI_PRODUCT_PROMISE_PDC20771,
    147  1.10   dsainty 	  0,
    148  1.10   dsainty 	  "Promise PDC20771 SATA300 controller",
    149  1.10   dsainty 	  pdcsata_chip_map,
    150  1.10   dsainty 	},
    151   1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC20775,
    152   1.8   xtraeme 	  0,
    153   1.8   xtraeme 	  "Promise PDC20775 SATA300 controller",
    154   1.8   xtraeme 	  pdcsata_chip_map,
    155   1.8   xtraeme 	},
    156   1.1    bouyer 	{ 0,
    157   1.1    bouyer 	  0,
    158   1.1    bouyer 	  NULL,
    159   1.1    bouyer 	  NULL
    160   1.1    bouyer 	}
    161   1.1    bouyer };
    162   1.1    bouyer 
    163   1.1    bouyer static int
    164   1.1    bouyer pdcsata_match(struct device *parent, struct cfdata *match, void *aux)
    165   1.1    bouyer {
    166   1.1    bouyer 	struct pci_attach_args *pa = aux;
    167   1.1    bouyer 
    168   1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
    169   1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_pdcsata_products))
    170   1.1    bouyer 			return (2);
    171   1.1    bouyer 	}
    172   1.1    bouyer 	return (0);
    173   1.1    bouyer }
    174   1.1    bouyer 
    175   1.1    bouyer static void
    176   1.1    bouyer pdcsata_attach(struct device *parent, struct device *self, void *aux)
    177   1.1    bouyer {
    178   1.1    bouyer 	struct pci_attach_args *pa = aux;
    179   1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    180   1.1    bouyer 
    181   1.1    bouyer 	pciide_common_attach(sc, pa,
    182   1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_pdcsata_products));
    183   1.1    bouyer }
    184   1.1    bouyer 
    185   1.1    bouyer static void
    186   1.1    bouyer pdcsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    187   1.1    bouyer {
    188   1.1    bouyer 	struct pciide_channel *cp;
    189   1.1    bouyer 	struct ata_channel *wdc_cp;
    190   1.1    bouyer 	struct wdc_regs *wdr;
    191   1.1    bouyer 	int channel, i;
    192   1.1    bouyer 	bus_size_t dmasize;
    193   1.1    bouyer 	pci_intr_handle_t intrhandle;
    194   1.1    bouyer 	const char *intrstr;
    195   1.1    bouyer 
    196   1.1    bouyer 	/*
    197   1.1    bouyer 	 * Promise SATA controllers have 3 or 4 channels,
    198   1.1    bouyer 	 * the usual IDE registers are mapped in I/O space, with offsets.
    199   1.1    bouyer 	 */
    200   1.1    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
    201   1.1    bouyer 		aprint_error("%s: couldn't map interrupt\n",
    202   1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    203   1.1    bouyer 		return;
    204   1.1    bouyer 	}
    205   1.1    bouyer 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    206   1.7  christos 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    207   1.7  christos 	    intrhandle, IPL_BIO, pdcsata_pci_intr, sc);
    208   1.4  christos 
    209   1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    210   1.1    bouyer 		aprint_error("%s: couldn't establish native-PCI interrupt",
    211   1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    212   1.1    bouyer 		if (intrstr != NULL)
    213   1.1    bouyer 		    aprint_normal(" at %s", intrstr);
    214   1.1    bouyer 		aprint_normal("\n");
    215   1.1    bouyer 		return;
    216   1.1    bouyer 	}
    217   1.1    bouyer 	aprint_normal("%s: interrupting at %s\n",
    218   1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    219   1.1    bouyer 		intrstr ? intrstr : "unknown interrupt");
    220   1.3     perry 
    221   1.1    bouyer 	sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
    222   1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_dma_iot,
    223   1.1    bouyer 	    &sc->sc_dma_ioh, NULL, &dmasize) == 0);
    224   1.1    bouyer 	if (!sc->sc_dma_ok) {
    225   1.1    bouyer 		aprint_error("%s: couldn't map bus-master DMA registers\n",
    226   1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    227   1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    228   1.1    bouyer 		return;
    229   1.1    bouyer 	}
    230   1.1    bouyer 
    231   1.1    bouyer 	sc->sc_dmat = pa->pa_dmat;
    232   1.1    bouyer 
    233   1.1    bouyer 	if (pci_mapreg_map(pa, PDC203xx_BAR_IDEREGS,
    234   1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_ba5_st,
    235   1.1    bouyer 	    &sc->sc_ba5_sh, NULL, NULL) != 0) {
    236   1.1    bouyer 		aprint_error("%s: couldn't map IDE registers\n",
    237   1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    238   1.1    bouyer 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, dmasize);
    239   1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    240   1.1    bouyer 		return;
    241   1.1    bouyer 	}
    242   1.1    bouyer 
    243   1.1    bouyer 	aprint_normal("%s: bus-master DMA support present\n",
    244   1.1    bouyer 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    245   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    246   1.1    bouyer 	if (sc->sc_dma_ok) {
    247   1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    248   1.1    bouyer 	}
    249   1.2    bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    250   1.2    bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    251   1.2    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    252   1.1    bouyer 	sc->sc_wdcdev.irqack = pdc203xx_irqack;
    253   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    254   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    255   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    256   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_set_modes = pdc203xx_setup_channel;
    257   1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    258   1.4  christos 
    259   1.7  christos 	sc->sc_wdcdev.reset = pdcsata_do_reset;
    260   1.7  christos 
    261   1.4  christos 	switch (sc->sc_pp->ide_product) {
    262   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20318:
    263   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20319:
    264   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20371:
    265   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20375:
    266   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20376:
    267   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20377:
    268   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20378:
    269   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20379:
    270   1.4  christos 	default:
    271   1.4  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c, 0x00ff0033);
    272   1.4  christos 		sc->sc_wdcdev.sc_atac.atac_nchannels =
    273   1.4  christos 		    (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x48) & 0x02) ?
    274   1.4  christos 		    PDC203xx_NCHANNELS : 3;
    275   1.4  christos 
    276   1.4  christos 		break;
    277   1.4  christos 
    278   1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC40518:
    279   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40718:
    280   1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40719:
    281   1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20571:
    282   1.4  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
    283   1.4  christos 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC40718_NCHANNELS;
    284   1.4  christos 
    285   1.4  christos 		sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
    286   1.4  christos 
    287   1.4  christos 		break;
    288   1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20575:
    289   1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20579:
    290  1.10   dsainty 	case PCI_PRODUCT_PROMISE_PDC20771:
    291   1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC20775:
    292   1.6    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
    293   1.6    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC20575_NCHANNELS;
    294   1.6    bouyer 
    295   1.6    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
    296   1.6    bouyer 
    297   1.6    bouyer 		break;
    298   1.4  christos 	}
    299   1.4  christos 
    300   1.1    bouyer 	wdc_allocate_regs(&sc->sc_wdcdev);
    301   1.1    bouyer 
    302   1.1    bouyer 	sc->sc_wdcdev.dma_arg = sc;
    303   1.1    bouyer 	sc->sc_wdcdev.dma_init = pdc203xx_dma_init;
    304   1.1    bouyer 	sc->sc_wdcdev.dma_start = pdc203xx_dma_start;
    305   1.1    bouyer 	sc->sc_wdcdev.dma_finish = pdc203xx_dma_finish;
    306   1.1    bouyer 
    307   1.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    308   1.1    bouyer 	     channel++) {
    309   1.1    bouyer 		cp = &sc->pciide_channels[channel];
    310   1.1    bouyer 		sc->wdc_chanarray[channel] = &cp->ata_channel;
    311   1.1    bouyer 
    312   1.1    bouyer 		cp->ih = sc->sc_pci_ih;
    313   1.1    bouyer 		cp->name = NULL;
    314   1.1    bouyer 		cp->ata_channel.ch_channel = channel;
    315   1.1    bouyer 		cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    316   1.1    bouyer 		cp->ata_channel.ch_queue =
    317   1.1    bouyer 		    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    318   1.5    bouyer 		cp->ata_channel.ch_ndrive = 2;
    319   1.1    bouyer 		if (cp->ata_channel.ch_queue == NULL) {
    320   1.1    bouyer 			aprint_error("%s channel %d: "
    321   1.1    bouyer 			    "can't allocate memory for command queue\n",
    322   1.1    bouyer 			sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    323   1.1    bouyer 			goto next_channel;
    324   1.1    bouyer 		}
    325   1.1    bouyer 		wdc_cp = &cp->ata_channel;
    326   1.1    bouyer 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    327   1.1    bouyer 
    328   1.1    bouyer 		wdr->ctl_iot = sc->sc_ba5_st;
    329   1.1    bouyer 		wdr->cmd_iot = sc->sc_ba5_st;
    330   1.1    bouyer 
    331   1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    332   1.1    bouyer 		    0x0238 + (channel << 7), 1, &wdr->ctl_ioh) != 0) {
    333   1.1    bouyer 			aprint_error("%s: couldn't map channel %d ctl regs\n",
    334   1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    335   1.1    bouyer 			    channel);
    336   1.1    bouyer 			goto next_channel;
    337   1.1    bouyer 		}
    338   1.1    bouyer 		for (i = 0; i < WDC_NREG; i++) {
    339   1.1    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    340   1.1    bouyer 			    0x0200 + (i << 2) + (channel << 7), i == 0 ? 4 : 1,
    341   1.1    bouyer 			    &wdr->cmd_iohs[i]) != 0) {
    342   1.1    bouyer 				aprint_error("%s: couldn't map channel %d cmd "
    343   1.1    bouyer 				    "regs\n",
    344   1.1    bouyer 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    345   1.1    bouyer 				    channel);
    346   1.1    bouyer 				goto next_channel;
    347   1.1    bouyer 			}
    348   1.1    bouyer 		}
    349   1.1    bouyer 		wdc_init_shadow_regs(wdc_cp);
    350   1.1    bouyer 
    351   1.1    bouyer 		/*
    352   1.1    bouyer 		 * subregion de busmaster registers. They're spread all over
    353   1.1    bouyer 		 * the controller's register space :(. They are also 4 bytes
    354   1.1    bouyer 		 * sized, with some specific extentions in the extra bits.
    355   1.1    bouyer 		 * It also seems that the IDEDMA_CTL register isn't available.
    356   1.1    bouyer 		 */
    357   1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    358   1.1    bouyer 		    0x260 + (channel << 7), 1,
    359   1.1    bouyer 		    &cp->dma_iohs[IDEDMA_CMD]) != 0) {
    360   1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    361   1.1    bouyer 			    "registers\n",
    362   1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    363   1.1    bouyer 			goto next_channel;
    364   1.1    bouyer 		}
    365   1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    366   1.1    bouyer 		    0x244 + (channel << 7), 4,
    367   1.1    bouyer 		    &cp->dma_iohs[IDEDMA_TBL]) != 0) {
    368   1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    369   1.1    bouyer 			    "registers\n",
    370   1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    371   1.1    bouyer 			goto next_channel;
    372   1.1    bouyer 		}
    373   1.1    bouyer 
    374   1.1    bouyer 		wdcattach(wdc_cp);
    375   1.1    bouyer 		bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    376   1.1    bouyer 		    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    377   1.1    bouyer 			0) & ~0x00003f9f) | (channel + 1));
    378   1.1    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    379   1.1    bouyer 		    (channel + 1) << 2, 0x00000001);
    380   1.1    bouyer next_channel:
    381   1.1    bouyer 	continue;
    382   1.1    bouyer 	}
    383   1.1    bouyer 	return;
    384   1.1    bouyer }
    385   1.1    bouyer 
    386   1.1    bouyer static void
    387   1.1    bouyer pdc203xx_setup_channel(struct ata_channel *chp)
    388   1.1    bouyer {
    389   1.1    bouyer 	struct ata_drive_datas *drvp;
    390   1.1    bouyer 	int drive, s;
    391   1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    392   1.1    bouyer 
    393   1.1    bouyer 	pciide_channel_dma_setup(cp);
    394   1.1    bouyer 
    395   1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    396   1.1    bouyer 		drvp = &chp->ch_drive[drive];
    397   1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    398   1.1    bouyer 			continue;
    399   1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    400   1.1    bouyer 			s = splbio();
    401   1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    402   1.1    bouyer 			splx(s);
    403   1.1    bouyer 		}
    404   1.1    bouyer 	}
    405   1.1    bouyer }
    406   1.1    bouyer 
    407   1.1    bouyer static int
    408   1.7  christos pdcsata_pci_intr(void *arg)
    409   1.1    bouyer {
    410   1.1    bouyer 	struct pciide_softc *sc = arg;
    411   1.1    bouyer 	struct pciide_channel *cp;
    412   1.1    bouyer 	struct ata_channel *wdc_cp;
    413   1.3     perry 	int i, rv, crv;
    414   1.7  christos 	u_int32_t scr, status, chanbase;
    415   1.4  christos 
    416   1.4  christos 	rv = 0;
    417   1.4  christos 	scr = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40);
    418   1.7  christos 	if (scr == 0xffffffff) return(rv);
    419   1.4  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40, scr & 0x0000ffff);
    420   1.7  christos 	scr = scr & 0x0000ffff;
    421   1.7  christos 	if (!scr) return(rv);
    422   1.4  christos 
    423   1.4  christos 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    424   1.4  christos 		cp = &sc->pciide_channels[i];
    425   1.4  christos 		wdc_cp = &cp->ata_channel;
    426   1.4  christos 		if (scr & (1 << (i + 1))) {
    427   1.7  christos 			chanbase = PDC_CHANNELBASE(i) + 0x48;
    428   1.7  christos 			status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    429   1.7  christos 			if (status & PDC_ERRMASK) {
    430   1.7  christos 				chanbase = PDC_CHANNELBASE(i) + 0x60;
    431   1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    432   1.7  christos 				status |= 0x800;
    433   1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    434   1.7  christos 				status &= ~0x800;
    435   1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    436   1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    437   1.7  christos 				continue;
    438   1.7  christos 			}
    439   1.4  christos 			crv = wdcintr(wdc_cp);
    440   1.4  christos 			if (crv == 0) {
    441   1.4  christos 				printf("%s:%d: bogus intr (reg 0x%x)\n",
    442   1.4  christos 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    443   1.4  christos 				    i, scr);
    444   1.4  christos 			} else
    445   1.4  christos 				rv = 1;
    446   1.4  christos 		}
    447   1.4  christos 	}
    448   1.4  christos 	return rv;
    449   1.4  christos }
    450   1.4  christos 
    451   1.1    bouyer static void
    452   1.1    bouyer pdc203xx_irqack(struct ata_channel *chp)
    453   1.1    bouyer {
    454   1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    455   1.1    bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    456   1.1    bouyer 
    457   1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    458   1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    459   1.1    bouyer 		0) & ~0x00003f9f) | (cp->ata_channel.ch_channel + 1));
    460   1.1    bouyer 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    461   1.1    bouyer 	    (cp->ata_channel.ch_channel + 1) << 2, 0x00000001);
    462   1.1    bouyer }
    463   1.1    bouyer 
    464   1.1    bouyer static int
    465   1.1    bouyer pdc203xx_dma_init(void *v, int channel, int drive, void *databuf,
    466   1.1    bouyer     size_t datalen, int flags)
    467   1.1    bouyer {
    468   1.1    bouyer 	struct pciide_softc *sc = v;
    469   1.1    bouyer 
    470   1.1    bouyer 	return pciide_dma_dmamap_setup(sc, channel, drive,
    471   1.1    bouyer 	    databuf, datalen, flags);
    472   1.1    bouyer }
    473   1.1    bouyer 
    474   1.1    bouyer static void
    475   1.1    bouyer pdc203xx_dma_start(void *v, int channel, int drive)
    476   1.1    bouyer {
    477   1.1    bouyer 	struct pciide_softc *sc = v;
    478   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    479   1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    480   1.1    bouyer 
    481   1.1    bouyer 	/* Write table addr */
    482   1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    483   1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    484   1.1    bouyer 	/* start DMA engine */
    485   1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    486   1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    487   1.1    bouyer 	    0) & ~0xc0) | ((dma_maps->dma_flags & WDC_DMA_READ) ? 0x80 : 0xc0));
    488   1.1    bouyer }
    489   1.1    bouyer 
    490   1.1    bouyer static int
    491   1.1    bouyer pdc203xx_dma_finish(void *v, int channel, int drive, int force)
    492   1.1    bouyer {
    493   1.1    bouyer 	struct pciide_softc *sc = v;
    494   1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    495   1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    496   1.1    bouyer 
    497   1.1    bouyer 	/* stop DMA channel */
    498   1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    499   1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    500   1.1    bouyer 	    0) & ~0x80));
    501   1.1    bouyer 
    502   1.1    bouyer 	/* Unload the map of the data buffer */
    503   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    504   1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    505   1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    506   1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    507   1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    508   1.1    bouyer 
    509   1.1    bouyer 	return 0;
    510   1.1    bouyer }
    511   1.4  christos 
    512   1.4  christos #define	PDC205_REGADDR(base,ch)	((base)+((ch)<<8))
    513   1.4  christos #define	PDC205_SSTATUS(ch)	PDC205_REGADDR(0x400,ch)
    514   1.4  christos #define	PDC205_SERROR(ch)	PDC205_REGADDR(0x404,ch)
    515   1.4  christos #define	PDC205_SCONTROL(ch)	PDC205_REGADDR(0x408,ch)
    516   1.4  christos #define	PDC205_MULTIPLIER(ch)	PDC205_REGADDR(0x4e8,ch)
    517   1.4  christos 
    518   1.4  christos 
    519   1.4  christos #define	SCONTROL_WRITE(sc,channel,scontrol)	\
    520   1.4  christos 	bus_space_write_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh,	\
    521   1.4  christos 	PDC205_SCONTROL(channel), scontrol)
    522   1.4  christos 
    523   1.4  christos #define	SSTATUS_READ(sc,channel)	\
    524   1.4  christos 	bus_space_read_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh,	\
    525   1.4  christos 	PDC205_SSTATUS(channel))
    526   1.4  christos 
    527   1.4  christos 
    528   1.4  christos 
    529   1.4  christos static void
    530   1.7  christos pdcsata_do_reset(struct ata_channel *chp, int poll)
    531   1.4  christos {
    532   1.4  christos 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    533   1.7  christos 	int reset, status, i, chanbase;
    534   1.7  christos 
    535   1.7  christos 	/* reset SATA */
    536   1.7  christos 	reset = (1 << 11);
    537   1.7  christos 	chanbase = PDC_CHANNELBASE(chp->ch_channel) + 0x60;
    538   1.7  christos 	for (i = 0; i < 11;i ++) {
    539   1.7  christos 		status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    540   1.7  christos 		if (status & reset) break;
    541   1.7  christos 		delay(100);
    542   1.7  christos 		status |= reset;
    543   1.7  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    544   1.7  christos 	}
    545   1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    546   1.7  christos 	status &= ~reset;
    547   1.7  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    548   1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    549   1.4  christos 
    550   1.4  christos 	wdc_do_reset(chp, poll);
    551   1.4  christos 
    552   1.4  christos }
    553   1.4  christos 
    554   1.4  christos static void
    555   1.4  christos pdc205xx_drv_probe(struct ata_channel *chp)
    556   1.4  christos {
    557   1.4  christos 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    558   1.4  christos 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    559   1.4  christos 	u_int32_t scontrol, sstatus;
    560   1.4  christos 	u_int16_t scnt, sn, cl, ch;
    561   1.4  christos 	int i, s;
    562   1.4  christos 
    563   1.4  christos 	/* XXX This should be done by other code. */
    564   1.4  christos 	for (i = 0; i < 2; i++) {
    565   1.4  christos 		chp->ch_drive[i].chnl_softc = chp;
    566   1.4  christos 		chp->ch_drive[i].drive = i;
    567   1.4  christos 	}
    568   1.4  christos 
    569   1.4  christos 	SCONTROL_WRITE(sc, chp->ch_channel, 0);
    570   1.4  christos 	delay(50*1000);
    571   1.4  christos 
    572   1.4  christos 	scontrol = SControl_DET_INIT | SControl_SPD_ANY | SControl_IPM_NONE;
    573   1.4  christos 	SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
    574   1.4  christos 	delay(50*1000);
    575   1.4  christos 
    576   1.4  christos 	scontrol &= ~SControl_DET_INIT;
    577   1.4  christos 	SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
    578   1.4  christos 	delay(50*1000);
    579   1.4  christos 
    580   1.4  christos 	sstatus = SSTATUS_READ(sc,chp->ch_channel);
    581   1.4  christos 
    582   1.4  christos 	switch (sstatus & SStatus_DET_mask) {
    583   1.4  christos 	case SStatus_DET_NODEV:
    584   1.4  christos 		/* No Device; be silent.  */
    585   1.4  christos 		break;
    586   1.4  christos 
    587   1.4  christos 	case SStatus_DET_DEV_NE:
    588   1.4  christos 		aprint_error("%s: port %d: device connected, but "
    589   1.4  christos 		    "communication not established\n",
    590   1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    591   1.4  christos 		break;
    592   1.4  christos 
    593   1.4  christos 	case SStatus_DET_OFFLINE:
    594   1.4  christos 		aprint_error("%s: port %d: PHY offline\n",
    595   1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    596   1.4  christos 		break;
    597   1.4  christos 
    598   1.4  christos 	case SStatus_DET_DEV:
    599   1.4  christos 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    600   1.4  christos 		    WDSD_IBM);
    601   1.4  christos 		delay(10);	/* 400ns delay */
    602   1.4  christos 		scnt = bus_space_read_2(wdr->cmd_iot,
    603   1.4  christos 		    wdr->cmd_iohs[wd_seccnt], 0);
    604   1.4  christos 		sn = bus_space_read_2(wdr->cmd_iot,
    605   1.4  christos 		    wdr->cmd_iohs[wd_sector], 0);
    606   1.4  christos 		cl = bus_space_read_2(wdr->cmd_iot,
    607   1.4  christos 		    wdr->cmd_iohs[wd_cyl_lo], 0);
    608   1.4  christos 		ch = bus_space_read_2(wdr->cmd_iot,
    609   1.4  christos 		    wdr->cmd_iohs[wd_cyl_hi], 0);
    610   1.4  christos #if 0
    611   1.4  christos 		printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
    612   1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    613   1.4  christos 		    scnt, sn, cl, ch);
    614   1.4  christos #endif
    615   1.4  christos 		/*
    616   1.4  christos 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    617   1.4  christos 		 * cases we get wrong values here, so ignore it.
    618   1.4  christos 		 */
    619   1.4  christos 		s = splbio();
    620   1.4  christos 		if (cl == 0x14 && ch == 0xeb)
    621   1.4  christos 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    622   1.4  christos 		else
    623   1.4  christos 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    624   1.4  christos 		splx(s);
    625   1.4  christos #if 0
    626   1.4  christos 		aprint_normal("%s: port %d: device present, speed: %s\n",
    627   1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    628   1.4  christos 		    sata_speed(sstatus));
    629   1.4  christos #endif
    630   1.4  christos 		break;
    631   1.4  christos 
    632   1.4  christos 	default:
    633   1.4  christos 		aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
    634   1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    635   1.4  christos 		    sstatus);
    636   1.4  christos 	}
    637   1.4  christos }
    638