Home | History | Annotate | Line # | Download | only in pci
pdcsata.c revision 1.27.18.1
      1  1.27.18.1  jdolecek /*	$NetBSD: pdcsata.c,v 1.27.18.1 2017/04/10 22:57:03 jdolecek Exp $	*/
      2        1.1    bouyer 
      3        1.1    bouyer /*
      4        1.1    bouyer  * Copyright (c) 2004, Manuel Bouyer.
      5        1.1    bouyer  *
      6        1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7        1.1    bouyer  * modification, are permitted provided that the following conditions
      8        1.1    bouyer  * are met:
      9        1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10        1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11        1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13        1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14        1.1    bouyer  *
     15        1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16        1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17        1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18        1.3     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19        1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20        1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21        1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22        1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23        1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24        1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25        1.1    bouyer  */
     26        1.1    bouyer 
     27        1.9   xtraeme #include <sys/cdefs.h>
     28  1.27.18.1  jdolecek __KERNEL_RCSID(0, "$NetBSD: pdcsata.c,v 1.27.18.1 2017/04/10 22:57:03 jdolecek Exp $");
     29        1.9   xtraeme 
     30        1.1    bouyer #include <sys/types.h>
     31        1.1    bouyer #include <sys/param.h>
     32        1.1    bouyer #include <sys/systm.h>
     33        1.1    bouyer 
     34        1.1    bouyer #include <dev/pci/pcivar.h>
     35        1.1    bouyer #include <dev/pci/pcidevs.h>
     36        1.1    bouyer #include <dev/pci/pciidereg.h>
     37        1.1    bouyer #include <dev/pci/pciidevar.h>
     38        1.4  christos #include <dev/ata/atareg.h>
     39        1.4  christos #include <dev/ata/satavar.h>
     40        1.4  christos #include <dev/ata/satareg.h>
     41        1.1    bouyer 
     42       1.13    bouyer #define PDC203xx_SATA_NCHANNELS 4
     43       1.13    bouyer #define PDC203xx_COMBO_NCHANNELS 3
     44       1.13    bouyer #define PDC40718_SATA_NCHANNELS 4
     45       1.13    bouyer #define PDC20575_COMBO_NCHANNELS 3
     46        1.1    bouyer 
     47        1.1    bouyer #define PDC203xx_BAR_IDEREGS 0x1c /* BAR where the IDE registers are mapped */
     48        1.1    bouyer 
     49        1.7  christos #define PDC_CHANNELBASE(ch) 0x200 + ((ch) * 0x80)
     50        1.7  christos #define PDC_ERRMASK 0x00780700
     51        1.7  christos 
     52       1.13    bouyer #define	PDC205_REGADDR(base,ch)	((base)+((ch)<<8))
     53       1.13    bouyer #define	PDC205_SSTATUS(ch)	PDC205_REGADDR(0x400,ch)
     54       1.13    bouyer #define	PDC205_SERROR(ch)	PDC205_REGADDR(0x404,ch)
     55       1.13    bouyer #define	PDC205_SCONTROL(ch)	PDC205_REGADDR(0x408,ch)
     56       1.13    bouyer #define	PDC205_MULTIPLIER(ch)	PDC205_REGADDR(0x4e8,ch)
     57       1.13    bouyer 
     58       1.20    dyoung static void pdcsata_chip_map(struct pciide_softc *,
     59       1.20    dyoung     const struct pci_attach_args *);
     60        1.1    bouyer static void pdc203xx_setup_channel(struct ata_channel *);
     61        1.1    bouyer static void pdc203xx_irqack(struct ata_channel *);
     62        1.1    bouyer static int  pdc203xx_dma_init(void *, int, int, void *, size_t, int);
     63        1.1    bouyer static void pdc203xx_dma_start(void *,int ,int);
     64        1.1    bouyer static int  pdc203xx_dma_finish(void *, int, int, int);
     65       1.13    bouyer static void pdc203xx_combo_probe(struct ata_channel *);
     66        1.7  christos static int  pdcsata_pci_intr(void *);
     67        1.7  christos static void pdcsata_do_reset(struct ata_channel *, int);
     68        1.1    bouyer 
     69       1.16      cube static int  pdcsata_match(device_t, cfdata_t, void *);
     70       1.16      cube static void pdcsata_attach(device_t, device_t, void *);
     71        1.1    bouyer 
     72       1.16      cube CFATTACH_DECL_NEW(pdcsata, sizeof(struct pciide_softc),
     73       1.26  jakllsch     pdcsata_match, pdcsata_attach, pciide_detach, NULL);
     74        1.1    bouyer 
     75        1.1    bouyer static const struct pciide_product_desc pciide_pdcsata_products[] =  {
     76        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20318,
     77        1.1    bouyer 	  0,
     78        1.1    bouyer 	  "Promise PDC20318 SATA150 controller",
     79        1.1    bouyer 	  pdcsata_chip_map,
     80        1.1    bouyer 	},
     81        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20319,
     82        1.1    bouyer 	  0,
     83        1.1    bouyer 	  "Promise PDC20319 SATA150 controller",
     84        1.1    bouyer 	  pdcsata_chip_map,
     85        1.1    bouyer 	},
     86        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20371,
     87        1.1    bouyer 	  0,
     88        1.1    bouyer 	  "Promise PDC20371 SATA150 controller",
     89        1.1    bouyer 	  pdcsata_chip_map,
     90        1.1    bouyer 	},
     91        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20375,
     92        1.1    bouyer 	  0,
     93        1.1    bouyer 	  "Promise PDC20375 SATA150 controller",
     94        1.1    bouyer 	  pdcsata_chip_map,
     95        1.1    bouyer 	},
     96        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20376,
     97        1.1    bouyer 	  0,
     98        1.1    bouyer 	  "Promise PDC20376 SATA150 controller",
     99        1.1    bouyer 	  pdcsata_chip_map,
    100        1.1    bouyer 	},
    101        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20377,
    102        1.1    bouyer 	  0,
    103        1.1    bouyer 	  "Promise PDC20377 SATA150 controller",
    104        1.1    bouyer 	  pdcsata_chip_map,
    105        1.1    bouyer 	},
    106        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20378,
    107        1.1    bouyer 	  0,
    108        1.1    bouyer 	  "Promise PDC20378 SATA150 controller",
    109        1.1    bouyer 	  pdcsata_chip_map,
    110        1.1    bouyer 	},
    111        1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20379,
    112        1.1    bouyer 	  0,
    113        1.1    bouyer 	  "Promise PDC20379 SATA150 controller",
    114        1.1    bouyer 	  pdcsata_chip_map,
    115        1.1    bouyer 	},
    116        1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC40518,
    117        1.8   xtraeme 	  0,
    118       1.11   xtraeme 	  "Promise PDC40518 SATA150 controller",
    119       1.11   xtraeme 	  pdcsata_chip_map,
    120       1.11   xtraeme 	},
    121       1.11   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC40519,
    122       1.11   xtraeme 	  0,
    123       1.11   xtraeme 	  "Promise PDC40519 SATA 150 controller",
    124        1.8   xtraeme 	  pdcsata_chip_map,
    125        1.8   xtraeme 	},
    126        1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40718,
    127        1.4  christos 	  0,
    128        1.4  christos 	  "Promise PDC40718 SATA300 controller",
    129        1.4  christos 	  pdcsata_chip_map,
    130        1.4  christos 	},
    131        1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40719,
    132        1.4  christos 	  0,
    133        1.4  christos 	  "Promise PDC40719 SATA300 controller",
    134        1.4  christos 	  pdcsata_chip_map,
    135        1.4  christos 	},
    136       1.11   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC40779,
    137       1.11   xtraeme 	  0,
    138       1.11   xtraeme 	  "Promise PDC40779 SATA300 controller",
    139       1.11   xtraeme 	  pdcsata_chip_map,
    140       1.11   xtraeme 	},
    141        1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20571,
    142        1.6    bouyer 	  0,
    143        1.6    bouyer 	  "Promise PDC20571 SATA150 controller",
    144        1.6    bouyer 	  pdcsata_chip_map,
    145        1.6    bouyer 	},
    146        1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20575,
    147        1.6    bouyer 	  0,
    148        1.6    bouyer 	  "Promise PDC20575 SATA150 controller",
    149        1.6    bouyer 	  pdcsata_chip_map,
    150        1.6    bouyer 	},
    151        1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20579,
    152        1.6    bouyer 	  0,
    153        1.6    bouyer 	  "Promise PDC20579 SATA150 controller",
    154        1.6    bouyer 	  pdcsata_chip_map,
    155        1.6    bouyer 	},
    156       1.10   dsainty 	{ PCI_PRODUCT_PROMISE_PDC20771,
    157       1.10   dsainty 	  0,
    158       1.10   dsainty 	  "Promise PDC20771 SATA300 controller",
    159       1.10   dsainty 	  pdcsata_chip_map,
    160       1.10   dsainty 	},
    161        1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC20775,
    162        1.8   xtraeme 	  0,
    163        1.8   xtraeme 	  "Promise PDC20775 SATA300 controller",
    164        1.8   xtraeme 	  pdcsata_chip_map,
    165        1.8   xtraeme 	},
    166       1.13    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20617,
    167       1.13    bouyer 	  0,
    168       1.13    bouyer 	  "Promise PDC2020617 Ultra/133 controller",
    169       1.13    bouyer 	  pdcsata_chip_map,
    170       1.13    bouyer 	},
    171       1.13    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20618,
    172       1.13    bouyer 	  0,
    173       1.13    bouyer 	  "Promise PDC20618 Ultra/133 controller",
    174       1.13    bouyer 	  pdcsata_chip_map,
    175       1.13    bouyer 	},
    176       1.13    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20619,
    177       1.13    bouyer 	  0,
    178       1.13    bouyer 	  "Promise PDC20619 Ultra/133 controller",
    179       1.13    bouyer 	  pdcsata_chip_map,
    180       1.13    bouyer 	},
    181       1.13    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20620,
    182       1.13    bouyer 	  0,
    183       1.13    bouyer 	  "Promise PDC20620 Ultra/133 controller",
    184       1.13    bouyer 	  pdcsata_chip_map,
    185       1.13    bouyer 	},
    186       1.13    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20621,
    187       1.13    bouyer 	  0,
    188       1.13    bouyer 	  "Promise PDC20621 Ultra/133 controller",
    189       1.13    bouyer 	  pdcsata_chip_map,
    190       1.13    bouyer 	},
    191        1.1    bouyer 	{ 0,
    192        1.1    bouyer 	  0,
    193        1.1    bouyer 	  NULL,
    194        1.1    bouyer 	  NULL
    195        1.1    bouyer 	}
    196        1.1    bouyer };
    197        1.1    bouyer 
    198        1.1    bouyer static int
    199       1.16      cube pdcsata_match(device_t parent, cfdata_t match, void *aux)
    200        1.1    bouyer {
    201        1.1    bouyer 	struct pci_attach_args *pa = aux;
    202        1.1    bouyer 
    203        1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
    204        1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_pdcsata_products))
    205        1.1    bouyer 			return (2);
    206        1.1    bouyer 	}
    207        1.1    bouyer 	return (0);
    208        1.1    bouyer }
    209        1.1    bouyer 
    210        1.1    bouyer static void
    211       1.16      cube pdcsata_attach(device_t parent, device_t self, void *aux)
    212        1.1    bouyer {
    213        1.1    bouyer 	struct pci_attach_args *pa = aux;
    214       1.16      cube 	struct pciide_softc *sc = device_private(self);
    215       1.16      cube 
    216       1.16      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    217        1.1    bouyer 
    218        1.1    bouyer 	pciide_common_attach(sc, pa,
    219        1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_pdcsata_products));
    220        1.1    bouyer }
    221        1.1    bouyer 
    222        1.1    bouyer static void
    223       1.20    dyoung pdcsata_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
    224        1.1    bouyer {
    225        1.1    bouyer 	struct pciide_channel *cp;
    226        1.1    bouyer 	struct ata_channel *wdc_cp;
    227        1.1    bouyer 	struct wdc_regs *wdr;
    228        1.1    bouyer 	int channel, i;
    229        1.1    bouyer 	pci_intr_handle_t intrhandle;
    230        1.1    bouyer 	const char *intrstr;
    231       1.27  christos 	char intrbuf[PCI_INTRSTR_LEN];
    232        1.1    bouyer 
    233        1.1    bouyer 	/*
    234        1.1    bouyer 	 * Promise SATA controllers have 3 or 4 channels,
    235        1.1    bouyer 	 * the usual IDE registers are mapped in I/O space, with offsets.
    236        1.1    bouyer 	 */
    237        1.1    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
    238       1.16      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    239       1.16      cube 		    "couldn't map interrupt\n");
    240        1.1    bouyer 		return;
    241        1.1    bouyer 	}
    242       1.27  christos 	intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
    243        1.7  christos 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    244        1.7  christos 	    intrhandle, IPL_BIO, pdcsata_pci_intr, sc);
    245        1.4  christos 
    246        1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    247       1.16      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    248       1.16      cube 		    "couldn't establish native-PCI interrupt");
    249        1.1    bouyer 		if (intrstr != NULL)
    250       1.18     njoly 		    aprint_error(" at %s", intrstr);
    251       1.18     njoly 		aprint_error("\n");
    252        1.1    bouyer 		return;
    253        1.1    bouyer 	}
    254       1.16      cube 	aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    255       1.16      cube 	    "interrupting at %s\n",
    256       1.16      cube 	    intrstr ? intrstr : "unknown interrupt");
    257        1.3     perry 
    258        1.1    bouyer 	sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
    259        1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_dma_iot,
    260       1.19  jakllsch 	    &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios) == 0);
    261        1.1    bouyer 	if (!sc->sc_dma_ok) {
    262       1.16      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    263       1.16      cube 		    "couldn't map bus-master DMA registers\n");
    264        1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    265        1.1    bouyer 		return;
    266        1.1    bouyer 	}
    267        1.1    bouyer 
    268        1.1    bouyer 	sc->sc_dmat = pa->pa_dmat;
    269        1.1    bouyer 
    270        1.1    bouyer 	if (pci_mapreg_map(pa, PDC203xx_BAR_IDEREGS,
    271        1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_ba5_st,
    272       1.19  jakllsch 	    &sc->sc_ba5_sh, NULL, &sc->sc_ba5_ss) != 0) {
    273       1.16      cube 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    274       1.16      cube 		    "couldn't map IDE registers\n");
    275       1.19  jakllsch 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
    276        1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    277        1.1    bouyer 		return;
    278        1.1    bouyer 	}
    279        1.1    bouyer 
    280       1.16      cube 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    281       1.16      cube 	    "bus-master DMA support present\n");
    282        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    283        1.1    bouyer 	if (sc->sc_dma_ok) {
    284        1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    285        1.1    bouyer 	}
    286        1.2    bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    287        1.2    bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    288        1.2    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    289        1.1    bouyer 	sc->sc_wdcdev.irqack = pdc203xx_irqack;
    290        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    291        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    292        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    293        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_set_modes = pdc203xx_setup_channel;
    294        1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    295       1.25    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    296        1.4  christos 
    297        1.7  christos 	sc->sc_wdcdev.reset = pdcsata_do_reset;
    298        1.7  christos 
    299        1.4  christos 	switch (sc->sc_pp->ide_product) {
    300        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20318:
    301        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20319:
    302       1.13    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c,
    303       1.13    bouyer 		    0x00ff0033);
    304       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    305       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC203xx_SATA_NCHANNELS;
    306       1.25    bouyer 		sc->sc_wdcdev.wdc_maxdrives = 1;
    307       1.13    bouyer 		break;
    308        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20371:
    309        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20375:
    310        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20376:
    311        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20377:
    312        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20378:
    313        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20379:
    314       1.13    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c,
    315       1.13    bouyer 		    0x00ff0033);
    316       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = pdc203xx_combo_probe;
    317       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC203xx_COMBO_NCHANNELS;
    318        1.4  christos 		break;
    319        1.4  christos 
    320        1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC40518:
    321       1.11   xtraeme 	case PCI_PRODUCT_PROMISE_PDC40519:
    322        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40718:
    323        1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40719:
    324       1.11   xtraeme 	case PCI_PRODUCT_PROMISE_PDC40779:
    325       1.13    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60,
    326       1.13    bouyer 		    0x00ff00ff);
    327       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC40718_SATA_NCHANNELS;
    328       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
    329       1.25    bouyer 		sc->sc_wdcdev.wdc_maxdrives = 1;
    330       1.13    bouyer 		break;
    331       1.13    bouyer 
    332        1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20571:
    333        1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20575:
    334        1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20579:
    335       1.10   dsainty 	case PCI_PRODUCT_PROMISE_PDC20771:
    336        1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC20775:
    337       1.13    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60,
    338       1.13    bouyer 		    0x00ff00ff);
    339       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC20575_COMBO_NCHANNELS;
    340       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = pdc203xx_combo_probe;
    341       1.13    bouyer 		break;
    342        1.6    bouyer 
    343       1.13    bouyer 	case PCI_PRODUCT_PROMISE_PDC20617:
    344       1.13    bouyer 	case PCI_PRODUCT_PROMISE_PDC20618:
    345       1.13    bouyer 	case PCI_PRODUCT_PROMISE_PDC20619:
    346       1.13    bouyer 	case PCI_PRODUCT_PROMISE_PDC20620:
    347       1.13    bouyer 	case PCI_PRODUCT_PROMISE_PDC20621:
    348       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels =
    349       1.13    bouyer 		    ((bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    350       1.13    bouyer 			0x48) & 0x01) ? 1 : 0) +
    351       1.13    bouyer 		    ((bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    352       1.13    bouyer 			0x48) & 0x02) ? 1 : 0) +
    353       1.13    bouyer 		    2;
    354       1.13    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = wdc_drvprobe;
    355        1.6    bouyer 
    356       1.13    bouyer 	default:
    357       1.13    bouyer 		aprint_error("unknown promise product 0x%x\n",
    358       1.13    bouyer 		    sc->sc_pp->ide_product);
    359        1.4  christos 	}
    360        1.4  christos 
    361        1.1    bouyer 	wdc_allocate_regs(&sc->sc_wdcdev);
    362        1.1    bouyer 
    363        1.1    bouyer 	sc->sc_wdcdev.dma_arg = sc;
    364        1.1    bouyer 	sc->sc_wdcdev.dma_init = pdc203xx_dma_init;
    365        1.1    bouyer 	sc->sc_wdcdev.dma_start = pdc203xx_dma_start;
    366        1.1    bouyer 	sc->sc_wdcdev.dma_finish = pdc203xx_dma_finish;
    367        1.1    bouyer 
    368        1.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    369        1.1    bouyer 	     channel++) {
    370        1.1    bouyer 		cp = &sc->pciide_channels[channel];
    371        1.1    bouyer 		sc->wdc_chanarray[channel] = &cp->ata_channel;
    372        1.1    bouyer 
    373        1.1    bouyer 		cp->ih = sc->sc_pci_ih;
    374        1.1    bouyer 		cp->name = NULL;
    375        1.1    bouyer 		cp->ata_channel.ch_channel = channel;
    376        1.1    bouyer 		cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    377  1.27.18.1  jdolecek 		cp->ata_channel.ch_queue = ata_queue_alloc(1);
    378        1.1    bouyer 		if (cp->ata_channel.ch_queue == NULL) {
    379        1.1    bouyer 			aprint_error("%s channel %d: "
    380        1.1    bouyer 			    "can't allocate memory for command queue\n",
    381       1.16      cube 			    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    382       1.16      cube 			    channel);
    383        1.1    bouyer 			goto next_channel;
    384        1.1    bouyer 		}
    385        1.1    bouyer 		wdc_cp = &cp->ata_channel;
    386        1.1    bouyer 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    387        1.1    bouyer 
    388        1.1    bouyer 		wdr->ctl_iot = sc->sc_ba5_st;
    389        1.1    bouyer 		wdr->cmd_iot = sc->sc_ba5_st;
    390        1.1    bouyer 
    391        1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    392        1.1    bouyer 		    0x0238 + (channel << 7), 1, &wdr->ctl_ioh) != 0) {
    393       1.16      cube 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    394       1.16      cube 			    "couldn't map channel %d ctl regs\n", channel);
    395        1.1    bouyer 			goto next_channel;
    396        1.1    bouyer 		}
    397        1.1    bouyer 		for (i = 0; i < WDC_NREG; i++) {
    398        1.1    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    399        1.1    bouyer 			    0x0200 + (i << 2) + (channel << 7), i == 0 ? 4 : 1,
    400        1.1    bouyer 			    &wdr->cmd_iohs[i]) != 0) {
    401       1.16      cube 				aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
    402       1.16      cube 				    "couldn't map channel %d cmd regs\n",
    403        1.1    bouyer 				    channel);
    404        1.1    bouyer 				goto next_channel;
    405        1.1    bouyer 			}
    406        1.1    bouyer 		}
    407        1.1    bouyer 		wdc_init_shadow_regs(wdc_cp);
    408        1.1    bouyer 
    409        1.1    bouyer 		/*
    410        1.1    bouyer 		 * subregion de busmaster registers. They're spread all over
    411        1.1    bouyer 		 * the controller's register space :(. They are also 4 bytes
    412        1.1    bouyer 		 * sized, with some specific extentions in the extra bits.
    413        1.1    bouyer 		 * It also seems that the IDEDMA_CTL register isn't available.
    414        1.1    bouyer 		 */
    415        1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    416        1.1    bouyer 		    0x260 + (channel << 7), 1,
    417        1.1    bouyer 		    &cp->dma_iohs[IDEDMA_CMD]) != 0) {
    418        1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    419        1.1    bouyer 			    "registers\n",
    420       1.16      cube 			    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    421       1.16      cube 			    channel);
    422        1.1    bouyer 			goto next_channel;
    423        1.1    bouyer 		}
    424        1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    425        1.1    bouyer 		    0x244 + (channel << 7), 4,
    426        1.1    bouyer 		    &cp->dma_iohs[IDEDMA_TBL]) != 0) {
    427        1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    428        1.1    bouyer 			    "registers\n",
    429       1.16      cube 			    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
    430       1.16      cube 			    channel);
    431        1.1    bouyer 			goto next_channel;
    432        1.1    bouyer 		}
    433        1.1    bouyer 
    434       1.13    bouyer 		/* subregion the SATA registers */
    435       1.13    bouyer 		if (sc->sc_wdcdev.sc_atac.atac_probe == wdc_sataprobe ||
    436       1.13    bouyer 		    (sc->sc_wdcdev.sc_atac.atac_probe == pdc203xx_combo_probe
    437       1.13    bouyer 		    && channel < 2)) {
    438       1.13    bouyer 			wdr->sata_iot = sc->sc_ba5_st;
    439       1.13    bouyer 			wdr->sata_baseioh = sc->sc_ba5_sh;
    440       1.13    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    441       1.13    bouyer 			    PDC205_SSTATUS(channel), 1,
    442       1.13    bouyer 			    &wdr->sata_status) != 0) {
    443       1.16      cube 				aprint_error_dev(
    444       1.16      cube 				    sc->sc_wdcdev.sc_atac.atac_dev,
    445       1.16      cube 				    "couldn't map channel %d "
    446       1.16      cube 				    "sata_status regs\n", channel);
    447       1.13    bouyer 				goto next_channel;
    448       1.13    bouyer 			}
    449       1.13    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    450       1.13    bouyer 			    PDC205_SERROR(channel), 1, &wdr->sata_error) != 0) {
    451       1.16      cube 				aprint_error_dev(
    452       1.16      cube 				    sc->sc_wdcdev.sc_atac.atac_dev,
    453       1.16      cube 				    "couldn't map channel %d "
    454       1.16      cube 				    "sata_error regs\n", channel);
    455       1.13    bouyer 				goto next_channel;
    456       1.13    bouyer 			}
    457       1.13    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    458       1.13    bouyer 			    PDC205_SCONTROL(channel), 1,
    459       1.13    bouyer 			    &wdr->sata_control) != 0) {
    460       1.16      cube 				aprint_error_dev(
    461       1.16      cube 				    sc->sc_wdcdev.sc_atac.atac_dev,
    462       1.16      cube 				    "couldn't map channel %d "
    463       1.16      cube 				    "sata_control regs\n", channel);
    464       1.13    bouyer 				goto next_channel;
    465       1.13    bouyer 			}
    466       1.13    bouyer 		}
    467       1.13    bouyer 
    468        1.1    bouyer 		wdcattach(wdc_cp);
    469        1.1    bouyer 		bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    470        1.1    bouyer 		    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    471        1.1    bouyer 			0) & ~0x00003f9f) | (channel + 1));
    472        1.1    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    473        1.1    bouyer 		    (channel + 1) << 2, 0x00000001);
    474        1.1    bouyer next_channel:
    475        1.1    bouyer 	continue;
    476        1.1    bouyer 	}
    477        1.1    bouyer 	return;
    478        1.1    bouyer }
    479        1.1    bouyer 
    480        1.1    bouyer static void
    481       1.13    bouyer pdc203xx_combo_probe(struct ata_channel *chp)
    482       1.13    bouyer {
    483       1.13    bouyer 	if (chp->ch_channel < 2)
    484       1.13    bouyer 		wdc_sataprobe(chp);
    485       1.13    bouyer 	else
    486       1.13    bouyer 		wdc_drvprobe(chp);
    487       1.13    bouyer }
    488       1.13    bouyer 
    489       1.13    bouyer static void
    490        1.1    bouyer pdc203xx_setup_channel(struct ata_channel *chp)
    491        1.1    bouyer {
    492        1.1    bouyer 	struct ata_drive_datas *drvp;
    493        1.1    bouyer 	int drive, s;
    494        1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    495        1.1    bouyer 
    496        1.1    bouyer 	pciide_channel_dma_setup(cp);
    497        1.1    bouyer 
    498        1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    499        1.1    bouyer 		drvp = &chp->ch_drive[drive];
    500       1.25    bouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
    501        1.1    bouyer 			continue;
    502       1.25    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    503        1.1    bouyer 			s = splbio();
    504       1.25    bouyer 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
    505        1.1    bouyer 			splx(s);
    506        1.1    bouyer 		}
    507        1.1    bouyer 	}
    508        1.1    bouyer }
    509        1.1    bouyer 
    510        1.1    bouyer static int
    511        1.7  christos pdcsata_pci_intr(void *arg)
    512        1.1    bouyer {
    513        1.1    bouyer 	struct pciide_softc *sc = arg;
    514        1.1    bouyer 	struct pciide_channel *cp;
    515        1.1    bouyer 	struct ata_channel *wdc_cp;
    516        1.3     perry 	int i, rv, crv;
    517        1.7  christos 	u_int32_t scr, status, chanbase;
    518        1.4  christos 
    519        1.4  christos 	rv = 0;
    520        1.4  christos 	scr = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40);
    521        1.7  christos 	if (scr == 0xffffffff) return(rv);
    522        1.4  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40, scr & 0x0000ffff);
    523        1.7  christos 	scr = scr & 0x0000ffff;
    524        1.7  christos 	if (!scr) return(rv);
    525        1.4  christos 
    526        1.4  christos 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    527        1.4  christos 		cp = &sc->pciide_channels[i];
    528        1.4  christos 		wdc_cp = &cp->ata_channel;
    529        1.4  christos 		if (scr & (1 << (i + 1))) {
    530        1.7  christos 			chanbase = PDC_CHANNELBASE(i) + 0x48;
    531        1.7  christos 			status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    532        1.7  christos 			if (status & PDC_ERRMASK) {
    533        1.7  christos 				chanbase = PDC_CHANNELBASE(i) + 0x60;
    534        1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    535        1.7  christos 				status |= 0x800;
    536        1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    537        1.7  christos 				status &= ~0x800;
    538        1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    539        1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    540        1.7  christos 				continue;
    541        1.7  christos 			}
    542        1.4  christos 			crv = wdcintr(wdc_cp);
    543        1.4  christos 			if (crv == 0) {
    544       1.16      cube 				aprint_error("%s:%d: bogus intr (reg 0x%x)\n",
    545       1.16      cube 				    device_xname(
    546       1.16      cube 				      sc->sc_wdcdev.sc_atac.atac_dev), i, scr);
    547        1.4  christos 			} else
    548        1.4  christos 				rv = 1;
    549        1.4  christos 		}
    550        1.4  christos 	}
    551        1.4  christos 	return rv;
    552        1.4  christos }
    553        1.4  christos 
    554        1.1    bouyer static void
    555        1.1    bouyer pdc203xx_irqack(struct ata_channel *chp)
    556        1.1    bouyer {
    557        1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    558        1.1    bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    559        1.1    bouyer 
    560        1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    561        1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    562        1.1    bouyer 		0) & ~0x00003f9f) | (cp->ata_channel.ch_channel + 1));
    563        1.1    bouyer 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    564        1.1    bouyer 	    (cp->ata_channel.ch_channel + 1) << 2, 0x00000001);
    565        1.1    bouyer }
    566        1.1    bouyer 
    567        1.1    bouyer static int
    568        1.1    bouyer pdc203xx_dma_init(void *v, int channel, int drive, void *databuf,
    569        1.1    bouyer     size_t datalen, int flags)
    570        1.1    bouyer {
    571        1.1    bouyer 	struct pciide_softc *sc = v;
    572        1.1    bouyer 
    573        1.1    bouyer 	return pciide_dma_dmamap_setup(sc, channel, drive,
    574        1.1    bouyer 	    databuf, datalen, flags);
    575        1.1    bouyer }
    576        1.1    bouyer 
    577        1.1    bouyer static void
    578        1.1    bouyer pdc203xx_dma_start(void *v, int channel, int drive)
    579        1.1    bouyer {
    580        1.1    bouyer 	struct pciide_softc *sc = v;
    581        1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    582        1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    583        1.1    bouyer 
    584        1.1    bouyer 	/* Write table addr */
    585        1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    586        1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    587        1.1    bouyer 	/* start DMA engine */
    588        1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    589        1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    590        1.1    bouyer 	    0) & ~0xc0) | ((dma_maps->dma_flags & WDC_DMA_READ) ? 0x80 : 0xc0));
    591        1.1    bouyer }
    592        1.1    bouyer 
    593        1.1    bouyer static int
    594       1.14  christos pdc203xx_dma_finish(void *v, int channel, int drive, int force)
    595        1.1    bouyer {
    596        1.1    bouyer 	struct pciide_softc *sc = v;
    597        1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    598        1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    599        1.1    bouyer 
    600        1.1    bouyer 	/* stop DMA channel */
    601        1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    602        1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    603        1.1    bouyer 	    0) & ~0x80));
    604        1.1    bouyer 
    605        1.1    bouyer 	/* Unload the map of the data buffer */
    606        1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    607        1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    608        1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    609        1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    610        1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    611        1.1    bouyer 
    612        1.1    bouyer 	return 0;
    613        1.1    bouyer }
    614        1.4  christos 
    615        1.4  christos 
    616        1.4  christos static void
    617        1.7  christos pdcsata_do_reset(struct ata_channel *chp, int poll)
    618        1.4  christos {
    619        1.4  christos 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    620        1.7  christos 	int reset, status, i, chanbase;
    621        1.7  christos 
    622        1.7  christos 	/* reset SATA */
    623        1.7  christos 	reset = (1 << 11);
    624        1.7  christos 	chanbase = PDC_CHANNELBASE(chp->ch_channel) + 0x60;
    625        1.7  christos 	for (i = 0; i < 11;i ++) {
    626        1.7  christos 		status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    627        1.7  christos 		if (status & reset) break;
    628        1.7  christos 		delay(100);
    629        1.7  christos 		status |= reset;
    630        1.7  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    631        1.7  christos 	}
    632        1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    633        1.7  christos 	status &= ~reset;
    634        1.7  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    635        1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    636        1.4  christos 
    637        1.4  christos 	wdc_do_reset(chp, poll);
    638        1.4  christos }
    639