pdcsata.c revision 1.7 1 1.7 christos /* $NetBSD: pdcsata.c,v 1.7 2006/06/20 02:39:58 christos Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2004, Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.3 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer #include <sys/types.h>
33 1.1 bouyer #include <sys/malloc.h>
34 1.1 bouyer #include <sys/param.h>
35 1.1 bouyer #include <sys/systm.h>
36 1.1 bouyer
37 1.1 bouyer #include <dev/pci/pcivar.h>
38 1.1 bouyer #include <dev/pci/pcidevs.h>
39 1.1 bouyer #include <dev/pci/pciidereg.h>
40 1.1 bouyer #include <dev/pci/pciidevar.h>
41 1.4 christos #include <dev/ata/atareg.h>
42 1.4 christos #include <dev/ata/satavar.h>
43 1.4 christos #include <dev/ata/satareg.h>
44 1.1 bouyer
45 1.1 bouyer #define PDC203xx_NCHANNELS 4
46 1.4 christos #define PDC40718_NCHANNELS 4
47 1.6 bouyer #define PDC20575_NCHANNELS 3
48 1.1 bouyer
49 1.1 bouyer #define PDC203xx_BAR_IDEREGS 0x1c /* BAR where the IDE registers are mapped */
50 1.1 bouyer
51 1.7 christos #define PDC_CHANNELBASE(ch) 0x200 + ((ch) * 0x80)
52 1.7 christos #define PDC_ERRMASK 0x00780700
53 1.7 christos
54 1.1 bouyer static void pdcsata_chip_map(struct pciide_softc *, struct pci_attach_args *);
55 1.1 bouyer static void pdc203xx_setup_channel(struct ata_channel *);
56 1.1 bouyer static void pdc203xx_irqack(struct ata_channel *);
57 1.1 bouyer static int pdc203xx_dma_init(void *, int, int, void *, size_t, int);
58 1.1 bouyer static void pdc203xx_dma_start(void *,int ,int);
59 1.1 bouyer static int pdc203xx_dma_finish(void *, int, int, int);
60 1.7 christos static int pdcsata_pci_intr(void *);
61 1.7 christos static void pdcsata_do_reset(struct ata_channel *, int);
62 1.1 bouyer
63 1.4 christos /* PDC205xx, PDC405xx and PDC407xx. but tested only pdc40718 */
64 1.4 christos static void pdc205xx_drv_probe(struct ata_channel *);
65 1.4 christos
66 1.1 bouyer static int pdcsata_match(struct device *, struct cfdata *, void *);
67 1.1 bouyer static void pdcsata_attach(struct device *, struct device *, void *);
68 1.1 bouyer
69 1.1 bouyer CFATTACH_DECL(pdcsata, sizeof(struct pciide_softc),
70 1.1 bouyer pdcsata_match, pdcsata_attach, NULL, NULL);
71 1.1 bouyer
72 1.1 bouyer static const struct pciide_product_desc pciide_pdcsata_products[] = {
73 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20318,
74 1.1 bouyer 0,
75 1.1 bouyer "Promise PDC20318 SATA150 controller",
76 1.1 bouyer pdcsata_chip_map,
77 1.1 bouyer },
78 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20319,
79 1.1 bouyer 0,
80 1.1 bouyer "Promise PDC20319 SATA150 controller",
81 1.1 bouyer pdcsata_chip_map,
82 1.1 bouyer },
83 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20371,
84 1.1 bouyer 0,
85 1.1 bouyer "Promise PDC20371 SATA150 controller",
86 1.1 bouyer pdcsata_chip_map,
87 1.1 bouyer },
88 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20375,
89 1.1 bouyer 0,
90 1.1 bouyer "Promise PDC20375 SATA150 controller",
91 1.1 bouyer pdcsata_chip_map,
92 1.1 bouyer },
93 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20376,
94 1.1 bouyer 0,
95 1.1 bouyer "Promise PDC20376 SATA150 controller",
96 1.1 bouyer pdcsata_chip_map,
97 1.1 bouyer },
98 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20377,
99 1.1 bouyer 0,
100 1.1 bouyer "Promise PDC20377 SATA150 controller",
101 1.1 bouyer pdcsata_chip_map,
102 1.1 bouyer },
103 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20378,
104 1.1 bouyer 0,
105 1.1 bouyer "Promise PDC20378 SATA150 controller",
106 1.1 bouyer pdcsata_chip_map,
107 1.1 bouyer },
108 1.1 bouyer { PCI_PRODUCT_PROMISE_PDC20379,
109 1.1 bouyer 0,
110 1.1 bouyer "Promise PDC20379 SATA150 controller",
111 1.1 bouyer pdcsata_chip_map,
112 1.1 bouyer },
113 1.4 christos { PCI_PRODUCT_PROMISE_PDC40718,
114 1.4 christos 0,
115 1.4 christos "Promise PDC40718 SATA300 controller",
116 1.4 christos pdcsata_chip_map,
117 1.4 christos },
118 1.4 christos { PCI_PRODUCT_PROMISE_PDC40719,
119 1.4 christos 0,
120 1.4 christos "Promise PDC40719 SATA300 controller",
121 1.4 christos pdcsata_chip_map,
122 1.4 christos },
123 1.6 bouyer { PCI_PRODUCT_PROMISE_PDC20571,
124 1.6 bouyer 0,
125 1.6 bouyer "Promise PDC20571 SATA150 controller",
126 1.6 bouyer pdcsata_chip_map,
127 1.6 bouyer },
128 1.6 bouyer { PCI_PRODUCT_PROMISE_PDC20575,
129 1.6 bouyer 0,
130 1.6 bouyer "Promise PDC20575 SATA150 controller",
131 1.6 bouyer pdcsata_chip_map,
132 1.6 bouyer },
133 1.6 bouyer { PCI_PRODUCT_PROMISE_PDC20579,
134 1.6 bouyer 0,
135 1.6 bouyer "Promise PDC20579 SATA150 controller",
136 1.6 bouyer pdcsata_chip_map,
137 1.6 bouyer },
138 1.1 bouyer { 0,
139 1.1 bouyer 0,
140 1.1 bouyer NULL,
141 1.1 bouyer NULL
142 1.1 bouyer }
143 1.1 bouyer };
144 1.1 bouyer
145 1.1 bouyer static int
146 1.1 bouyer pdcsata_match(struct device *parent, struct cfdata *match, void *aux)
147 1.1 bouyer {
148 1.1 bouyer struct pci_attach_args *pa = aux;
149 1.1 bouyer
150 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
151 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_pdcsata_products))
152 1.1 bouyer return (2);
153 1.1 bouyer }
154 1.1 bouyer return (0);
155 1.1 bouyer }
156 1.1 bouyer
157 1.1 bouyer static void
158 1.1 bouyer pdcsata_attach(struct device *parent, struct device *self, void *aux)
159 1.1 bouyer {
160 1.1 bouyer struct pci_attach_args *pa = aux;
161 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
162 1.1 bouyer
163 1.1 bouyer pciide_common_attach(sc, pa,
164 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_pdcsata_products));
165 1.1 bouyer }
166 1.1 bouyer
167 1.1 bouyer static void
168 1.1 bouyer pdcsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
169 1.1 bouyer {
170 1.1 bouyer struct pciide_channel *cp;
171 1.1 bouyer struct ata_channel *wdc_cp;
172 1.1 bouyer struct wdc_regs *wdr;
173 1.1 bouyer int channel, i;
174 1.1 bouyer bus_size_t dmasize;
175 1.1 bouyer pci_intr_handle_t intrhandle;
176 1.1 bouyer const char *intrstr;
177 1.1 bouyer
178 1.1 bouyer /*
179 1.1 bouyer * Promise SATA controllers have 3 or 4 channels,
180 1.1 bouyer * the usual IDE registers are mapped in I/O space, with offsets.
181 1.1 bouyer */
182 1.1 bouyer if (pci_intr_map(pa, &intrhandle) != 0) {
183 1.1 bouyer aprint_error("%s: couldn't map interrupt\n",
184 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
185 1.1 bouyer return;
186 1.1 bouyer }
187 1.1 bouyer intrstr = pci_intr_string(pa->pa_pc, intrhandle);
188 1.7 christos sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
189 1.7 christos intrhandle, IPL_BIO, pdcsata_pci_intr, sc);
190 1.4 christos
191 1.1 bouyer if (sc->sc_pci_ih == NULL) {
192 1.1 bouyer aprint_error("%s: couldn't establish native-PCI interrupt",
193 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
194 1.1 bouyer if (intrstr != NULL)
195 1.1 bouyer aprint_normal(" at %s", intrstr);
196 1.1 bouyer aprint_normal("\n");
197 1.1 bouyer return;
198 1.1 bouyer }
199 1.1 bouyer aprint_normal("%s: interrupting at %s\n",
200 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
201 1.1 bouyer intrstr ? intrstr : "unknown interrupt");
202 1.3 perry
203 1.1 bouyer sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
204 1.1 bouyer PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_dma_iot,
205 1.1 bouyer &sc->sc_dma_ioh, NULL, &dmasize) == 0);
206 1.1 bouyer if (!sc->sc_dma_ok) {
207 1.1 bouyer aprint_error("%s: couldn't map bus-master DMA registers\n",
208 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
209 1.1 bouyer pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
210 1.1 bouyer return;
211 1.1 bouyer }
212 1.1 bouyer
213 1.1 bouyer sc->sc_dmat = pa->pa_dmat;
214 1.1 bouyer
215 1.1 bouyer if (pci_mapreg_map(pa, PDC203xx_BAR_IDEREGS,
216 1.1 bouyer PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_ba5_st,
217 1.1 bouyer &sc->sc_ba5_sh, NULL, NULL) != 0) {
218 1.1 bouyer aprint_error("%s: couldn't map IDE registers\n",
219 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
220 1.1 bouyer bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, dmasize);
221 1.1 bouyer pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
222 1.1 bouyer return;
223 1.1 bouyer }
224 1.1 bouyer
225 1.1 bouyer aprint_normal("%s: bus-master DMA support present\n",
226 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
227 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
228 1.1 bouyer if (sc->sc_dma_ok) {
229 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
230 1.1 bouyer }
231 1.2 bouyer if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
232 1.2 bouyer PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
233 1.2 bouyer sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
234 1.1 bouyer sc->sc_wdcdev.irqack = pdc203xx_irqack;
235 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
236 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
237 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
238 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_set_modes = pdc203xx_setup_channel;
239 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
240 1.4 christos
241 1.7 christos sc->sc_wdcdev.reset = pdcsata_do_reset;
242 1.7 christos
243 1.4 christos switch (sc->sc_pp->ide_product) {
244 1.4 christos case PCI_PRODUCT_PROMISE_PDC20318:
245 1.4 christos case PCI_PRODUCT_PROMISE_PDC20319:
246 1.4 christos case PCI_PRODUCT_PROMISE_PDC20371:
247 1.4 christos case PCI_PRODUCT_PROMISE_PDC20375:
248 1.4 christos case PCI_PRODUCT_PROMISE_PDC20376:
249 1.4 christos case PCI_PRODUCT_PROMISE_PDC20377:
250 1.4 christos case PCI_PRODUCT_PROMISE_PDC20378:
251 1.4 christos case PCI_PRODUCT_PROMISE_PDC20379:
252 1.4 christos default:
253 1.4 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c, 0x00ff0033);
254 1.4 christos sc->sc_wdcdev.sc_atac.atac_nchannels =
255 1.4 christos (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x48) & 0x02) ?
256 1.4 christos PDC203xx_NCHANNELS : 3;
257 1.4 christos
258 1.4 christos break;
259 1.4 christos
260 1.4 christos case PCI_PRODUCT_PROMISE_PDC40718:
261 1.4 christos case PCI_PRODUCT_PROMISE_PDC40719:
262 1.6 bouyer case PCI_PRODUCT_PROMISE_PDC20571:
263 1.4 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
264 1.4 christos sc->sc_wdcdev.sc_atac.atac_nchannels = PDC40718_NCHANNELS;
265 1.4 christos
266 1.4 christos sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
267 1.4 christos
268 1.4 christos break;
269 1.6 bouyer case PCI_PRODUCT_PROMISE_PDC20575:
270 1.6 bouyer case PCI_PRODUCT_PROMISE_PDC20579:
271 1.6 bouyer bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
272 1.6 bouyer sc->sc_wdcdev.sc_atac.atac_nchannels = PDC20575_NCHANNELS;
273 1.6 bouyer
274 1.6 bouyer sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
275 1.6 bouyer
276 1.6 bouyer break;
277 1.4 christos }
278 1.4 christos
279 1.1 bouyer wdc_allocate_regs(&sc->sc_wdcdev);
280 1.1 bouyer
281 1.1 bouyer sc->sc_wdcdev.dma_arg = sc;
282 1.1 bouyer sc->sc_wdcdev.dma_init = pdc203xx_dma_init;
283 1.1 bouyer sc->sc_wdcdev.dma_start = pdc203xx_dma_start;
284 1.1 bouyer sc->sc_wdcdev.dma_finish = pdc203xx_dma_finish;
285 1.1 bouyer
286 1.1 bouyer for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
287 1.1 bouyer channel++) {
288 1.1 bouyer cp = &sc->pciide_channels[channel];
289 1.1 bouyer sc->wdc_chanarray[channel] = &cp->ata_channel;
290 1.1 bouyer
291 1.1 bouyer cp->ih = sc->sc_pci_ih;
292 1.1 bouyer cp->name = NULL;
293 1.1 bouyer cp->ata_channel.ch_channel = channel;
294 1.1 bouyer cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
295 1.1 bouyer cp->ata_channel.ch_queue =
296 1.1 bouyer malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
297 1.5 bouyer cp->ata_channel.ch_ndrive = 2;
298 1.1 bouyer if (cp->ata_channel.ch_queue == NULL) {
299 1.1 bouyer aprint_error("%s channel %d: "
300 1.1 bouyer "can't allocate memory for command queue\n",
301 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
302 1.1 bouyer goto next_channel;
303 1.1 bouyer }
304 1.1 bouyer wdc_cp = &cp->ata_channel;
305 1.1 bouyer wdr = CHAN_TO_WDC_REGS(wdc_cp);
306 1.1 bouyer
307 1.1 bouyer wdr->ctl_iot = sc->sc_ba5_st;
308 1.1 bouyer wdr->cmd_iot = sc->sc_ba5_st;
309 1.1 bouyer
310 1.1 bouyer if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
311 1.1 bouyer 0x0238 + (channel << 7), 1, &wdr->ctl_ioh) != 0) {
312 1.1 bouyer aprint_error("%s: couldn't map channel %d ctl regs\n",
313 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
314 1.1 bouyer channel);
315 1.1 bouyer goto next_channel;
316 1.1 bouyer }
317 1.1 bouyer for (i = 0; i < WDC_NREG; i++) {
318 1.1 bouyer if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
319 1.1 bouyer 0x0200 + (i << 2) + (channel << 7), i == 0 ? 4 : 1,
320 1.1 bouyer &wdr->cmd_iohs[i]) != 0) {
321 1.1 bouyer aprint_error("%s: couldn't map channel %d cmd "
322 1.1 bouyer "regs\n",
323 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
324 1.1 bouyer channel);
325 1.1 bouyer goto next_channel;
326 1.1 bouyer }
327 1.1 bouyer }
328 1.1 bouyer wdc_init_shadow_regs(wdc_cp);
329 1.1 bouyer
330 1.1 bouyer /*
331 1.1 bouyer * subregion de busmaster registers. They're spread all over
332 1.1 bouyer * the controller's register space :(. They are also 4 bytes
333 1.1 bouyer * sized, with some specific extentions in the extra bits.
334 1.1 bouyer * It also seems that the IDEDMA_CTL register isn't available.
335 1.1 bouyer */
336 1.1 bouyer if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
337 1.1 bouyer 0x260 + (channel << 7), 1,
338 1.1 bouyer &cp->dma_iohs[IDEDMA_CMD]) != 0) {
339 1.1 bouyer aprint_normal("%s channel %d: can't subregion DMA "
340 1.1 bouyer "registers\n",
341 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
342 1.1 bouyer goto next_channel;
343 1.1 bouyer }
344 1.1 bouyer if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
345 1.1 bouyer 0x244 + (channel << 7), 4,
346 1.1 bouyer &cp->dma_iohs[IDEDMA_TBL]) != 0) {
347 1.1 bouyer aprint_normal("%s channel %d: can't subregion DMA "
348 1.1 bouyer "registers\n",
349 1.1 bouyer sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
350 1.1 bouyer goto next_channel;
351 1.1 bouyer }
352 1.1 bouyer
353 1.1 bouyer wdcattach(wdc_cp);
354 1.1 bouyer bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
355 1.1 bouyer (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
356 1.1 bouyer 0) & ~0x00003f9f) | (channel + 1));
357 1.1 bouyer bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
358 1.1 bouyer (channel + 1) << 2, 0x00000001);
359 1.1 bouyer next_channel:
360 1.1 bouyer continue;
361 1.1 bouyer }
362 1.1 bouyer return;
363 1.1 bouyer }
364 1.1 bouyer
365 1.1 bouyer static void
366 1.1 bouyer pdc203xx_setup_channel(struct ata_channel *chp)
367 1.1 bouyer {
368 1.1 bouyer struct ata_drive_datas *drvp;
369 1.1 bouyer int drive, s;
370 1.1 bouyer struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
371 1.1 bouyer
372 1.1 bouyer pciide_channel_dma_setup(cp);
373 1.1 bouyer
374 1.1 bouyer for (drive = 0; drive < 2; drive++) {
375 1.1 bouyer drvp = &chp->ch_drive[drive];
376 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
377 1.1 bouyer continue;
378 1.1 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
379 1.1 bouyer s = splbio();
380 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
381 1.1 bouyer splx(s);
382 1.1 bouyer }
383 1.1 bouyer }
384 1.1 bouyer }
385 1.1 bouyer
386 1.1 bouyer static int
387 1.7 christos pdcsata_pci_intr(void *arg)
388 1.1 bouyer {
389 1.1 bouyer struct pciide_softc *sc = arg;
390 1.1 bouyer struct pciide_channel *cp;
391 1.1 bouyer struct ata_channel *wdc_cp;
392 1.3 perry int i, rv, crv;
393 1.7 christos u_int32_t scr, status, chanbase;
394 1.4 christos
395 1.4 christos rv = 0;
396 1.4 christos scr = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40);
397 1.7 christos if (scr == 0xffffffff) return(rv);
398 1.4 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40, scr & 0x0000ffff);
399 1.7 christos scr = scr & 0x0000ffff;
400 1.7 christos if (!scr) return(rv);
401 1.4 christos
402 1.4 christos for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
403 1.4 christos cp = &sc->pciide_channels[i];
404 1.4 christos wdc_cp = &cp->ata_channel;
405 1.4 christos if (scr & (1 << (i + 1))) {
406 1.7 christos chanbase = PDC_CHANNELBASE(i) + 0x48;
407 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
408 1.7 christos if (status & PDC_ERRMASK) {
409 1.7 christos chanbase = PDC_CHANNELBASE(i) + 0x60;
410 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
411 1.7 christos status |= 0x800;
412 1.7 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
413 1.7 christos status &= ~0x800;
414 1.7 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
415 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
416 1.7 christos continue;
417 1.7 christos }
418 1.4 christos crv = wdcintr(wdc_cp);
419 1.4 christos if (crv == 0) {
420 1.4 christos printf("%s:%d: bogus intr (reg 0x%x)\n",
421 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
422 1.4 christos i, scr);
423 1.4 christos } else
424 1.4 christos rv = 1;
425 1.4 christos }
426 1.4 christos }
427 1.4 christos return rv;
428 1.4 christos }
429 1.4 christos
430 1.1 bouyer static void
431 1.1 bouyer pdc203xx_irqack(struct ata_channel *chp)
432 1.1 bouyer {
433 1.1 bouyer struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
434 1.1 bouyer struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
435 1.1 bouyer
436 1.1 bouyer bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
437 1.1 bouyer (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
438 1.1 bouyer 0) & ~0x00003f9f) | (cp->ata_channel.ch_channel + 1));
439 1.1 bouyer bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
440 1.1 bouyer (cp->ata_channel.ch_channel + 1) << 2, 0x00000001);
441 1.1 bouyer }
442 1.1 bouyer
443 1.1 bouyer static int
444 1.1 bouyer pdc203xx_dma_init(void *v, int channel, int drive, void *databuf,
445 1.1 bouyer size_t datalen, int flags)
446 1.1 bouyer {
447 1.1 bouyer struct pciide_softc *sc = v;
448 1.1 bouyer
449 1.1 bouyer return pciide_dma_dmamap_setup(sc, channel, drive,
450 1.1 bouyer databuf, datalen, flags);
451 1.1 bouyer }
452 1.1 bouyer
453 1.1 bouyer static void
454 1.1 bouyer pdc203xx_dma_start(void *v, int channel, int drive)
455 1.1 bouyer {
456 1.1 bouyer struct pciide_softc *sc = v;
457 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
458 1.1 bouyer struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
459 1.1 bouyer
460 1.1 bouyer /* Write table addr */
461 1.1 bouyer bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
462 1.1 bouyer dma_maps->dmamap_table->dm_segs[0].ds_addr);
463 1.1 bouyer /* start DMA engine */
464 1.1 bouyer bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
465 1.1 bouyer (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
466 1.1 bouyer 0) & ~0xc0) | ((dma_maps->dma_flags & WDC_DMA_READ) ? 0x80 : 0xc0));
467 1.1 bouyer }
468 1.1 bouyer
469 1.1 bouyer static int
470 1.1 bouyer pdc203xx_dma_finish(void *v, int channel, int drive, int force)
471 1.1 bouyer {
472 1.1 bouyer struct pciide_softc *sc = v;
473 1.1 bouyer struct pciide_channel *cp = &sc->pciide_channels[channel];
474 1.1 bouyer struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
475 1.1 bouyer
476 1.1 bouyer /* stop DMA channel */
477 1.1 bouyer bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
478 1.1 bouyer (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
479 1.1 bouyer 0) & ~0x80));
480 1.1 bouyer
481 1.1 bouyer /* Unload the map of the data buffer */
482 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
483 1.1 bouyer dma_maps->dmamap_xfer->dm_mapsize,
484 1.1 bouyer (dma_maps->dma_flags & WDC_DMA_READ) ?
485 1.1 bouyer BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
486 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
487 1.1 bouyer
488 1.1 bouyer return 0;
489 1.1 bouyer }
490 1.4 christos
491 1.4 christos #define PDC205_REGADDR(base,ch) ((base)+((ch)<<8))
492 1.4 christos #define PDC205_SSTATUS(ch) PDC205_REGADDR(0x400,ch)
493 1.4 christos #define PDC205_SERROR(ch) PDC205_REGADDR(0x404,ch)
494 1.4 christos #define PDC205_SCONTROL(ch) PDC205_REGADDR(0x408,ch)
495 1.4 christos #define PDC205_MULTIPLIER(ch) PDC205_REGADDR(0x4e8,ch)
496 1.4 christos
497 1.4 christos
498 1.4 christos #define SCONTROL_WRITE(sc,channel,scontrol) \
499 1.4 christos bus_space_write_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh, \
500 1.4 christos PDC205_SCONTROL(channel), scontrol)
501 1.4 christos
502 1.4 christos #define SSTATUS_READ(sc,channel) \
503 1.4 christos bus_space_read_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh, \
504 1.4 christos PDC205_SSTATUS(channel))
505 1.4 christos
506 1.4 christos
507 1.4 christos
508 1.4 christos static void
509 1.7 christos pdcsata_do_reset(struct ata_channel *chp, int poll)
510 1.4 christos {
511 1.4 christos struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
512 1.7 christos int reset, status, i, chanbase;
513 1.7 christos
514 1.7 christos /* reset SATA */
515 1.7 christos reset = (1 << 11);
516 1.7 christos chanbase = PDC_CHANNELBASE(chp->ch_channel) + 0x60;
517 1.7 christos for (i = 0; i < 11;i ++) {
518 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
519 1.7 christos if (status & reset) break;
520 1.7 christos delay(100);
521 1.7 christos status |= reset;
522 1.7 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
523 1.7 christos }
524 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
525 1.7 christos status &= ~reset;
526 1.7 christos bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
527 1.7 christos status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
528 1.4 christos
529 1.4 christos wdc_do_reset(chp, poll);
530 1.4 christos
531 1.4 christos }
532 1.4 christos
533 1.4 christos static void
534 1.4 christos pdc205xx_drv_probe(struct ata_channel *chp)
535 1.4 christos {
536 1.4 christos struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
537 1.4 christos struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
538 1.4 christos u_int32_t scontrol, sstatus;
539 1.4 christos u_int16_t scnt, sn, cl, ch;
540 1.4 christos int i, s;
541 1.4 christos
542 1.4 christos /* XXX This should be done by other code. */
543 1.4 christos for (i = 0; i < 2; i++) {
544 1.4 christos chp->ch_drive[i].chnl_softc = chp;
545 1.4 christos chp->ch_drive[i].drive = i;
546 1.4 christos }
547 1.4 christos
548 1.4 christos SCONTROL_WRITE(sc, chp->ch_channel, 0);
549 1.4 christos delay(50*1000);
550 1.4 christos
551 1.4 christos scontrol = SControl_DET_INIT | SControl_SPD_ANY | SControl_IPM_NONE;
552 1.4 christos SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
553 1.4 christos delay(50*1000);
554 1.4 christos
555 1.4 christos scontrol &= ~SControl_DET_INIT;
556 1.4 christos SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
557 1.4 christos delay(50*1000);
558 1.4 christos
559 1.4 christos sstatus = SSTATUS_READ(sc,chp->ch_channel);
560 1.4 christos
561 1.4 christos switch (sstatus & SStatus_DET_mask) {
562 1.4 christos case SStatus_DET_NODEV:
563 1.4 christos /* No Device; be silent. */
564 1.4 christos break;
565 1.4 christos
566 1.4 christos case SStatus_DET_DEV_NE:
567 1.4 christos aprint_error("%s: port %d: device connected, but "
568 1.4 christos "communication not established\n",
569 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
570 1.4 christos break;
571 1.4 christos
572 1.4 christos case SStatus_DET_OFFLINE:
573 1.4 christos aprint_error("%s: port %d: PHY offline\n",
574 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
575 1.4 christos break;
576 1.4 christos
577 1.4 christos case SStatus_DET_DEV:
578 1.4 christos bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
579 1.4 christos WDSD_IBM);
580 1.4 christos delay(10); /* 400ns delay */
581 1.4 christos scnt = bus_space_read_2(wdr->cmd_iot,
582 1.4 christos wdr->cmd_iohs[wd_seccnt], 0);
583 1.4 christos sn = bus_space_read_2(wdr->cmd_iot,
584 1.4 christos wdr->cmd_iohs[wd_sector], 0);
585 1.4 christos cl = bus_space_read_2(wdr->cmd_iot,
586 1.4 christos wdr->cmd_iohs[wd_cyl_lo], 0);
587 1.4 christos ch = bus_space_read_2(wdr->cmd_iot,
588 1.4 christos wdr->cmd_iohs[wd_cyl_hi], 0);
589 1.4 christos #if 0
590 1.4 christos printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
591 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
592 1.4 christos scnt, sn, cl, ch);
593 1.4 christos #endif
594 1.4 christos /*
595 1.4 christos * scnt and sn are supposed to be 0x1 for ATAPI, but in some
596 1.4 christos * cases we get wrong values here, so ignore it.
597 1.4 christos */
598 1.4 christos s = splbio();
599 1.4 christos if (cl == 0x14 && ch == 0xeb)
600 1.4 christos chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
601 1.4 christos else
602 1.4 christos chp->ch_drive[0].drive_flags |= DRIVE_ATA;
603 1.4 christos splx(s);
604 1.4 christos #if 0
605 1.4 christos aprint_normal("%s: port %d: device present, speed: %s\n",
606 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
607 1.4 christos sata_speed(sstatus));
608 1.4 christos #endif
609 1.4 christos break;
610 1.4 christos
611 1.4 christos default:
612 1.4 christos aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
613 1.4 christos sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
614 1.4 christos sstatus);
615 1.4 christos }
616 1.4 christos }
617