Home | History | Annotate | Line # | Download | only in pci
pdcsata.c revision 1.8
      1  1.8   xtraeme /*	$NetBSD: pdcsata.c,v 1.8 2006/06/26 17:45:39 xtraeme Exp $	*/
      2  1.1    bouyer 
      3  1.1    bouyer /*
      4  1.1    bouyer  * Copyright (c) 2004, Manuel Bouyer.
      5  1.1    bouyer  *
      6  1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7  1.1    bouyer  * modification, are permitted provided that the following conditions
      8  1.1    bouyer  * are met:
      9  1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10  1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11  1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13  1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14  1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15  1.1    bouyer  *    must display the following acknowledgement:
     16  1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17  1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18  1.1    bouyer  *    derived from this software without specific prior written permission.
     19  1.1    bouyer  *
     20  1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.3     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.1    bouyer  */
     31  1.1    bouyer 
     32  1.1    bouyer #include <sys/types.h>
     33  1.1    bouyer #include <sys/malloc.h>
     34  1.1    bouyer #include <sys/param.h>
     35  1.1    bouyer #include <sys/systm.h>
     36  1.1    bouyer 
     37  1.1    bouyer #include <dev/pci/pcivar.h>
     38  1.1    bouyer #include <dev/pci/pcidevs.h>
     39  1.1    bouyer #include <dev/pci/pciidereg.h>
     40  1.1    bouyer #include <dev/pci/pciidevar.h>
     41  1.4  christos #include <dev/ata/atareg.h>
     42  1.4  christos #include <dev/ata/satavar.h>
     43  1.4  christos #include <dev/ata/satareg.h>
     44  1.1    bouyer 
     45  1.1    bouyer #define PDC203xx_NCHANNELS 4
     46  1.4  christos #define PDC40718_NCHANNELS 4
     47  1.6    bouyer #define PDC20575_NCHANNELS 3
     48  1.1    bouyer 
     49  1.1    bouyer #define PDC203xx_BAR_IDEREGS 0x1c /* BAR where the IDE registers are mapped */
     50  1.1    bouyer 
     51  1.7  christos #define PDC_CHANNELBASE(ch) 0x200 + ((ch) * 0x80)
     52  1.7  christos #define PDC_ERRMASK 0x00780700
     53  1.7  christos 
     54  1.1    bouyer static void pdcsata_chip_map(struct pciide_softc *, struct pci_attach_args *);
     55  1.1    bouyer static void pdc203xx_setup_channel(struct ata_channel *);
     56  1.1    bouyer static void pdc203xx_irqack(struct ata_channel *);
     57  1.1    bouyer static int  pdc203xx_dma_init(void *, int, int, void *, size_t, int);
     58  1.1    bouyer static void pdc203xx_dma_start(void *,int ,int);
     59  1.1    bouyer static int  pdc203xx_dma_finish(void *, int, int, int);
     60  1.7  christos static int  pdcsata_pci_intr(void *);
     61  1.7  christos static void pdcsata_do_reset(struct ata_channel *, int);
     62  1.1    bouyer 
     63  1.4  christos /* PDC205xx, PDC405xx and PDC407xx. but tested only pdc40718 */
     64  1.4  christos static void pdc205xx_drv_probe(struct ata_channel *);
     65  1.4  christos 
     66  1.1    bouyer static int  pdcsata_match(struct device *, struct cfdata *, void *);
     67  1.1    bouyer static void pdcsata_attach(struct device *, struct device *, void *);
     68  1.1    bouyer 
     69  1.1    bouyer CFATTACH_DECL(pdcsata, sizeof(struct pciide_softc),
     70  1.1    bouyer     pdcsata_match, pdcsata_attach, NULL, NULL);
     71  1.1    bouyer 
     72  1.1    bouyer static const struct pciide_product_desc pciide_pdcsata_products[] =  {
     73  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20318,
     74  1.1    bouyer 	  0,
     75  1.1    bouyer 	  "Promise PDC20318 SATA150 controller",
     76  1.1    bouyer 	  pdcsata_chip_map,
     77  1.1    bouyer 	},
     78  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20319,
     79  1.1    bouyer 	  0,
     80  1.1    bouyer 	  "Promise PDC20319 SATA150 controller",
     81  1.1    bouyer 	  pdcsata_chip_map,
     82  1.1    bouyer 	},
     83  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20371,
     84  1.1    bouyer 	  0,
     85  1.1    bouyer 	  "Promise PDC20371 SATA150 controller",
     86  1.1    bouyer 	  pdcsata_chip_map,
     87  1.1    bouyer 	},
     88  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20375,
     89  1.1    bouyer 	  0,
     90  1.1    bouyer 	  "Promise PDC20375 SATA150 controller",
     91  1.1    bouyer 	  pdcsata_chip_map,
     92  1.1    bouyer 	},
     93  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20376,
     94  1.1    bouyer 	  0,
     95  1.1    bouyer 	  "Promise PDC20376 SATA150 controller",
     96  1.1    bouyer 	  pdcsata_chip_map,
     97  1.1    bouyer 	},
     98  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20377,
     99  1.1    bouyer 	  0,
    100  1.1    bouyer 	  "Promise PDC20377 SATA150 controller",
    101  1.1    bouyer 	  pdcsata_chip_map,
    102  1.1    bouyer 	},
    103  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20378,
    104  1.1    bouyer 	  0,
    105  1.1    bouyer 	  "Promise PDC20378 SATA150 controller",
    106  1.1    bouyer 	  pdcsata_chip_map,
    107  1.1    bouyer 	},
    108  1.1    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20379,
    109  1.1    bouyer 	  0,
    110  1.1    bouyer 	  "Promise PDC20379 SATA150 controller",
    111  1.1    bouyer 	  pdcsata_chip_map,
    112  1.1    bouyer 	},
    113  1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC40518,
    114  1.8   xtraeme 	  0,
    115  1.8   xtraeme 	  "Promise PDC40518 SATA 150 controller",
    116  1.8   xtraeme 	  pdcsata_chip_map,
    117  1.8   xtraeme 	},
    118  1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40718,
    119  1.4  christos 	  0,
    120  1.4  christos 	  "Promise PDC40718 SATA300 controller",
    121  1.4  christos 	  pdcsata_chip_map,
    122  1.4  christos 	},
    123  1.4  christos 	{ PCI_PRODUCT_PROMISE_PDC40719,
    124  1.4  christos 	  0,
    125  1.4  christos 	  "Promise PDC40719 SATA300 controller",
    126  1.4  christos 	  pdcsata_chip_map,
    127  1.4  christos 	},
    128  1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20571,
    129  1.6    bouyer 	  0,
    130  1.6    bouyer 	  "Promise PDC20571 SATA150 controller",
    131  1.6    bouyer 	  pdcsata_chip_map,
    132  1.6    bouyer 	},
    133  1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20575,
    134  1.6    bouyer 	  0,
    135  1.6    bouyer 	  "Promise PDC20575 SATA150 controller",
    136  1.6    bouyer 	  pdcsata_chip_map,
    137  1.6    bouyer 	},
    138  1.6    bouyer 	{ PCI_PRODUCT_PROMISE_PDC20579,
    139  1.6    bouyer 	  0,
    140  1.6    bouyer 	  "Promise PDC20579 SATA150 controller",
    141  1.6    bouyer 	  pdcsata_chip_map,
    142  1.6    bouyer 	},
    143  1.8   xtraeme 	{ PCI_PRODUCT_PROMISE_PDC20775,
    144  1.8   xtraeme 	  0,
    145  1.8   xtraeme 	  "Promise PDC20775 SATA300 controller",
    146  1.8   xtraeme 	  pdcsata_chip_map,
    147  1.8   xtraeme 	},
    148  1.1    bouyer 	{ 0,
    149  1.1    bouyer 	  0,
    150  1.1    bouyer 	  NULL,
    151  1.1    bouyer 	  NULL
    152  1.1    bouyer 	}
    153  1.1    bouyer };
    154  1.1    bouyer 
    155  1.1    bouyer static int
    156  1.1    bouyer pdcsata_match(struct device *parent, struct cfdata *match, void *aux)
    157  1.1    bouyer {
    158  1.1    bouyer 	struct pci_attach_args *pa = aux;
    159  1.1    bouyer 
    160  1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
    161  1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_pdcsata_products))
    162  1.1    bouyer 			return (2);
    163  1.1    bouyer 	}
    164  1.1    bouyer 	return (0);
    165  1.1    bouyer }
    166  1.1    bouyer 
    167  1.1    bouyer static void
    168  1.1    bouyer pdcsata_attach(struct device *parent, struct device *self, void *aux)
    169  1.1    bouyer {
    170  1.1    bouyer 	struct pci_attach_args *pa = aux;
    171  1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    172  1.1    bouyer 
    173  1.1    bouyer 	pciide_common_attach(sc, pa,
    174  1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_pdcsata_products));
    175  1.1    bouyer }
    176  1.1    bouyer 
    177  1.1    bouyer static void
    178  1.1    bouyer pdcsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    179  1.1    bouyer {
    180  1.1    bouyer 	struct pciide_channel *cp;
    181  1.1    bouyer 	struct ata_channel *wdc_cp;
    182  1.1    bouyer 	struct wdc_regs *wdr;
    183  1.1    bouyer 	int channel, i;
    184  1.1    bouyer 	bus_size_t dmasize;
    185  1.1    bouyer 	pci_intr_handle_t intrhandle;
    186  1.1    bouyer 	const char *intrstr;
    187  1.1    bouyer 
    188  1.1    bouyer 	/*
    189  1.1    bouyer 	 * Promise SATA controllers have 3 or 4 channels,
    190  1.1    bouyer 	 * the usual IDE registers are mapped in I/O space, with offsets.
    191  1.1    bouyer 	 */
    192  1.1    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
    193  1.1    bouyer 		aprint_error("%s: couldn't map interrupt\n",
    194  1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    195  1.1    bouyer 		return;
    196  1.1    bouyer 	}
    197  1.1    bouyer 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    198  1.7  christos 	sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
    199  1.7  christos 	    intrhandle, IPL_BIO, pdcsata_pci_intr, sc);
    200  1.4  christos 
    201  1.1    bouyer 	if (sc->sc_pci_ih == NULL) {
    202  1.1    bouyer 		aprint_error("%s: couldn't establish native-PCI interrupt",
    203  1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    204  1.1    bouyer 		if (intrstr != NULL)
    205  1.1    bouyer 		    aprint_normal(" at %s", intrstr);
    206  1.1    bouyer 		aprint_normal("\n");
    207  1.1    bouyer 		return;
    208  1.1    bouyer 	}
    209  1.1    bouyer 	aprint_normal("%s: interrupting at %s\n",
    210  1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    211  1.1    bouyer 		intrstr ? intrstr : "unknown interrupt");
    212  1.3     perry 
    213  1.1    bouyer 	sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
    214  1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_dma_iot,
    215  1.1    bouyer 	    &sc->sc_dma_ioh, NULL, &dmasize) == 0);
    216  1.1    bouyer 	if (!sc->sc_dma_ok) {
    217  1.1    bouyer 		aprint_error("%s: couldn't map bus-master DMA registers\n",
    218  1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    219  1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    220  1.1    bouyer 		return;
    221  1.1    bouyer 	}
    222  1.1    bouyer 
    223  1.1    bouyer 	sc->sc_dmat = pa->pa_dmat;
    224  1.1    bouyer 
    225  1.1    bouyer 	if (pci_mapreg_map(pa, PDC203xx_BAR_IDEREGS,
    226  1.1    bouyer 	    PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_ba5_st,
    227  1.1    bouyer 	    &sc->sc_ba5_sh, NULL, NULL) != 0) {
    228  1.1    bouyer 		aprint_error("%s: couldn't map IDE registers\n",
    229  1.1    bouyer 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    230  1.1    bouyer 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, dmasize);
    231  1.1    bouyer 		pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
    232  1.1    bouyer 		return;
    233  1.1    bouyer 	}
    234  1.1    bouyer 
    235  1.1    bouyer 	aprint_normal("%s: bus-master DMA support present\n",
    236  1.1    bouyer 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    237  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
    238  1.1    bouyer 	if (sc->sc_dma_ok) {
    239  1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    240  1.1    bouyer 	}
    241  1.2    bouyer 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    242  1.2    bouyer 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    243  1.2    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    244  1.1    bouyer 	sc->sc_wdcdev.irqack = pdc203xx_irqack;
    245  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    246  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    247  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    248  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_set_modes = pdc203xx_setup_channel;
    249  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    250  1.4  christos 
    251  1.7  christos 	sc->sc_wdcdev.reset = pdcsata_do_reset;
    252  1.7  christos 
    253  1.4  christos 	switch (sc->sc_pp->ide_product) {
    254  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20318:
    255  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20319:
    256  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20371:
    257  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20375:
    258  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20376:
    259  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20377:
    260  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20378:
    261  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC20379:
    262  1.4  christos 	default:
    263  1.4  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c, 0x00ff0033);
    264  1.4  christos 		sc->sc_wdcdev.sc_atac.atac_nchannels =
    265  1.4  christos 		    (bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x48) & 0x02) ?
    266  1.4  christos 		    PDC203xx_NCHANNELS : 3;
    267  1.4  christos 
    268  1.4  christos 		break;
    269  1.4  christos 
    270  1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC40518:
    271  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40718:
    272  1.4  christos 	case PCI_PRODUCT_PROMISE_PDC40719:
    273  1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20571:
    274  1.4  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
    275  1.4  christos 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC40718_NCHANNELS;
    276  1.4  christos 
    277  1.4  christos 		sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
    278  1.4  christos 
    279  1.4  christos 		break;
    280  1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20575:
    281  1.6    bouyer 	case PCI_PRODUCT_PROMISE_PDC20579:
    282  1.8   xtraeme 	case PCI_PRODUCT_PROMISE_PDC20775:
    283  1.6    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60, 0x00ff00ff);
    284  1.6    bouyer 		sc->sc_wdcdev.sc_atac.atac_nchannels = PDC20575_NCHANNELS;
    285  1.6    bouyer 
    286  1.6    bouyer 		sc->sc_wdcdev.sc_atac.atac_probe = pdc205xx_drv_probe;
    287  1.6    bouyer 
    288  1.6    bouyer 		break;
    289  1.4  christos 	}
    290  1.4  christos 
    291  1.1    bouyer 	wdc_allocate_regs(&sc->sc_wdcdev);
    292  1.1    bouyer 
    293  1.1    bouyer 	sc->sc_wdcdev.dma_arg = sc;
    294  1.1    bouyer 	sc->sc_wdcdev.dma_init = pdc203xx_dma_init;
    295  1.1    bouyer 	sc->sc_wdcdev.dma_start = pdc203xx_dma_start;
    296  1.1    bouyer 	sc->sc_wdcdev.dma_finish = pdc203xx_dma_finish;
    297  1.1    bouyer 
    298  1.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    299  1.1    bouyer 	     channel++) {
    300  1.1    bouyer 		cp = &sc->pciide_channels[channel];
    301  1.1    bouyer 		sc->wdc_chanarray[channel] = &cp->ata_channel;
    302  1.1    bouyer 
    303  1.1    bouyer 		cp->ih = sc->sc_pci_ih;
    304  1.1    bouyer 		cp->name = NULL;
    305  1.1    bouyer 		cp->ata_channel.ch_channel = channel;
    306  1.1    bouyer 		cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
    307  1.1    bouyer 		cp->ata_channel.ch_queue =
    308  1.1    bouyer 		    malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
    309  1.5    bouyer 		cp->ata_channel.ch_ndrive = 2;
    310  1.1    bouyer 		if (cp->ata_channel.ch_queue == NULL) {
    311  1.1    bouyer 			aprint_error("%s channel %d: "
    312  1.1    bouyer 			    "can't allocate memory for command queue\n",
    313  1.1    bouyer 			sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    314  1.1    bouyer 			goto next_channel;
    315  1.1    bouyer 		}
    316  1.1    bouyer 		wdc_cp = &cp->ata_channel;
    317  1.1    bouyer 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
    318  1.1    bouyer 
    319  1.1    bouyer 		wdr->ctl_iot = sc->sc_ba5_st;
    320  1.1    bouyer 		wdr->cmd_iot = sc->sc_ba5_st;
    321  1.1    bouyer 
    322  1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    323  1.1    bouyer 		    0x0238 + (channel << 7), 1, &wdr->ctl_ioh) != 0) {
    324  1.1    bouyer 			aprint_error("%s: couldn't map channel %d ctl regs\n",
    325  1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    326  1.1    bouyer 			    channel);
    327  1.1    bouyer 			goto next_channel;
    328  1.1    bouyer 		}
    329  1.1    bouyer 		for (i = 0; i < WDC_NREG; i++) {
    330  1.1    bouyer 			if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    331  1.1    bouyer 			    0x0200 + (i << 2) + (channel << 7), i == 0 ? 4 : 1,
    332  1.1    bouyer 			    &wdr->cmd_iohs[i]) != 0) {
    333  1.1    bouyer 				aprint_error("%s: couldn't map channel %d cmd "
    334  1.1    bouyer 				    "regs\n",
    335  1.1    bouyer 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    336  1.1    bouyer 				    channel);
    337  1.1    bouyer 				goto next_channel;
    338  1.1    bouyer 			}
    339  1.1    bouyer 		}
    340  1.1    bouyer 		wdc_init_shadow_regs(wdc_cp);
    341  1.1    bouyer 
    342  1.1    bouyer 		/*
    343  1.1    bouyer 		 * subregion de busmaster registers. They're spread all over
    344  1.1    bouyer 		 * the controller's register space :(. They are also 4 bytes
    345  1.1    bouyer 		 * sized, with some specific extentions in the extra bits.
    346  1.1    bouyer 		 * It also seems that the IDEDMA_CTL register isn't available.
    347  1.1    bouyer 		 */
    348  1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    349  1.1    bouyer 		    0x260 + (channel << 7), 1,
    350  1.1    bouyer 		    &cp->dma_iohs[IDEDMA_CMD]) != 0) {
    351  1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    352  1.1    bouyer 			    "registers\n",
    353  1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    354  1.1    bouyer 			goto next_channel;
    355  1.1    bouyer 		}
    356  1.1    bouyer 		if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
    357  1.1    bouyer 		    0x244 + (channel << 7), 4,
    358  1.1    bouyer 		    &cp->dma_iohs[IDEDMA_TBL]) != 0) {
    359  1.1    bouyer 			aprint_normal("%s channel %d: can't subregion DMA "
    360  1.1    bouyer 			    "registers\n",
    361  1.1    bouyer 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel);
    362  1.1    bouyer 			goto next_channel;
    363  1.1    bouyer 		}
    364  1.1    bouyer 
    365  1.1    bouyer 		wdcattach(wdc_cp);
    366  1.1    bouyer 		bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    367  1.1    bouyer 		    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    368  1.1    bouyer 			0) & ~0x00003f9f) | (channel + 1));
    369  1.1    bouyer 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    370  1.1    bouyer 		    (channel + 1) << 2, 0x00000001);
    371  1.1    bouyer next_channel:
    372  1.1    bouyer 	continue;
    373  1.1    bouyer 	}
    374  1.1    bouyer 	return;
    375  1.1    bouyer }
    376  1.1    bouyer 
    377  1.1    bouyer static void
    378  1.1    bouyer pdc203xx_setup_channel(struct ata_channel *chp)
    379  1.1    bouyer {
    380  1.1    bouyer 	struct ata_drive_datas *drvp;
    381  1.1    bouyer 	int drive, s;
    382  1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    383  1.1    bouyer 
    384  1.1    bouyer 	pciide_channel_dma_setup(cp);
    385  1.1    bouyer 
    386  1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    387  1.1    bouyer 		drvp = &chp->ch_drive[drive];
    388  1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    389  1.1    bouyer 			continue;
    390  1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    391  1.1    bouyer 			s = splbio();
    392  1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    393  1.1    bouyer 			splx(s);
    394  1.1    bouyer 		}
    395  1.1    bouyer 	}
    396  1.1    bouyer }
    397  1.1    bouyer 
    398  1.1    bouyer static int
    399  1.7  christos pdcsata_pci_intr(void *arg)
    400  1.1    bouyer {
    401  1.1    bouyer 	struct pciide_softc *sc = arg;
    402  1.1    bouyer 	struct pciide_channel *cp;
    403  1.1    bouyer 	struct ata_channel *wdc_cp;
    404  1.3     perry 	int i, rv, crv;
    405  1.7  christos 	u_int32_t scr, status, chanbase;
    406  1.4  christos 
    407  1.4  christos 	rv = 0;
    408  1.4  christos 	scr = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40);
    409  1.7  christos 	if (scr == 0xffffffff) return(rv);
    410  1.4  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40, scr & 0x0000ffff);
    411  1.7  christos 	scr = scr & 0x0000ffff;
    412  1.7  christos 	if (!scr) return(rv);
    413  1.4  christos 
    414  1.4  christos 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
    415  1.4  christos 		cp = &sc->pciide_channels[i];
    416  1.4  christos 		wdc_cp = &cp->ata_channel;
    417  1.4  christos 		if (scr & (1 << (i + 1))) {
    418  1.7  christos 			chanbase = PDC_CHANNELBASE(i) + 0x48;
    419  1.7  christos 			status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    420  1.7  christos 			if (status & PDC_ERRMASK) {
    421  1.7  christos 				chanbase = PDC_CHANNELBASE(i) + 0x60;
    422  1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    423  1.7  christos 				status |= 0x800;
    424  1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    425  1.7  christos 				status &= ~0x800;
    426  1.7  christos 				bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    427  1.7  christos 				status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    428  1.7  christos 				continue;
    429  1.7  christos 			}
    430  1.4  christos 			crv = wdcintr(wdc_cp);
    431  1.4  christos 			if (crv == 0) {
    432  1.4  christos 				printf("%s:%d: bogus intr (reg 0x%x)\n",
    433  1.4  christos 				    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
    434  1.4  christos 				    i, scr);
    435  1.4  christos 			} else
    436  1.4  christos 				rv = 1;
    437  1.4  christos 		}
    438  1.4  christos 	}
    439  1.4  christos 	return rv;
    440  1.4  christos }
    441  1.4  christos 
    442  1.1    bouyer static void
    443  1.1    bouyer pdc203xx_irqack(struct ata_channel *chp)
    444  1.1    bouyer {
    445  1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    446  1.1    bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    447  1.1    bouyer 
    448  1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    449  1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    450  1.1    bouyer 		0) & ~0x00003f9f) | (cp->ata_channel.ch_channel + 1));
    451  1.1    bouyer 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
    452  1.1    bouyer 	    (cp->ata_channel.ch_channel + 1) << 2, 0x00000001);
    453  1.1    bouyer }
    454  1.1    bouyer 
    455  1.1    bouyer static int
    456  1.1    bouyer pdc203xx_dma_init(void *v, int channel, int drive, void *databuf,
    457  1.1    bouyer     size_t datalen, int flags)
    458  1.1    bouyer {
    459  1.1    bouyer 	struct pciide_softc *sc = v;
    460  1.1    bouyer 
    461  1.1    bouyer 	return pciide_dma_dmamap_setup(sc, channel, drive,
    462  1.1    bouyer 	    databuf, datalen, flags);
    463  1.1    bouyer }
    464  1.1    bouyer 
    465  1.1    bouyer static void
    466  1.1    bouyer pdc203xx_dma_start(void *v, int channel, int drive)
    467  1.1    bouyer {
    468  1.1    bouyer 	struct pciide_softc *sc = v;
    469  1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    470  1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    471  1.1    bouyer 
    472  1.1    bouyer 	/* Write table addr */
    473  1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
    474  1.1    bouyer 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
    475  1.1    bouyer 	/* start DMA engine */
    476  1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    477  1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    478  1.1    bouyer 	    0) & ~0xc0) | ((dma_maps->dma_flags & WDC_DMA_READ) ? 0x80 : 0xc0));
    479  1.1    bouyer }
    480  1.1    bouyer 
    481  1.1    bouyer static int
    482  1.1    bouyer pdc203xx_dma_finish(void *v, int channel, int drive, int force)
    483  1.1    bouyer {
    484  1.1    bouyer 	struct pciide_softc *sc = v;
    485  1.1    bouyer 	struct pciide_channel *cp = &sc->pciide_channels[channel];
    486  1.1    bouyer 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
    487  1.1    bouyer 
    488  1.1    bouyer 	/* stop DMA channel */
    489  1.1    bouyer 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
    490  1.1    bouyer 	    (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
    491  1.1    bouyer 	    0) & ~0x80));
    492  1.1    bouyer 
    493  1.1    bouyer 	/* Unload the map of the data buffer */
    494  1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
    495  1.1    bouyer 	    dma_maps->dmamap_xfer->dm_mapsize,
    496  1.1    bouyer 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
    497  1.1    bouyer 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    498  1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
    499  1.1    bouyer 
    500  1.1    bouyer 	return 0;
    501  1.1    bouyer }
    502  1.4  christos 
    503  1.4  christos #define	PDC205_REGADDR(base,ch)	((base)+((ch)<<8))
    504  1.4  christos #define	PDC205_SSTATUS(ch)	PDC205_REGADDR(0x400,ch)
    505  1.4  christos #define	PDC205_SERROR(ch)	PDC205_REGADDR(0x404,ch)
    506  1.4  christos #define	PDC205_SCONTROL(ch)	PDC205_REGADDR(0x408,ch)
    507  1.4  christos #define	PDC205_MULTIPLIER(ch)	PDC205_REGADDR(0x4e8,ch)
    508  1.4  christos 
    509  1.4  christos 
    510  1.4  christos #define	SCONTROL_WRITE(sc,channel,scontrol)	\
    511  1.4  christos 	bus_space_write_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh,	\
    512  1.4  christos 	PDC205_SCONTROL(channel), scontrol)
    513  1.4  christos 
    514  1.4  christos #define	SSTATUS_READ(sc,channel)	\
    515  1.4  christos 	bus_space_read_4((sc)->sc_ba5_st, (sc)->sc_ba5_sh,	\
    516  1.4  christos 	PDC205_SSTATUS(channel))
    517  1.4  christos 
    518  1.4  christos 
    519  1.4  christos 
    520  1.4  christos static void
    521  1.7  christos pdcsata_do_reset(struct ata_channel *chp, int poll)
    522  1.4  christos {
    523  1.4  christos 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    524  1.7  christos 	int reset, status, i, chanbase;
    525  1.7  christos 
    526  1.7  christos 	/* reset SATA */
    527  1.7  christos 	reset = (1 << 11);
    528  1.7  christos 	chanbase = PDC_CHANNELBASE(chp->ch_channel) + 0x60;
    529  1.7  christos 	for (i = 0; i < 11;i ++) {
    530  1.7  christos 		status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    531  1.7  christos 		if (status & reset) break;
    532  1.7  christos 		delay(100);
    533  1.7  christos 		status |= reset;
    534  1.7  christos 		bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    535  1.7  christos 	}
    536  1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    537  1.7  christos 	status &= ~reset;
    538  1.7  christos 	bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
    539  1.7  christos 	status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
    540  1.4  christos 
    541  1.4  christos 	wdc_do_reset(chp, poll);
    542  1.4  christos 
    543  1.4  christos }
    544  1.4  christos 
    545  1.4  christos static void
    546  1.4  christos pdc205xx_drv_probe(struct ata_channel *chp)
    547  1.4  christos {
    548  1.4  christos 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    549  1.4  christos 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    550  1.4  christos 	u_int32_t scontrol, sstatus;
    551  1.4  christos 	u_int16_t scnt, sn, cl, ch;
    552  1.4  christos 	int i, s;
    553  1.4  christos 
    554  1.4  christos 	/* XXX This should be done by other code. */
    555  1.4  christos 	for (i = 0; i < 2; i++) {
    556  1.4  christos 		chp->ch_drive[i].chnl_softc = chp;
    557  1.4  christos 		chp->ch_drive[i].drive = i;
    558  1.4  christos 	}
    559  1.4  christos 
    560  1.4  christos 	SCONTROL_WRITE(sc, chp->ch_channel, 0);
    561  1.4  christos 	delay(50*1000);
    562  1.4  christos 
    563  1.4  christos 	scontrol = SControl_DET_INIT | SControl_SPD_ANY | SControl_IPM_NONE;
    564  1.4  christos 	SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
    565  1.4  christos 	delay(50*1000);
    566  1.4  christos 
    567  1.4  christos 	scontrol &= ~SControl_DET_INIT;
    568  1.4  christos 	SCONTROL_WRITE(sc,chp->ch_channel,scontrol);
    569  1.4  christos 	delay(50*1000);
    570  1.4  christos 
    571  1.4  christos 	sstatus = SSTATUS_READ(sc,chp->ch_channel);
    572  1.4  christos 
    573  1.4  christos 	switch (sstatus & SStatus_DET_mask) {
    574  1.4  christos 	case SStatus_DET_NODEV:
    575  1.4  christos 		/* No Device; be silent.  */
    576  1.4  christos 		break;
    577  1.4  christos 
    578  1.4  christos 	case SStatus_DET_DEV_NE:
    579  1.4  christos 		aprint_error("%s: port %d: device connected, but "
    580  1.4  christos 		    "communication not established\n",
    581  1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    582  1.4  christos 		break;
    583  1.4  christos 
    584  1.4  christos 	case SStatus_DET_OFFLINE:
    585  1.4  christos 		aprint_error("%s: port %d: PHY offline\n",
    586  1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel);
    587  1.4  christos 		break;
    588  1.4  christos 
    589  1.4  christos 	case SStatus_DET_DEV:
    590  1.4  christos 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    591  1.4  christos 		    WDSD_IBM);
    592  1.4  christos 		delay(10);	/* 400ns delay */
    593  1.4  christos 		scnt = bus_space_read_2(wdr->cmd_iot,
    594  1.4  christos 		    wdr->cmd_iohs[wd_seccnt], 0);
    595  1.4  christos 		sn = bus_space_read_2(wdr->cmd_iot,
    596  1.4  christos 		    wdr->cmd_iohs[wd_sector], 0);
    597  1.4  christos 		cl = bus_space_read_2(wdr->cmd_iot,
    598  1.4  christos 		    wdr->cmd_iohs[wd_cyl_lo], 0);
    599  1.4  christos 		ch = bus_space_read_2(wdr->cmd_iot,
    600  1.4  christos 		    wdr->cmd_iohs[wd_cyl_hi], 0);
    601  1.4  christos #if 0
    602  1.4  christos 		printf("%s: port %d: scnt=0x%x sn=0x%x cl=0x%x ch=0x%x\n",
    603  1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    604  1.4  christos 		    scnt, sn, cl, ch);
    605  1.4  christos #endif
    606  1.4  christos 		/*
    607  1.4  christos 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    608  1.4  christos 		 * cases we get wrong values here, so ignore it.
    609  1.4  christos 		 */
    610  1.4  christos 		s = splbio();
    611  1.4  christos 		if (cl == 0x14 && ch == 0xeb)
    612  1.4  christos 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    613  1.4  christos 		else
    614  1.4  christos 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    615  1.4  christos 		splx(s);
    616  1.4  christos #if 0
    617  1.4  christos 		aprint_normal("%s: port %d: device present, speed: %s\n",
    618  1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    619  1.4  christos 		    sata_speed(sstatus));
    620  1.4  christos #endif
    621  1.4  christos 		break;
    622  1.4  christos 
    623  1.4  christos 	default:
    624  1.4  christos 		aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
    625  1.4  christos 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, chp->ch_channel,
    626  1.4  christos 		    sstatus);
    627  1.4  christos 	}
    628  1.4  christos }
    629