pdcsata.c revision 1.29 1 /* $NetBSD: pdcsata.c,v 1.29 2017/10/20 07:06:08 jdolecek Exp $ */
2
3 /*
4 * Copyright (c) 2004, Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 */
26
27 #include <sys/cdefs.h>
28 __KERNEL_RCSID(0, "$NetBSD: pdcsata.c,v 1.29 2017/10/20 07:06:08 jdolecek Exp $");
29
30 #include <sys/types.h>
31 #include <sys/param.h>
32 #include <sys/systm.h>
33
34 #include <dev/pci/pcivar.h>
35 #include <dev/pci/pcidevs.h>
36 #include <dev/pci/pciidereg.h>
37 #include <dev/pci/pciidevar.h>
38 #include <dev/ata/atareg.h>
39 #include <dev/ata/satavar.h>
40 #include <dev/ata/satareg.h>
41
42 #define PDC203xx_SATA_NCHANNELS 4
43 #define PDC203xx_COMBO_NCHANNELS 3
44 #define PDC40718_SATA_NCHANNELS 4
45 #define PDC20575_COMBO_NCHANNELS 3
46
47 #define PDC203xx_BAR_IDEREGS 0x1c /* BAR where the IDE registers are mapped */
48
49 #define PDC_CHANNELBASE(ch) 0x200 + ((ch) * 0x80)
50 #define PDC_ERRMASK 0x00780700
51
52 #define PDC205_REGADDR(base,ch) ((base)+((ch)<<8))
53 #define PDC205_SSTATUS(ch) PDC205_REGADDR(0x400,ch)
54 #define PDC205_SERROR(ch) PDC205_REGADDR(0x404,ch)
55 #define PDC205_SCONTROL(ch) PDC205_REGADDR(0x408,ch)
56 #define PDC205_MULTIPLIER(ch) PDC205_REGADDR(0x4e8,ch)
57
58 static void pdcsata_chip_map(struct pciide_softc *,
59 const struct pci_attach_args *);
60 static void pdc203xx_setup_channel(struct ata_channel *);
61 static void pdc203xx_irqack(struct ata_channel *);
62 static int pdc203xx_dma_init(void *, int, int, void *, size_t, int);
63 static void pdc203xx_dma_start(void *,int ,int);
64 static int pdc203xx_dma_finish(void *, int, int, int);
65 static void pdc203xx_combo_probe(struct ata_channel *);
66 static int pdcsata_pci_intr(void *);
67 static void pdcsata_do_reset(struct ata_channel *, int);
68
69 static int pdcsata_match(device_t, cfdata_t, void *);
70 static void pdcsata_attach(device_t, device_t, void *);
71
72 CFATTACH_DECL_NEW(pdcsata, sizeof(struct pciide_softc),
73 pdcsata_match, pdcsata_attach, pciide_detach, NULL);
74
75 static const struct pciide_product_desc pciide_pdcsata_products[] = {
76 { PCI_PRODUCT_PROMISE_PDC20318,
77 0,
78 "Promise PDC20318 SATA150 controller",
79 pdcsata_chip_map,
80 },
81 { PCI_PRODUCT_PROMISE_PDC20319,
82 0,
83 "Promise PDC20319 SATA150 controller",
84 pdcsata_chip_map,
85 },
86 { PCI_PRODUCT_PROMISE_PDC20371,
87 0,
88 "Promise PDC20371 SATA150 controller",
89 pdcsata_chip_map,
90 },
91 { PCI_PRODUCT_PROMISE_PDC20375,
92 0,
93 "Promise PDC20375 SATA150 controller",
94 pdcsata_chip_map,
95 },
96 { PCI_PRODUCT_PROMISE_PDC20376,
97 0,
98 "Promise PDC20376 SATA150 controller",
99 pdcsata_chip_map,
100 },
101 { PCI_PRODUCT_PROMISE_PDC20377,
102 0,
103 "Promise PDC20377 SATA150 controller",
104 pdcsata_chip_map,
105 },
106 { PCI_PRODUCT_PROMISE_PDC20378,
107 0,
108 "Promise PDC20378 SATA150 controller",
109 pdcsata_chip_map,
110 },
111 { PCI_PRODUCT_PROMISE_PDC20379,
112 0,
113 "Promise PDC20379 SATA150 controller",
114 pdcsata_chip_map,
115 },
116 { PCI_PRODUCT_PROMISE_PDC40518,
117 0,
118 "Promise PDC40518 SATA150 controller",
119 pdcsata_chip_map,
120 },
121 { PCI_PRODUCT_PROMISE_PDC40519,
122 0,
123 "Promise PDC40519 SATA 150 controller",
124 pdcsata_chip_map,
125 },
126 { PCI_PRODUCT_PROMISE_PDC40718,
127 0,
128 "Promise PDC40718 SATA300 controller",
129 pdcsata_chip_map,
130 },
131 { PCI_PRODUCT_PROMISE_PDC40719,
132 0,
133 "Promise PDC40719 SATA300 controller",
134 pdcsata_chip_map,
135 },
136 { PCI_PRODUCT_PROMISE_PDC40779,
137 0,
138 "Promise PDC40779 SATA300 controller",
139 pdcsata_chip_map,
140 },
141 { PCI_PRODUCT_PROMISE_PDC20571,
142 0,
143 "Promise PDC20571 SATA150 controller",
144 pdcsata_chip_map,
145 },
146 { PCI_PRODUCT_PROMISE_PDC20575,
147 0,
148 "Promise PDC20575 SATA150 controller",
149 pdcsata_chip_map,
150 },
151 { PCI_PRODUCT_PROMISE_PDC20579,
152 0,
153 "Promise PDC20579 SATA150 controller",
154 pdcsata_chip_map,
155 },
156 { PCI_PRODUCT_PROMISE_PDC20771,
157 0,
158 "Promise PDC20771 SATA300 controller",
159 pdcsata_chip_map,
160 },
161 { PCI_PRODUCT_PROMISE_PDC20775,
162 0,
163 "Promise PDC20775 SATA300 controller",
164 pdcsata_chip_map,
165 },
166 { PCI_PRODUCT_PROMISE_PDC20617,
167 0,
168 "Promise PDC2020617 Ultra/133 controller",
169 pdcsata_chip_map,
170 },
171 { PCI_PRODUCT_PROMISE_PDC20618,
172 0,
173 "Promise PDC20618 Ultra/133 controller",
174 pdcsata_chip_map,
175 },
176 { PCI_PRODUCT_PROMISE_PDC20619,
177 0,
178 "Promise PDC20619 Ultra/133 controller",
179 pdcsata_chip_map,
180 },
181 { PCI_PRODUCT_PROMISE_PDC20620,
182 0,
183 "Promise PDC20620 Ultra/133 controller",
184 pdcsata_chip_map,
185 },
186 { PCI_PRODUCT_PROMISE_PDC20621,
187 0,
188 "Promise PDC20621 Ultra/133 controller",
189 pdcsata_chip_map,
190 },
191 { 0,
192 0,
193 NULL,
194 NULL
195 }
196 };
197
198 static int
199 pdcsata_match(device_t parent, cfdata_t match, void *aux)
200 {
201 struct pci_attach_args *pa = aux;
202
203 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_PROMISE) {
204 if (pciide_lookup_product(pa->pa_id, pciide_pdcsata_products))
205 return (2);
206 }
207 return (0);
208 }
209
210 static void
211 pdcsata_attach(device_t parent, device_t self, void *aux)
212 {
213 struct pci_attach_args *pa = aux;
214 struct pciide_softc *sc = device_private(self);
215
216 sc->sc_wdcdev.sc_atac.atac_dev = self;
217
218 pciide_common_attach(sc, pa,
219 pciide_lookup_product(pa->pa_id, pciide_pdcsata_products));
220 }
221
222 static void
223 pdcsata_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
224 {
225 struct pciide_channel *cp;
226 struct ata_channel *wdc_cp;
227 struct wdc_regs *wdr;
228 int channel, i;
229 pci_intr_handle_t intrhandle;
230 const char *intrstr;
231 char intrbuf[PCI_INTRSTR_LEN];
232
233 /*
234 * Promise SATA controllers have 3 or 4 channels,
235 * the usual IDE registers are mapped in I/O space, with offsets.
236 */
237 if (pci_intr_map(pa, &intrhandle) != 0) {
238 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
239 "couldn't map interrupt\n");
240 return;
241 }
242 intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
243 sc->sc_pci_ih = pci_intr_establish(pa->pa_pc,
244 intrhandle, IPL_BIO, pdcsata_pci_intr, sc);
245
246 if (sc->sc_pci_ih == NULL) {
247 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
248 "couldn't establish native-PCI interrupt");
249 if (intrstr != NULL)
250 aprint_error(" at %s", intrstr);
251 aprint_error("\n");
252 return;
253 }
254 aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
255 "interrupting at %s\n",
256 intrstr ? intrstr : "unknown interrupt");
257
258 sc->sc_dma_ok = (pci_mapreg_map(pa, PCIIDE_REG_BUS_MASTER_DMA,
259 PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_dma_iot,
260 &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios) == 0);
261 if (!sc->sc_dma_ok) {
262 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
263 "couldn't map bus-master DMA registers\n");
264 pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
265 return;
266 }
267
268 sc->sc_dmat = pa->pa_dmat;
269
270 if (pci_mapreg_map(pa, PDC203xx_BAR_IDEREGS,
271 PCI_MAPREG_MEM_TYPE_32BIT, 0, &sc->sc_ba5_st,
272 &sc->sc_ba5_sh, NULL, &sc->sc_ba5_ss) != 0) {
273 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
274 "couldn't map IDE registers\n");
275 bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
276 pci_intr_disestablish(pa->pa_pc, sc->sc_pci_ih);
277 return;
278 }
279
280 aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
281 "bus-master DMA support present\n");
282 sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
283 if (sc->sc_dma_ok) {
284 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
285 }
286 if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
287 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
288 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
289 sc->sc_wdcdev.irqack = pdc203xx_irqack;
290 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
291 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
292 sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
293 sc->sc_wdcdev.sc_atac.atac_set_modes = pdc203xx_setup_channel;
294 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
295 sc->sc_wdcdev.wdc_maxdrives = 2;
296
297 sc->sc_wdcdev.reset = pdcsata_do_reset;
298
299 switch (sc->sc_pp->ide_product) {
300 case PCI_PRODUCT_PROMISE_PDC20318:
301 case PCI_PRODUCT_PROMISE_PDC20319:
302 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c,
303 0x00ff0033);
304 sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
305 sc->sc_wdcdev.sc_atac.atac_nchannels = PDC203xx_SATA_NCHANNELS;
306 sc->sc_wdcdev.wdc_maxdrives = 1;
307 break;
308 case PCI_PRODUCT_PROMISE_PDC20371:
309 case PCI_PRODUCT_PROMISE_PDC20375:
310 case PCI_PRODUCT_PROMISE_PDC20376:
311 case PCI_PRODUCT_PROMISE_PDC20377:
312 case PCI_PRODUCT_PROMISE_PDC20378:
313 case PCI_PRODUCT_PROMISE_PDC20379:
314 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x6c,
315 0x00ff0033);
316 sc->sc_wdcdev.sc_atac.atac_probe = pdc203xx_combo_probe;
317 sc->sc_wdcdev.sc_atac.atac_nchannels = PDC203xx_COMBO_NCHANNELS;
318 break;
319
320 case PCI_PRODUCT_PROMISE_PDC40518:
321 case PCI_PRODUCT_PROMISE_PDC40519:
322 case PCI_PRODUCT_PROMISE_PDC40718:
323 case PCI_PRODUCT_PROMISE_PDC40719:
324 case PCI_PRODUCT_PROMISE_PDC40779:
325 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60,
326 0x00ff00ff);
327 sc->sc_wdcdev.sc_atac.atac_nchannels = PDC40718_SATA_NCHANNELS;
328 sc->sc_wdcdev.sc_atac.atac_probe = wdc_sataprobe;
329 sc->sc_wdcdev.wdc_maxdrives = 1;
330 break;
331
332 case PCI_PRODUCT_PROMISE_PDC20571:
333 case PCI_PRODUCT_PROMISE_PDC20575:
334 case PCI_PRODUCT_PROMISE_PDC20579:
335 case PCI_PRODUCT_PROMISE_PDC20771:
336 case PCI_PRODUCT_PROMISE_PDC20775:
337 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x60,
338 0x00ff00ff);
339 sc->sc_wdcdev.sc_atac.atac_nchannels = PDC20575_COMBO_NCHANNELS;
340 sc->sc_wdcdev.sc_atac.atac_probe = pdc203xx_combo_probe;
341 break;
342
343 case PCI_PRODUCT_PROMISE_PDC20617:
344 case PCI_PRODUCT_PROMISE_PDC20618:
345 case PCI_PRODUCT_PROMISE_PDC20619:
346 case PCI_PRODUCT_PROMISE_PDC20620:
347 case PCI_PRODUCT_PROMISE_PDC20621:
348 sc->sc_wdcdev.sc_atac.atac_nchannels =
349 ((bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
350 0x48) & 0x01) ? 1 : 0) +
351 ((bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh,
352 0x48) & 0x02) ? 1 : 0) +
353 2;
354 sc->sc_wdcdev.sc_atac.atac_probe = wdc_drvprobe;
355
356 default:
357 aprint_error("unknown promise product 0x%x\n",
358 sc->sc_pp->ide_product);
359 }
360
361 wdc_allocate_regs(&sc->sc_wdcdev);
362
363 sc->sc_wdcdev.dma_arg = sc;
364 sc->sc_wdcdev.dma_init = pdc203xx_dma_init;
365 sc->sc_wdcdev.dma_start = pdc203xx_dma_start;
366 sc->sc_wdcdev.dma_finish = pdc203xx_dma_finish;
367
368 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
369 channel++) {
370 cp = &sc->pciide_channels[channel];
371 sc->wdc_chanarray[channel] = &cp->ata_channel;
372
373 cp->ih = sc->sc_pci_ih;
374 cp->name = NULL;
375 cp->ata_channel.ch_channel = channel;
376 cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
377
378 wdc_cp = &cp->ata_channel;
379 wdr = CHAN_TO_WDC_REGS(wdc_cp);
380
381 wdr->ctl_iot = sc->sc_ba5_st;
382 wdr->cmd_iot = sc->sc_ba5_st;
383
384 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
385 0x0238 + (channel << 7), 1, &wdr->ctl_ioh) != 0) {
386 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
387 "couldn't map channel %d ctl regs\n", channel);
388 goto next_channel;
389 }
390 for (i = 0; i < WDC_NREG; i++) {
391 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
392 0x0200 + (i << 2) + (channel << 7), i == 0 ? 4 : 1,
393 &wdr->cmd_iohs[i]) != 0) {
394 aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
395 "couldn't map channel %d cmd regs\n",
396 channel);
397 goto next_channel;
398 }
399 }
400 wdc_init_shadow_regs(wdr);
401
402 /*
403 * subregion de busmaster registers. They're spread all over
404 * the controller's register space :(. They are also 4 bytes
405 * sized, with some specific extentions in the extra bits.
406 * It also seems that the IDEDMA_CTL register isn't available.
407 */
408 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
409 0x260 + (channel << 7), 1,
410 &cp->dma_iohs[IDEDMA_CMD]) != 0) {
411 aprint_normal("%s channel %d: can't subregion DMA "
412 "registers\n",
413 device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
414 channel);
415 goto next_channel;
416 }
417 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
418 0x244 + (channel << 7), 4,
419 &cp->dma_iohs[IDEDMA_TBL]) != 0) {
420 aprint_normal("%s channel %d: can't subregion DMA "
421 "registers\n",
422 device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
423 channel);
424 goto next_channel;
425 }
426
427 /* subregion the SATA registers */
428 if (sc->sc_wdcdev.sc_atac.atac_probe == wdc_sataprobe ||
429 (sc->sc_wdcdev.sc_atac.atac_probe == pdc203xx_combo_probe
430 && channel < 2)) {
431 wdr->sata_iot = sc->sc_ba5_st;
432 wdr->sata_baseioh = sc->sc_ba5_sh;
433 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
434 PDC205_SSTATUS(channel), 1,
435 &wdr->sata_status) != 0) {
436 aprint_error_dev(
437 sc->sc_wdcdev.sc_atac.atac_dev,
438 "couldn't map channel %d "
439 "sata_status regs\n", channel);
440 goto next_channel;
441 }
442 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
443 PDC205_SERROR(channel), 1, &wdr->sata_error) != 0) {
444 aprint_error_dev(
445 sc->sc_wdcdev.sc_atac.atac_dev,
446 "couldn't map channel %d "
447 "sata_error regs\n", channel);
448 goto next_channel;
449 }
450 if (bus_space_subregion(sc->sc_ba5_st, sc->sc_ba5_sh,
451 PDC205_SCONTROL(channel), 1,
452 &wdr->sata_control) != 0) {
453 aprint_error_dev(
454 sc->sc_wdcdev.sc_atac.atac_dev,
455 "couldn't map channel %d "
456 "sata_control regs\n", channel);
457 goto next_channel;
458 }
459 }
460
461 wdcattach(wdc_cp);
462 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
463 (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
464 0) & ~0x00003f9f) | (channel + 1));
465 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
466 (channel + 1) << 2, 0x00000001);
467 next_channel:
468 continue;
469 }
470 return;
471 }
472
473 static void
474 pdc203xx_combo_probe(struct ata_channel *chp)
475 {
476 if (chp->ch_channel < 2)
477 wdc_sataprobe(chp);
478 else
479 wdc_drvprobe(chp);
480 }
481
482 static void
483 pdc203xx_setup_channel(struct ata_channel *chp)
484 {
485 struct ata_drive_datas *drvp;
486 int drive, s;
487 struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
488
489 pciide_channel_dma_setup(cp);
490
491 for (drive = 0; drive < 2; drive++) {
492 drvp = &chp->ch_drive[drive];
493 if (drvp->drive_type == ATA_DRIVET_NONE)
494 continue;
495 if (drvp->drive_flags & ATA_DRIVE_UDMA) {
496 s = splbio();
497 drvp->drive_flags &= ~ATA_DRIVE_DMA;
498 splx(s);
499 }
500 }
501 }
502
503 static int
504 pdcsata_pci_intr(void *arg)
505 {
506 struct pciide_softc *sc = arg;
507 struct pciide_channel *cp;
508 struct ata_channel *wdc_cp;
509 int i, rv, crv;
510 u_int32_t scr, status, chanbase;
511
512 rv = 0;
513 scr = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40);
514 if (scr == 0xffffffff) return(rv);
515 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, 0x40, scr & 0x0000ffff);
516 scr = scr & 0x0000ffff;
517 if (!scr) return(rv);
518
519 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
520 cp = &sc->pciide_channels[i];
521 wdc_cp = &cp->ata_channel;
522 if (scr & (1 << (i + 1))) {
523 chanbase = PDC_CHANNELBASE(i) + 0x48;
524 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
525 if (status & PDC_ERRMASK) {
526 chanbase = PDC_CHANNELBASE(i) + 0x60;
527 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
528 status |= 0x800;
529 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
530 status &= ~0x800;
531 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
532 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
533 continue;
534 }
535 crv = wdcintr(wdc_cp);
536 if (crv == 0) {
537 aprint_error("%s:%d: bogus intr (reg 0x%x)\n",
538 device_xname(
539 sc->sc_wdcdev.sc_atac.atac_dev), i, scr);
540 } else
541 rv = 1;
542 }
543 }
544 return rv;
545 }
546
547 static void
548 pdc203xx_irqack(struct ata_channel *chp)
549 {
550 struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
551 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
552
553 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
554 (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
555 0) & ~0x00003f9f) | (cp->ata_channel.ch_channel + 1));
556 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh,
557 (cp->ata_channel.ch_channel + 1) << 2, 0x00000001);
558 }
559
560 static int
561 pdc203xx_dma_init(void *v, int channel, int drive, void *databuf,
562 size_t datalen, int flags)
563 {
564 struct pciide_softc *sc = v;
565
566 return pciide_dma_dmamap_setup(sc, channel, drive,
567 databuf, datalen, flags);
568 }
569
570 static void
571 pdc203xx_dma_start(void *v, int channel, int drive)
572 {
573 struct pciide_softc *sc = v;
574 struct pciide_channel *cp = &sc->pciide_channels[channel];
575 struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
576
577 /* Write table addr */
578 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
579 dma_maps->dmamap_table->dm_segs[0].ds_addr);
580 /* start DMA engine */
581 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
582 (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
583 0) & ~0xc0) | ((dma_maps->dma_flags & WDC_DMA_READ) ? 0x80 : 0xc0));
584 }
585
586 static int
587 pdc203xx_dma_finish(void *v, int channel, int drive, int force)
588 {
589 struct pciide_softc *sc = v;
590 struct pciide_channel *cp = &sc->pciide_channels[channel];
591 struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
592
593 /* stop DMA channel */
594 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
595 (bus_space_read_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD],
596 0) & ~0x80));
597
598 /* Unload the map of the data buffer */
599 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
600 dma_maps->dmamap_xfer->dm_mapsize,
601 (dma_maps->dma_flags & WDC_DMA_READ) ?
602 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
603 bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
604
605 return 0;
606 }
607
608
609 static void
610 pdcsata_do_reset(struct ata_channel *chp, int poll)
611 {
612 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
613 int reset, status, i, chanbase;
614
615 /* reset SATA */
616 reset = (1 << 11);
617 chanbase = PDC_CHANNELBASE(chp->ch_channel) + 0x60;
618 for (i = 0; i < 11;i ++) {
619 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
620 if (status & reset) break;
621 delay(100);
622 status |= reset;
623 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
624 }
625 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
626 status &= ~reset;
627 bus_space_write_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase, status);
628 status = bus_space_read_4(sc->sc_ba5_st, sc->sc_ba5_sh, chanbase);
629
630 wdc_do_reset(chp, poll);
631 }
632