Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.15
      1  1.15  thorpej /*	$NetBSD: piixide.c,v 1.15 2004/08/21 00:28:34 thorpej Exp $	*/
      2   1.1   bouyer 
      3   1.1   bouyer /*
      4   1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5   1.1   bouyer  *
      6   1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1   bouyer  * modification, are permitted provided that the following conditions
      8   1.1   bouyer  * are met:
      9   1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1   bouyer  *    must display the following acknowledgement:
     16   1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1   bouyer  *    derived from this software without specific prior written permission.
     19   1.1   bouyer  *
     20   1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1   bouyer  */
     31   1.1   bouyer 
     32   1.1   bouyer #include <sys/param.h>
     33   1.1   bouyer #include <sys/systm.h>
     34   1.1   bouyer 
     35   1.1   bouyer #include <dev/pci/pcivar.h>
     36   1.1   bouyer #include <dev/pci/pcidevs.h>
     37   1.1   bouyer #include <dev/pci/pciidereg.h>
     38   1.1   bouyer #include <dev/pci/pciidevar.h>
     39   1.1   bouyer #include <dev/pci/pciide_piix_reg.h>
     40   1.1   bouyer 
     41   1.2  thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     42  1.12  thorpej static void piix_setup_channel(struct ata_channel *);
     43  1.12  thorpej static void piix3_4_setup_channel(struct ata_channel *);
     44   1.2  thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     45   1.2  thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     46   1.2  thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     47   1.5   bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     48   1.2  thorpej 
     49   1.2  thorpej static int  piixide_match(struct device *, struct cfdata *, void *);
     50   1.2  thorpej static void piixide_attach(struct device *, struct device *, void *);
     51   1.1   bouyer 
     52   1.2  thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     53   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     54   1.1   bouyer 	  0,
     55   1.1   bouyer 	  "Intel 82092AA IDE controller",
     56   1.1   bouyer 	  default_chip_map,
     57   1.1   bouyer 	},
     58   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     59   1.1   bouyer 	  0,
     60   1.1   bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     61   1.1   bouyer 	  piix_chip_map,
     62   1.1   bouyer 	},
     63   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     64   1.1   bouyer 	  0,
     65   1.1   bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     66   1.1   bouyer 	  piix_chip_map,
     67   1.1   bouyer 	},
     68   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     69   1.1   bouyer 	  0,
     70   1.1   bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     71   1.1   bouyer 	  piix_chip_map,
     72   1.1   bouyer 	},
     73   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     74   1.1   bouyer 	  0,
     75   1.1   bouyer 	  "Intel 82440MX IDE controller",
     76   1.1   bouyer 	  piix_chip_map
     77   1.1   bouyer 	},
     78   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     79   1.1   bouyer 	  0,
     80   1.1   bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     81   1.1   bouyer 	  piix_chip_map,
     82   1.1   bouyer 	},
     83   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     84   1.1   bouyer 	  0,
     85   1.1   bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     86   1.1   bouyer 	  piix_chip_map,
     87   1.1   bouyer 	},
     88   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     89   1.1   bouyer 	  0,
     90   1.1   bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     91   1.1   bouyer 	  piix_chip_map,
     92   1.1   bouyer 	},
     93   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     94   1.1   bouyer 	  0,
     95   1.1   bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
     96   1.1   bouyer 	  piix_chip_map,
     97   1.1   bouyer 	},
     98   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
     99   1.1   bouyer 	  0,
    100   1.1   bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    101   1.1   bouyer 	  piix_chip_map,
    102   1.1   bouyer 	},
    103   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    104   1.1   bouyer 	  0,
    105   1.1   bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    106   1.1   bouyer 	  piix_chip_map,
    107   1.1   bouyer 	},
    108   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    109   1.1   bouyer 	  0,
    110   1.1   bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    111   1.1   bouyer 	  piix_chip_map,
    112   1.1   bouyer 	},
    113   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    114   1.1   bouyer 	  0,
    115   1.1   bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    116   1.1   bouyer 	  piix_chip_map,
    117   1.1   bouyer 	},
    118   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    119   1.1   bouyer 	  0,
    120   1.1   bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    121   1.1   bouyer 	  piix_chip_map,
    122   1.1   bouyer 	},
    123   1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    124   1.1   bouyer 	  0,
    125   1.1   bouyer 	  "Intel 82801EB Serial ATA Controller",
    126   1.5   bouyer 	  piixsata_chip_map,
    127   1.4   bouyer 	},
    128   1.4   bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    129   1.4   bouyer 	  0,
    130   1.4   bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    131   1.5   bouyer 	  piixsata_chip_map,
    132   1.1   bouyer 	},
    133   1.9  thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    134   1.9  thorpej 	  0,
    135   1.9  thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    136   1.9  thorpej 	  piix_chip_map,
    137   1.9  thorpej 	},
    138   1.9  thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    139   1.9  thorpej 	  0,
    140   1.9  thorpej 	  "Intel 6300ESB Serial ATA Controller",
    141   1.9  thorpej 	  piixsata_chip_map,
    142   1.9  thorpej 	},
    143   1.1   bouyer 	{ 0,
    144   1.1   bouyer 	  0,
    145   1.1   bouyer 	  NULL,
    146   1.1   bouyer 	  NULL
    147   1.1   bouyer 	}
    148   1.1   bouyer };
    149   1.1   bouyer 
    150   1.1   bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
    151   1.1   bouyer     piixide_match, piixide_attach, NULL, NULL);
    152   1.1   bouyer 
    153   1.2  thorpej static int
    154   1.2  thorpej piixide_match(struct device *parent, struct cfdata *match, void *aux)
    155   1.1   bouyer {
    156   1.1   bouyer 	struct pci_attach_args *pa = aux;
    157   1.1   bouyer 
    158   1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    159   1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    160   1.1   bouyer 			return (2);
    161   1.1   bouyer 	}
    162   1.1   bouyer 	return (0);
    163   1.1   bouyer }
    164   1.1   bouyer 
    165   1.2  thorpej static void
    166   1.2  thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
    167   1.1   bouyer {
    168   1.1   bouyer 	struct pci_attach_args *pa = aux;
    169   1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    170   1.1   bouyer 
    171   1.1   bouyer 	pciide_common_attach(sc, pa,
    172   1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    173   1.1   bouyer 
    174   1.1   bouyer }
    175   1.1   bouyer 
    176   1.2  thorpej static void
    177   1.2  thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    178   1.1   bouyer {
    179   1.1   bouyer 	struct pciide_channel *cp;
    180   1.1   bouyer 	int channel;
    181   1.1   bouyer 	u_int32_t idetim;
    182   1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    183   1.1   bouyer 
    184   1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    185   1.1   bouyer 		return;
    186   1.1   bouyer 
    187   1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    188  1.14  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    189   1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    190   1.1   bouyer 	aprint_normal("\n");
    191  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    192   1.1   bouyer 	if (sc->sc_dma_ok) {
    193  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    194   1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    195   1.1   bouyer 		switch(sc->sc_pp->ide_product) {
    196   1.1   bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    197   1.1   bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    198   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    199   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    200   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    201   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    202   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    203   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    204   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    205   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    206   1.1   bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    207   1.9  thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    208  1.14  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    209   1.1   bouyer 		}
    210   1.1   bouyer 	}
    211  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    212  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    213   1.1   bouyer 	switch(sc->sc_pp->ide_product) {
    214   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    215  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    216   1.1   bouyer 		break;
    217   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    218   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    219   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    220   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    221   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    222   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    223   1.1   bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    224   1.9  thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    225  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    226   1.1   bouyer 		break;
    227   1.1   bouyer 	default:
    228  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    229   1.1   bouyer 	}
    230   1.1   bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    231  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    232   1.1   bouyer 	else
    233  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    234  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    235  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    236   1.1   bouyer 
    237  1.11  thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    238   1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    239   1.1   bouyer 	    DEBUG_PROBE);
    240   1.1   bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    241  1.11  thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    242   1.1   bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    243   1.1   bouyer 		    DEBUG_PROBE);
    244  1.14  thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    245  1.11  thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    246   1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    247   1.1   bouyer 			    DEBUG_PROBE);
    248   1.1   bouyer 		}
    249   1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    250   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    251   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    252   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    253   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    254   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    255   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    256   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    257   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    258   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    259  1.11  thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    260   1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    261   1.1   bouyer 			    DEBUG_PROBE);
    262   1.1   bouyer 		}
    263   1.1   bouyer 
    264   1.1   bouyer 	}
    265  1.11  thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    266   1.1   bouyer 
    267  1.12  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    268  1.12  thorpej 
    269  1.14  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    270  1.14  thorpej 	     channel++) {
    271   1.1   bouyer 		cp = &sc->pciide_channels[channel];
    272   1.1   bouyer 		/* PIIX is compat-only */
    273   1.1   bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
    274   1.1   bouyer 			continue;
    275   1.1   bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    276   1.1   bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    277   1.1   bouyer 		    PIIX_IDETIM_IDE) == 0) {
    278   1.1   bouyer #if 1
    279   1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    280  1.14  thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    281  1.12  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    282   1.1   bouyer 			continue;
    283   1.1   bouyer #else
    284   1.1   bouyer 			pcireg_t interface;
    285   1.1   bouyer 
    286   1.1   bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    287   1.1   bouyer 			    channel);
    288   1.1   bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    289   1.1   bouyer 			    idetim);
    290   1.1   bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    291   1.1   bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    292   1.1   bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    293   1.1   bouyer 			    channel, idetim, interface);
    294   1.1   bouyer #endif
    295   1.1   bouyer 		}
    296   1.1   bouyer 		/* PIIX are compat-only pciide devices */
    297   1.1   bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
    298   1.1   bouyer 	}
    299   1.1   bouyer 
    300  1.11  thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    301   1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    302   1.1   bouyer 	    DEBUG_PROBE);
    303   1.1   bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    304  1.11  thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    305   1.1   bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    306   1.1   bouyer 		    DEBUG_PROBE);
    307  1.14  thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    308  1.11  thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    309   1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    310   1.1   bouyer 			    DEBUG_PROBE);
    311   1.1   bouyer 		}
    312   1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    313   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    314   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    315   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    316   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    317   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    318   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    319   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    320   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    321   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    322  1.11  thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    323   1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    324   1.1   bouyer 			    DEBUG_PROBE);
    325   1.1   bouyer 		}
    326   1.1   bouyer 	}
    327  1.11  thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    328   1.1   bouyer }
    329   1.1   bouyer 
    330   1.2  thorpej static void
    331  1.12  thorpej piix_setup_channel(struct ata_channel *chp)
    332   1.1   bouyer {
    333   1.1   bouyer 	u_int8_t mode[2], drive;
    334   1.1   bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    335  1.13  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    336  1.13  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    337  1.12  thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    338   1.1   bouyer 
    339   1.1   bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    340   1.8  thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    341   1.1   bouyer 	idedma_ctl = 0;
    342   1.1   bouyer 
    343   1.1   bouyer 	/* set up new idetim: Enable IDE registers decode */
    344   1.1   bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    345   1.8  thorpej 	    chp->ch_channel);
    346   1.1   bouyer 
    347   1.1   bouyer 	/* setup DMA */
    348   1.1   bouyer 	pciide_channel_dma_setup(cp);
    349   1.1   bouyer 
    350   1.1   bouyer 	/*
    351   1.1   bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    352   1.1   bouyer 	 * different timings for master and slave drives.
    353   1.1   bouyer 	 * We need to find the best combination.
    354   1.1   bouyer 	 */
    355   1.1   bouyer 
    356   1.1   bouyer 	/* If both drives supports DMA, take the lower mode */
    357   1.1   bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    358   1.1   bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    359   1.1   bouyer 		mode[0] = mode[1] =
    360   1.1   bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    361   1.1   bouyer 		    drvp[0].DMA_mode = mode[0];
    362   1.1   bouyer 		    drvp[1].DMA_mode = mode[1];
    363   1.1   bouyer 		goto ok;
    364   1.1   bouyer 	}
    365   1.1   bouyer 	/*
    366   1.1   bouyer 	 * If only one drive supports DMA, use its mode, and
    367   1.1   bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    368   1.1   bouyer 	 */
    369   1.1   bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    370   1.1   bouyer 		mode[0] = drvp[0].DMA_mode;
    371   1.1   bouyer 		mode[1] = drvp[1].PIO_mode;
    372   1.1   bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    373   1.1   bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    374   1.1   bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    375   1.1   bouyer 		goto ok;
    376   1.1   bouyer 	}
    377   1.1   bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    378   1.1   bouyer 		mode[1] = drvp[1].DMA_mode;
    379   1.1   bouyer 		mode[0] = drvp[0].PIO_mode;
    380   1.1   bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    381   1.1   bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    382   1.1   bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    383   1.1   bouyer 		goto ok;
    384   1.1   bouyer 	}
    385   1.1   bouyer 	/*
    386   1.1   bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    387   1.1   bouyer 	 * one of them is PIO mode < 2
    388   1.1   bouyer 	 */
    389   1.1   bouyer 	if (drvp[0].PIO_mode < 2) {
    390   1.1   bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    391   1.1   bouyer 		mode[1] = drvp[1].PIO_mode;
    392   1.1   bouyer 	} else if (drvp[1].PIO_mode < 2) {
    393   1.1   bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    394   1.1   bouyer 		mode[0] = drvp[0].PIO_mode;
    395   1.1   bouyer 	} else {
    396   1.1   bouyer 		mode[0] = mode[1] =
    397   1.1   bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    398   1.1   bouyer 		drvp[0].PIO_mode = mode[0];
    399   1.1   bouyer 		drvp[1].PIO_mode = mode[1];
    400   1.1   bouyer 	}
    401   1.1   bouyer ok:	/* The modes are setup */
    402   1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    403   1.1   bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    404   1.1   bouyer 			idetim |= piix_setup_idetim_timings(
    405   1.8  thorpej 			    mode[drive], 1, chp->ch_channel);
    406   1.1   bouyer 			goto end;
    407   1.1   bouyer 		}
    408   1.1   bouyer 	}
    409   1.1   bouyer 	/* If we are there, none of the drives are DMA */
    410   1.1   bouyer 	if (mode[0] >= 2)
    411   1.1   bouyer 		idetim |= piix_setup_idetim_timings(
    412   1.8  thorpej 		    mode[0], 0, chp->ch_channel);
    413   1.1   bouyer 	else
    414   1.1   bouyer 		idetim |= piix_setup_idetim_timings(
    415   1.8  thorpej 		    mode[1], 0, chp->ch_channel);
    416   1.1   bouyer end:	/*
    417   1.1   bouyer 	 * timing mode is now set up in the controller. Enable
    418   1.1   bouyer 	 * it per-drive
    419   1.1   bouyer 	 */
    420   1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    421   1.1   bouyer 		/* If no drive, skip */
    422   1.1   bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    423   1.1   bouyer 			continue;
    424   1.1   bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    425   1.1   bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    426   1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    427   1.1   bouyer 	}
    428   1.1   bouyer 	if (idedma_ctl != 0) {
    429   1.1   bouyer 		/* Add software bits in status register */
    430   1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    431   1.1   bouyer 		    idedma_ctl);
    432   1.1   bouyer 	}
    433   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    434   1.1   bouyer }
    435   1.1   bouyer 
    436   1.2  thorpej static void
    437  1.12  thorpej piix3_4_setup_channel(struct ata_channel *chp)
    438   1.1   bouyer {
    439   1.1   bouyer 	struct ata_drive_datas *drvp;
    440   1.1   bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    441  1.13  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    442  1.13  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    443   1.8  thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    444  1.15  thorpej 	int drive, s;
    445   1.8  thorpej 	int channel = chp->ch_channel;
    446   1.1   bouyer 
    447   1.1   bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    448   1.1   bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    449   1.1   bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    450   1.1   bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    451   1.1   bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    452   1.1   bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    453   1.1   bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    454   1.1   bouyer 	idedma_ctl = 0;
    455   1.1   bouyer 
    456   1.1   bouyer 	/* set up new idetim: Enable IDE registers decode */
    457   1.1   bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    458   1.1   bouyer 
    459   1.1   bouyer 	/* setup DMA if needed */
    460   1.1   bouyer 	pciide_channel_dma_setup(cp);
    461   1.1   bouyer 
    462   1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    463   1.1   bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    464   1.1   bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    465   1.1   bouyer 		drvp = &chp->ch_drive[drive];
    466   1.1   bouyer 		/* If no drive, skip */
    467   1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    468   1.1   bouyer 			continue;
    469   1.1   bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    470   1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    471   1.1   bouyer 			goto pio;
    472   1.1   bouyer 
    473   1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    474   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    475   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    476   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    477   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    478   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    479   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    480   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    481   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    482   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    483   1.1   bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    484   1.1   bouyer 		}
    485   1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    486   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    487   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    488   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    489   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    490   1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    491   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    492   1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    493   1.1   bouyer 			/* setup Ultra/100 */
    494   1.1   bouyer 			if (drvp->UDMA_mode > 2 &&
    495   1.1   bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    496   1.1   bouyer 				drvp->UDMA_mode = 2;
    497   1.1   bouyer 			if (drvp->UDMA_mode > 4) {
    498   1.1   bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    499   1.1   bouyer 			} else {
    500   1.1   bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    501   1.1   bouyer 				if (drvp->UDMA_mode > 2) {
    502   1.1   bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    503   1.1   bouyer 					    drive);
    504   1.1   bouyer 				} else {
    505   1.1   bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    506   1.1   bouyer 					    drive);
    507   1.1   bouyer 				}
    508   1.1   bouyer 			}
    509   1.1   bouyer 		}
    510   1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    511   1.1   bouyer 			/* setup Ultra/66 */
    512   1.1   bouyer 			if (drvp->UDMA_mode > 2 &&
    513   1.1   bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    514   1.1   bouyer 				drvp->UDMA_mode = 2;
    515   1.1   bouyer 			if (drvp->UDMA_mode > 2)
    516   1.1   bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    517   1.1   bouyer 			else
    518   1.1   bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    519   1.1   bouyer 		}
    520  1.14  thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    521   1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    522   1.1   bouyer 			/* use Ultra/DMA */
    523  1.15  thorpej 			s = splbio();
    524   1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    525  1.15  thorpej 			splx(s);
    526   1.1   bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    527   1.1   bouyer 			udmareg |= PIIX_UDMATIM_SET(
    528   1.1   bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    529   1.1   bouyer 		} else {
    530   1.1   bouyer 			/* use Multiword DMA */
    531  1.15  thorpej 			s = splbio();
    532   1.1   bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    533  1.15  thorpej 			splx(s);
    534   1.1   bouyer 			if (drive == 0) {
    535   1.1   bouyer 				idetim |= piix_setup_idetim_timings(
    536   1.1   bouyer 				    drvp->DMA_mode, 1, channel);
    537   1.1   bouyer 			} else {
    538   1.1   bouyer 				sidetim |= piix_setup_sidetim_timings(
    539   1.1   bouyer 					drvp->DMA_mode, 1, channel);
    540   1.1   bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    541   1.1   bouyer 				    PIIX_IDETIM_SITRE, channel);
    542   1.1   bouyer 			}
    543   1.1   bouyer 		}
    544   1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    545   1.1   bouyer 
    546   1.1   bouyer pio:		/* use PIO mode */
    547   1.1   bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    548   1.1   bouyer 		if (drive == 0) {
    549   1.1   bouyer 			idetim |= piix_setup_idetim_timings(
    550   1.1   bouyer 			    drvp->PIO_mode, 0, channel);
    551   1.1   bouyer 		} else {
    552   1.1   bouyer 			sidetim |= piix_setup_sidetim_timings(
    553   1.1   bouyer 				drvp->PIO_mode, 0, channel);
    554   1.1   bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    555   1.1   bouyer 			    PIIX_IDETIM_SITRE, channel);
    556   1.1   bouyer 		}
    557   1.1   bouyer 	}
    558   1.1   bouyer 	if (idedma_ctl != 0) {
    559   1.1   bouyer 		/* Add software bits in status register */
    560   1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    561   1.1   bouyer 		    idedma_ctl);
    562   1.1   bouyer 	}
    563   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    564   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    565   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    566   1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    567   1.1   bouyer }
    568   1.1   bouyer 
    569   1.1   bouyer 
    570   1.1   bouyer /* setup ISP and RTC fields, based on mode */
    571   1.1   bouyer static u_int32_t
    572   1.1   bouyer piix_setup_idetim_timings(mode, dma, channel)
    573   1.1   bouyer 	u_int8_t mode;
    574   1.1   bouyer 	u_int8_t dma;
    575   1.1   bouyer 	u_int8_t channel;
    576   1.1   bouyer {
    577   1.1   bouyer 
    578   1.1   bouyer 	if (dma)
    579   1.1   bouyer 		return PIIX_IDETIM_SET(0,
    580   1.1   bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    581   1.1   bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    582   1.1   bouyer 		    channel);
    583   1.1   bouyer 	else
    584   1.1   bouyer 		return PIIX_IDETIM_SET(0,
    585   1.1   bouyer 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    586   1.1   bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    587   1.1   bouyer 		    channel);
    588   1.1   bouyer }
    589   1.1   bouyer 
    590   1.1   bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    591   1.1   bouyer static u_int32_t
    592   1.1   bouyer piix_setup_idetim_drvs(drvp)
    593   1.1   bouyer 	struct ata_drive_datas *drvp;
    594   1.1   bouyer {
    595   1.1   bouyer 	u_int32_t ret = 0;
    596  1.12  thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    597   1.8  thorpej 	u_int8_t channel = chp->ch_channel;
    598   1.1   bouyer 	u_int8_t drive = drvp->drive;
    599   1.1   bouyer 
    600   1.1   bouyer 	/*
    601   1.1   bouyer 	 * If drive is using UDMA, timings setups are independant
    602   1.1   bouyer 	 * So just check DMA and PIO here.
    603   1.1   bouyer 	 */
    604   1.1   bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    605   1.1   bouyer 		/* if mode = DMA mode 0, use compatible timings */
    606   1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    607   1.1   bouyer 		    drvp->DMA_mode == 0) {
    608   1.1   bouyer 			drvp->PIO_mode = 0;
    609   1.1   bouyer 			return ret;
    610   1.1   bouyer 		}
    611   1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    612   1.1   bouyer 		/*
    613   1.1   bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    614   1.1   bouyer 		 * too, else use compat timings.
    615   1.1   bouyer 		 */
    616   1.1   bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    617   1.1   bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    618   1.1   bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    619   1.1   bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    620   1.1   bouyer 			drvp->PIO_mode = 0;
    621   1.1   bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    622   1.1   bouyer 		if (drvp->PIO_mode <= 2) {
    623   1.1   bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    624   1.1   bouyer 			    channel);
    625   1.1   bouyer 			return ret;
    626   1.1   bouyer 		}
    627   1.1   bouyer 	}
    628   1.1   bouyer 
    629   1.1   bouyer 	/*
    630   1.1   bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    631   1.1   bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    632   1.1   bouyer 	 * if PIO mode >= 3.
    633   1.1   bouyer 	 */
    634   1.1   bouyer 
    635   1.1   bouyer 	if (drvp->PIO_mode < 2)
    636   1.1   bouyer 		return ret;
    637   1.1   bouyer 
    638   1.1   bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    639   1.1   bouyer 	if (drvp->PIO_mode >= 3) {
    640   1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    641   1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    642   1.1   bouyer 	}
    643   1.1   bouyer 	return ret;
    644   1.1   bouyer }
    645   1.1   bouyer 
    646   1.1   bouyer /* setup values in SIDETIM registers, based on mode */
    647   1.1   bouyer static u_int32_t
    648   1.1   bouyer piix_setup_sidetim_timings(mode, dma, channel)
    649   1.1   bouyer 	u_int8_t mode;
    650   1.1   bouyer 	u_int8_t dma;
    651   1.1   bouyer 	u_int8_t channel;
    652   1.1   bouyer {
    653   1.1   bouyer 	if (dma)
    654   1.1   bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    655   1.1   bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    656   1.1   bouyer 	else
    657   1.1   bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    658   1.1   bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    659   1.5   bouyer }
    660   1.5   bouyer 
    661   1.5   bouyer static void
    662   1.5   bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    663   1.5   bouyer {
    664   1.5   bouyer 	struct pciide_channel *cp;
    665   1.5   bouyer 	bus_size_t cmdsize, ctlsize;
    666   1.5   bouyer 	pcireg_t interface;
    667   1.5   bouyer 	int channel;
    668   1.5   bouyer 
    669   1.5   bouyer 	if (pciide_chipen(sc, pa) == 0)
    670   1.5   bouyer 		return;
    671   1.5   bouyer 
    672   1.5   bouyer 	aprint_normal("%s: bus-master DMA support present",
    673  1.14  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    674   1.5   bouyer 	pciide_mapreg_dma(sc, pa);
    675   1.5   bouyer 	aprint_normal("\n");
    676   1.1   bouyer 
    677  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    678  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    679   1.1   bouyer 	if (sc->sc_dma_ok) {
    680  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    681   1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    682  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    683  1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    684   1.1   bouyer 	}
    685  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    686   1.1   bouyer 
    687  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    688  1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    689   1.1   bouyer 
    690   1.1   bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    691   1.1   bouyer 
    692  1.12  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    693  1.12  thorpej 
    694  1.14  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    695  1.14  thorpej 	     channel++) {
    696   1.1   bouyer 		cp = &sc->pciide_channels[channel];
    697   1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    698   1.1   bouyer 			continue;
    699   1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    700   1.1   bouyer 		    pciide_pci_intr);
    701   1.1   bouyer 	}
    702   1.1   bouyer }
    703