Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.17.6.2
      1  1.17.6.2     yamt /*	$NetBSD: piixide.c,v 1.17.6.2 2005/03/19 08:35:12 yamt Exp $	*/
      2       1.1   bouyer 
      3       1.1   bouyer /*
      4       1.1   bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1   bouyer  *
      6       1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1   bouyer  * modification, are permitted provided that the following conditions
      8       1.1   bouyer  * are met:
      9       1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1   bouyer  *    must display the following acknowledgement:
     16       1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1   bouyer  *    derived from this software without specific prior written permission.
     19       1.1   bouyer  *
     20       1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.17.6.2     yamt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1   bouyer  */
     31       1.1   bouyer 
     32       1.1   bouyer #include <sys/param.h>
     33       1.1   bouyer #include <sys/systm.h>
     34       1.1   bouyer 
     35       1.1   bouyer #include <dev/pci/pcivar.h>
     36       1.1   bouyer #include <dev/pci/pcidevs.h>
     37       1.1   bouyer #include <dev/pci/pciidereg.h>
     38       1.1   bouyer #include <dev/pci/pciidevar.h>
     39       1.1   bouyer #include <dev/pci/pciide_piix_reg.h>
     40       1.1   bouyer 
     41       1.2  thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     42      1.12  thorpej static void piix_setup_channel(struct ata_channel *);
     43      1.12  thorpej static void piix3_4_setup_channel(struct ata_channel *);
     44       1.2  thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     45       1.2  thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     46       1.2  thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     47       1.5   bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     48       1.2  thorpej 
     49  1.17.6.1     yamt static void piixide_powerhook(int, void *);
     50       1.2  thorpej static int  piixide_match(struct device *, struct cfdata *, void *);
     51       1.2  thorpej static void piixide_attach(struct device *, struct device *, void *);
     52       1.1   bouyer 
     53       1.2  thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     54       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     55       1.1   bouyer 	  0,
     56       1.1   bouyer 	  "Intel 82092AA IDE controller",
     57       1.1   bouyer 	  default_chip_map,
     58       1.1   bouyer 	},
     59       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     60       1.1   bouyer 	  0,
     61       1.1   bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     62       1.1   bouyer 	  piix_chip_map,
     63       1.1   bouyer 	},
     64       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     65       1.1   bouyer 	  0,
     66       1.1   bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     67       1.1   bouyer 	  piix_chip_map,
     68       1.1   bouyer 	},
     69       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     70       1.1   bouyer 	  0,
     71       1.1   bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     72       1.1   bouyer 	  piix_chip_map,
     73       1.1   bouyer 	},
     74       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     75       1.1   bouyer 	  0,
     76       1.1   bouyer 	  "Intel 82440MX IDE controller",
     77       1.1   bouyer 	  piix_chip_map
     78       1.1   bouyer 	},
     79       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     80       1.1   bouyer 	  0,
     81       1.1   bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     82       1.1   bouyer 	  piix_chip_map,
     83       1.1   bouyer 	},
     84       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     85       1.1   bouyer 	  0,
     86       1.1   bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     87       1.1   bouyer 	  piix_chip_map,
     88       1.1   bouyer 	},
     89       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     90       1.1   bouyer 	  0,
     91       1.1   bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     92       1.1   bouyer 	  piix_chip_map,
     93       1.1   bouyer 	},
     94       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     95       1.1   bouyer 	  0,
     96       1.1   bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
     97       1.1   bouyer 	  piix_chip_map,
     98       1.1   bouyer 	},
     99       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    100       1.1   bouyer 	  0,
    101       1.1   bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    102       1.1   bouyer 	  piix_chip_map,
    103       1.1   bouyer 	},
    104       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    105       1.1   bouyer 	  0,
    106       1.1   bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    107       1.1   bouyer 	  piix_chip_map,
    108       1.1   bouyer 	},
    109       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    110       1.1   bouyer 	  0,
    111       1.1   bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    112       1.1   bouyer 	  piix_chip_map,
    113       1.1   bouyer 	},
    114       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    115       1.1   bouyer 	  0,
    116       1.1   bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    117       1.1   bouyer 	  piix_chip_map,
    118       1.1   bouyer 	},
    119       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    120       1.1   bouyer 	  0,
    121       1.1   bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    122       1.1   bouyer 	  piix_chip_map,
    123       1.1   bouyer 	},
    124       1.1   bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    125       1.1   bouyer 	  0,
    126       1.1   bouyer 	  "Intel 82801EB Serial ATA Controller",
    127       1.5   bouyer 	  piixsata_chip_map,
    128       1.4   bouyer 	},
    129       1.4   bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    130       1.4   bouyer 	  0,
    131       1.4   bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    132       1.5   bouyer 	  piixsata_chip_map,
    133       1.1   bouyer 	},
    134       1.9  thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    135       1.9  thorpej 	  0,
    136       1.9  thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    137       1.9  thorpej 	  piix_chip_map,
    138       1.9  thorpej 	},
    139       1.9  thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    140       1.9  thorpej 	  0,
    141       1.9  thorpej 	  "Intel 6300ESB Serial ATA Controller",
    142       1.9  thorpej 	  piixsata_chip_map,
    143       1.9  thorpej 	},
    144      1.17     cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    145      1.17     cube 	  0,
    146      1.17     cube 	  "Intel 82801FB IDE Controller (ICH6)",
    147      1.17     cube 	  piix_chip_map,
    148      1.17     cube 	},
    149      1.16     cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    150      1.16     cube 	  0,
    151      1.16     cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    152      1.16     cube 	  piixsata_chip_map,
    153      1.16     cube 	},
    154      1.16     cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    155      1.16     cube 	  0,
    156      1.16     cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    157      1.16     cube 	  piixsata_chip_map,
    158      1.16     cube 	},
    159       1.1   bouyer 	{ 0,
    160       1.1   bouyer 	  0,
    161       1.1   bouyer 	  NULL,
    162       1.1   bouyer 	  NULL
    163       1.1   bouyer 	}
    164       1.1   bouyer };
    165       1.1   bouyer 
    166       1.1   bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
    167       1.1   bouyer     piixide_match, piixide_attach, NULL, NULL);
    168       1.1   bouyer 
    169       1.2  thorpej static int
    170       1.2  thorpej piixide_match(struct device *parent, struct cfdata *match, void *aux)
    171       1.1   bouyer {
    172       1.1   bouyer 	struct pci_attach_args *pa = aux;
    173       1.1   bouyer 
    174       1.1   bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    175       1.1   bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    176       1.1   bouyer 			return (2);
    177       1.1   bouyer 	}
    178       1.1   bouyer 	return (0);
    179       1.1   bouyer }
    180       1.1   bouyer 
    181       1.2  thorpej static void
    182       1.2  thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
    183       1.1   bouyer {
    184       1.1   bouyer 	struct pci_attach_args *pa = aux;
    185       1.1   bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    186       1.1   bouyer 
    187       1.1   bouyer 	pciide_common_attach(sc, pa,
    188       1.1   bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    189       1.1   bouyer 
    190  1.17.6.1     yamt 	/* Setup our powerhook */
    191  1.17.6.1     yamt 	sc->sc_powerhook = powerhook_establish(piixide_powerhook, sc);
    192  1.17.6.1     yamt 	if (sc->sc_powerhook == NULL)
    193  1.17.6.1     yamt 		printf("%s: WARNING: unable to establish PCI power hook\n",
    194  1.17.6.1     yamt 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    195  1.17.6.1     yamt }
    196  1.17.6.1     yamt 
    197  1.17.6.1     yamt static void
    198  1.17.6.1     yamt piixide_powerhook(int why, void *hdl)
    199  1.17.6.1     yamt {
    200  1.17.6.1     yamt 	struct pciide_softc *sc = (struct pciide_softc *)hdl;
    201  1.17.6.1     yamt 
    202  1.17.6.1     yamt 	switch (why) {
    203  1.17.6.1     yamt 	case PWR_SUSPEND:
    204  1.17.6.1     yamt 	case PWR_STANDBY:
    205  1.17.6.1     yamt 		pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    206  1.17.6.1     yamt 		break;
    207  1.17.6.1     yamt 	case PWR_RESUME:
    208  1.17.6.1     yamt 		pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    209  1.17.6.1     yamt 		break;
    210  1.17.6.1     yamt 	case PWR_SOFTSUSPEND:
    211  1.17.6.1     yamt 	case PWR_SOFTSTANDBY:
    212  1.17.6.1     yamt 	case PWR_SOFTRESUME:
    213  1.17.6.1     yamt 		break;
    214  1.17.6.1     yamt 	}
    215  1.17.6.1     yamt 
    216  1.17.6.1     yamt 	return;
    217       1.1   bouyer }
    218       1.1   bouyer 
    219       1.2  thorpej static void
    220       1.2  thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    221       1.1   bouyer {
    222       1.1   bouyer 	struct pciide_channel *cp;
    223       1.1   bouyer 	int channel;
    224       1.1   bouyer 	u_int32_t idetim;
    225       1.1   bouyer 	bus_size_t cmdsize, ctlsize;
    226       1.1   bouyer 
    227       1.1   bouyer 	if (pciide_chipen(sc, pa) == 0)
    228       1.1   bouyer 		return;
    229       1.1   bouyer 
    230       1.1   bouyer 	aprint_normal("%s: bus-master DMA support present",
    231      1.14  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    232       1.1   bouyer 	pciide_mapreg_dma(sc, pa);
    233       1.1   bouyer 	aprint_normal("\n");
    234      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    235       1.1   bouyer 	if (sc->sc_dma_ok) {
    236      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    237       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    238       1.1   bouyer 		switch(sc->sc_pp->ide_product) {
    239       1.1   bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    240       1.1   bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    241       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    242       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    243       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    244       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    245       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    246       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    247       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    248       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    249       1.1   bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    250       1.9  thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    251      1.17     cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    252      1.14  thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    253       1.1   bouyer 		}
    254       1.1   bouyer 	}
    255      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    256      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    257       1.1   bouyer 	switch(sc->sc_pp->ide_product) {
    258       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    259      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    260       1.1   bouyer 		break;
    261       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    262       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    263       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    264       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    265       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    266       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    267       1.1   bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    268       1.9  thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    269      1.17     cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    270      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    271       1.1   bouyer 		break;
    272       1.1   bouyer 	default:
    273      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    274       1.1   bouyer 	}
    275       1.1   bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    276      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    277       1.1   bouyer 	else
    278      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    279      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    280      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    281       1.1   bouyer 
    282      1.11  thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    283       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    284       1.1   bouyer 	    DEBUG_PROBE);
    285       1.1   bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    286      1.11  thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    287       1.1   bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    288       1.1   bouyer 		    DEBUG_PROBE);
    289      1.14  thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    290      1.11  thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    291       1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    292       1.1   bouyer 			    DEBUG_PROBE);
    293       1.1   bouyer 		}
    294       1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    295       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    296       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    297       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    298       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    299       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    300       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    301       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    302       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    303      1.17     cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    304       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    305      1.11  thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    306       1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    307       1.1   bouyer 			    DEBUG_PROBE);
    308       1.1   bouyer 		}
    309       1.1   bouyer 
    310       1.1   bouyer 	}
    311      1.11  thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    312       1.1   bouyer 
    313      1.12  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    314      1.12  thorpej 
    315      1.14  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    316      1.14  thorpej 	     channel++) {
    317       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    318       1.1   bouyer 		/* PIIX is compat-only */
    319       1.1   bouyer 		if (pciide_chansetup(sc, channel, 0) == 0)
    320       1.1   bouyer 			continue;
    321       1.1   bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    322       1.1   bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    323       1.1   bouyer 		    PIIX_IDETIM_IDE) == 0) {
    324       1.1   bouyer #if 1
    325       1.1   bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    326      1.14  thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    327      1.12  thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    328       1.1   bouyer 			continue;
    329       1.1   bouyer #else
    330       1.1   bouyer 			pcireg_t interface;
    331       1.1   bouyer 
    332       1.1   bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    333       1.1   bouyer 			    channel);
    334       1.1   bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    335       1.1   bouyer 			    idetim);
    336       1.1   bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    337       1.1   bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    338       1.1   bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    339       1.1   bouyer 			    channel, idetim, interface);
    340       1.1   bouyer #endif
    341       1.1   bouyer 		}
    342       1.1   bouyer 		/* PIIX are compat-only pciide devices */
    343       1.1   bouyer 		pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
    344       1.1   bouyer 	}
    345       1.1   bouyer 
    346      1.11  thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    347       1.1   bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    348       1.1   bouyer 	    DEBUG_PROBE);
    349       1.1   bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    350      1.11  thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    351       1.1   bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    352       1.1   bouyer 		    DEBUG_PROBE);
    353      1.14  thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    354      1.11  thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    355       1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    356       1.1   bouyer 			    DEBUG_PROBE);
    357       1.1   bouyer 		}
    358       1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    359       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    360       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    361       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    362       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    363       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    364       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    365       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    366       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    367      1.17     cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    368       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    369      1.11  thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    370       1.1   bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    371       1.1   bouyer 			    DEBUG_PROBE);
    372       1.1   bouyer 		}
    373       1.1   bouyer 	}
    374      1.11  thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    375       1.1   bouyer }
    376       1.1   bouyer 
    377       1.2  thorpej static void
    378      1.12  thorpej piix_setup_channel(struct ata_channel *chp)
    379       1.1   bouyer {
    380       1.1   bouyer 	u_int8_t mode[2], drive;
    381       1.1   bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    382      1.13  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    383      1.13  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    384      1.12  thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    385       1.1   bouyer 
    386       1.1   bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    387       1.8  thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    388       1.1   bouyer 	idedma_ctl = 0;
    389       1.1   bouyer 
    390       1.1   bouyer 	/* set up new idetim: Enable IDE registers decode */
    391       1.1   bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    392       1.8  thorpej 	    chp->ch_channel);
    393       1.1   bouyer 
    394       1.1   bouyer 	/* setup DMA */
    395       1.1   bouyer 	pciide_channel_dma_setup(cp);
    396       1.1   bouyer 
    397       1.1   bouyer 	/*
    398       1.1   bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    399       1.1   bouyer 	 * different timings for master and slave drives.
    400       1.1   bouyer 	 * We need to find the best combination.
    401       1.1   bouyer 	 */
    402       1.1   bouyer 
    403       1.1   bouyer 	/* If both drives supports DMA, take the lower mode */
    404       1.1   bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    405       1.1   bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    406       1.1   bouyer 		mode[0] = mode[1] =
    407       1.1   bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    408       1.1   bouyer 		    drvp[0].DMA_mode = mode[0];
    409       1.1   bouyer 		    drvp[1].DMA_mode = mode[1];
    410       1.1   bouyer 		goto ok;
    411       1.1   bouyer 	}
    412       1.1   bouyer 	/*
    413       1.1   bouyer 	 * If only one drive supports DMA, use its mode, and
    414       1.1   bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    415       1.1   bouyer 	 */
    416       1.1   bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    417       1.1   bouyer 		mode[0] = drvp[0].DMA_mode;
    418       1.1   bouyer 		mode[1] = drvp[1].PIO_mode;
    419       1.1   bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    420       1.1   bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    421       1.1   bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    422       1.1   bouyer 		goto ok;
    423       1.1   bouyer 	}
    424       1.1   bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    425       1.1   bouyer 		mode[1] = drvp[1].DMA_mode;
    426       1.1   bouyer 		mode[0] = drvp[0].PIO_mode;
    427       1.1   bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    428       1.1   bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    429       1.1   bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    430       1.1   bouyer 		goto ok;
    431       1.1   bouyer 	}
    432       1.1   bouyer 	/*
    433       1.1   bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    434       1.1   bouyer 	 * one of them is PIO mode < 2
    435       1.1   bouyer 	 */
    436       1.1   bouyer 	if (drvp[0].PIO_mode < 2) {
    437       1.1   bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    438       1.1   bouyer 		mode[1] = drvp[1].PIO_mode;
    439       1.1   bouyer 	} else if (drvp[1].PIO_mode < 2) {
    440       1.1   bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    441       1.1   bouyer 		mode[0] = drvp[0].PIO_mode;
    442       1.1   bouyer 	} else {
    443       1.1   bouyer 		mode[0] = mode[1] =
    444       1.1   bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    445       1.1   bouyer 		drvp[0].PIO_mode = mode[0];
    446       1.1   bouyer 		drvp[1].PIO_mode = mode[1];
    447       1.1   bouyer 	}
    448       1.1   bouyer ok:	/* The modes are setup */
    449       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    450       1.1   bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    451       1.1   bouyer 			idetim |= piix_setup_idetim_timings(
    452       1.8  thorpej 			    mode[drive], 1, chp->ch_channel);
    453       1.1   bouyer 			goto end;
    454       1.1   bouyer 		}
    455       1.1   bouyer 	}
    456       1.1   bouyer 	/* If we are there, none of the drives are DMA */
    457       1.1   bouyer 	if (mode[0] >= 2)
    458       1.1   bouyer 		idetim |= piix_setup_idetim_timings(
    459       1.8  thorpej 		    mode[0], 0, chp->ch_channel);
    460  1.17.6.2     yamt 	else
    461       1.1   bouyer 		idetim |= piix_setup_idetim_timings(
    462       1.8  thorpej 		    mode[1], 0, chp->ch_channel);
    463       1.1   bouyer end:	/*
    464       1.1   bouyer 	 * timing mode is now set up in the controller. Enable
    465       1.1   bouyer 	 * it per-drive
    466       1.1   bouyer 	 */
    467       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    468       1.1   bouyer 		/* If no drive, skip */
    469       1.1   bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    470       1.1   bouyer 			continue;
    471       1.1   bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    472       1.1   bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    473       1.1   bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    474       1.1   bouyer 	}
    475       1.1   bouyer 	if (idedma_ctl != 0) {
    476       1.1   bouyer 		/* Add software bits in status register */
    477       1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    478       1.1   bouyer 		    idedma_ctl);
    479       1.1   bouyer 	}
    480       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    481       1.1   bouyer }
    482       1.1   bouyer 
    483       1.2  thorpej static void
    484      1.12  thorpej piix3_4_setup_channel(struct ata_channel *chp)
    485       1.1   bouyer {
    486       1.1   bouyer 	struct ata_drive_datas *drvp;
    487       1.1   bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    488      1.13  thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    489      1.13  thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    490       1.8  thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    491      1.15  thorpej 	int drive, s;
    492       1.8  thorpej 	int channel = chp->ch_channel;
    493       1.1   bouyer 
    494       1.1   bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    495       1.1   bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    496       1.1   bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    497       1.1   bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    498       1.1   bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    499       1.1   bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    500       1.1   bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    501       1.1   bouyer 	idedma_ctl = 0;
    502       1.1   bouyer 
    503       1.1   bouyer 	/* set up new idetim: Enable IDE registers decode */
    504       1.1   bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    505       1.1   bouyer 
    506       1.1   bouyer 	/* setup DMA if needed */
    507       1.1   bouyer 	pciide_channel_dma_setup(cp);
    508       1.1   bouyer 
    509       1.1   bouyer 	for (drive = 0; drive < 2; drive++) {
    510       1.1   bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    511       1.1   bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    512       1.1   bouyer 		drvp = &chp->ch_drive[drive];
    513       1.1   bouyer 		/* If no drive, skip */
    514       1.1   bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    515       1.1   bouyer 			continue;
    516       1.1   bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    517       1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    518       1.1   bouyer 			goto pio;
    519       1.1   bouyer 
    520       1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    521       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    522       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    523       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    524       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    525       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    526       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    527       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    528       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    529      1.17     cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    530       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    531       1.1   bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    532       1.1   bouyer 		}
    533       1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    534       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    535       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    536       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    537       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    538       1.1   bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    539       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    540      1.17     cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    541       1.9  thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
    542       1.1   bouyer 			/* setup Ultra/100 */
    543       1.1   bouyer 			if (drvp->UDMA_mode > 2 &&
    544       1.1   bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    545       1.1   bouyer 				drvp->UDMA_mode = 2;
    546       1.1   bouyer 			if (drvp->UDMA_mode > 4) {
    547       1.1   bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    548       1.1   bouyer 			} else {
    549       1.1   bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    550       1.1   bouyer 				if (drvp->UDMA_mode > 2) {
    551       1.1   bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    552       1.1   bouyer 					    drive);
    553       1.1   bouyer 				} else {
    554       1.1   bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    555       1.1   bouyer 					    drive);
    556       1.1   bouyer 				}
    557       1.1   bouyer 			}
    558       1.1   bouyer 		}
    559       1.1   bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    560       1.1   bouyer 			/* setup Ultra/66 */
    561       1.1   bouyer 			if (drvp->UDMA_mode > 2 &&
    562       1.1   bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    563       1.1   bouyer 				drvp->UDMA_mode = 2;
    564       1.1   bouyer 			if (drvp->UDMA_mode > 2)
    565       1.1   bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    566       1.1   bouyer 			else
    567       1.1   bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    568       1.1   bouyer 		}
    569      1.14  thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    570       1.1   bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    571       1.1   bouyer 			/* use Ultra/DMA */
    572      1.15  thorpej 			s = splbio();
    573       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    574      1.15  thorpej 			splx(s);
    575       1.1   bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    576       1.1   bouyer 			udmareg |= PIIX_UDMATIM_SET(
    577       1.1   bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    578       1.1   bouyer 		} else {
    579       1.1   bouyer 			/* use Multiword DMA */
    580      1.15  thorpej 			s = splbio();
    581       1.1   bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    582      1.15  thorpej 			splx(s);
    583       1.1   bouyer 			if (drive == 0) {
    584       1.1   bouyer 				idetim |= piix_setup_idetim_timings(
    585       1.1   bouyer 				    drvp->DMA_mode, 1, channel);
    586       1.1   bouyer 			} else {
    587       1.1   bouyer 				sidetim |= piix_setup_sidetim_timings(
    588       1.1   bouyer 					drvp->DMA_mode, 1, channel);
    589       1.1   bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    590       1.1   bouyer 				    PIIX_IDETIM_SITRE, channel);
    591       1.1   bouyer 			}
    592       1.1   bouyer 		}
    593       1.1   bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    594  1.17.6.2     yamt 
    595       1.1   bouyer pio:		/* use PIO mode */
    596       1.1   bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    597       1.1   bouyer 		if (drive == 0) {
    598       1.1   bouyer 			idetim |= piix_setup_idetim_timings(
    599       1.1   bouyer 			    drvp->PIO_mode, 0, channel);
    600       1.1   bouyer 		} else {
    601       1.1   bouyer 			sidetim |= piix_setup_sidetim_timings(
    602       1.1   bouyer 				drvp->PIO_mode, 0, channel);
    603       1.1   bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    604       1.1   bouyer 			    PIIX_IDETIM_SITRE, channel);
    605       1.1   bouyer 		}
    606       1.1   bouyer 	}
    607       1.1   bouyer 	if (idedma_ctl != 0) {
    608       1.1   bouyer 		/* Add software bits in status register */
    609       1.3     fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    610       1.1   bouyer 		    idedma_ctl);
    611       1.1   bouyer 	}
    612       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    613       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    614       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    615       1.1   bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    616       1.1   bouyer }
    617       1.1   bouyer 
    618       1.1   bouyer 
    619       1.1   bouyer /* setup ISP and RTC fields, based on mode */
    620       1.1   bouyer static u_int32_t
    621       1.1   bouyer piix_setup_idetim_timings(mode, dma, channel)
    622       1.1   bouyer 	u_int8_t mode;
    623       1.1   bouyer 	u_int8_t dma;
    624       1.1   bouyer 	u_int8_t channel;
    625       1.1   bouyer {
    626  1.17.6.2     yamt 
    627       1.1   bouyer 	if (dma)
    628       1.1   bouyer 		return PIIX_IDETIM_SET(0,
    629  1.17.6.2     yamt 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    630       1.1   bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    631       1.1   bouyer 		    channel);
    632  1.17.6.2     yamt 	else
    633       1.1   bouyer 		return PIIX_IDETIM_SET(0,
    634  1.17.6.2     yamt 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    635       1.1   bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    636       1.1   bouyer 		    channel);
    637       1.1   bouyer }
    638       1.1   bouyer 
    639       1.1   bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    640       1.1   bouyer static u_int32_t
    641       1.1   bouyer piix_setup_idetim_drvs(drvp)
    642       1.1   bouyer 	struct ata_drive_datas *drvp;
    643       1.1   bouyer {
    644       1.1   bouyer 	u_int32_t ret = 0;
    645      1.12  thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    646       1.8  thorpej 	u_int8_t channel = chp->ch_channel;
    647       1.1   bouyer 	u_int8_t drive = drvp->drive;
    648       1.1   bouyer 
    649       1.1   bouyer 	/*
    650       1.1   bouyer 	 * If drive is using UDMA, timings setups are independant
    651       1.1   bouyer 	 * So just check DMA and PIO here.
    652       1.1   bouyer 	 */
    653       1.1   bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    654       1.1   bouyer 		/* if mode = DMA mode 0, use compatible timings */
    655       1.1   bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    656       1.1   bouyer 		    drvp->DMA_mode == 0) {
    657       1.1   bouyer 			drvp->PIO_mode = 0;
    658       1.1   bouyer 			return ret;
    659       1.1   bouyer 		}
    660       1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    661       1.1   bouyer 		/*
    662       1.1   bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    663       1.1   bouyer 		 * too, else use compat timings.
    664       1.1   bouyer 		 */
    665       1.1   bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    666       1.1   bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    667       1.1   bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    668       1.1   bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    669       1.1   bouyer 			drvp->PIO_mode = 0;
    670       1.1   bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    671       1.1   bouyer 		if (drvp->PIO_mode <= 2) {
    672       1.1   bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    673       1.1   bouyer 			    channel);
    674       1.1   bouyer 			return ret;
    675       1.1   bouyer 		}
    676       1.1   bouyer 	}
    677       1.1   bouyer 
    678       1.1   bouyer 	/*
    679       1.1   bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    680       1.1   bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    681       1.1   bouyer 	 * if PIO mode >= 3.
    682       1.1   bouyer 	 */
    683       1.1   bouyer 
    684       1.1   bouyer 	if (drvp->PIO_mode < 2)
    685       1.1   bouyer 		return ret;
    686       1.1   bouyer 
    687       1.1   bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    688       1.1   bouyer 	if (drvp->PIO_mode >= 3) {
    689       1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    690       1.1   bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    691       1.1   bouyer 	}
    692       1.1   bouyer 	return ret;
    693       1.1   bouyer }
    694       1.1   bouyer 
    695       1.1   bouyer /* setup values in SIDETIM registers, based on mode */
    696       1.1   bouyer static u_int32_t
    697       1.1   bouyer piix_setup_sidetim_timings(mode, dma, channel)
    698       1.1   bouyer 	u_int8_t mode;
    699       1.1   bouyer 	u_int8_t dma;
    700       1.1   bouyer 	u_int8_t channel;
    701       1.1   bouyer {
    702       1.1   bouyer 	if (dma)
    703       1.1   bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    704       1.1   bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    705  1.17.6.2     yamt 	else
    706       1.1   bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    707       1.1   bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    708       1.5   bouyer }
    709       1.5   bouyer 
    710       1.5   bouyer static void
    711       1.5   bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    712       1.5   bouyer {
    713       1.5   bouyer 	struct pciide_channel *cp;
    714       1.5   bouyer 	bus_size_t cmdsize, ctlsize;
    715       1.5   bouyer 	pcireg_t interface;
    716       1.5   bouyer 	int channel;
    717       1.5   bouyer 
    718       1.5   bouyer 	if (pciide_chipen(sc, pa) == 0)
    719       1.5   bouyer 		return;
    720       1.5   bouyer 
    721       1.5   bouyer 	aprint_normal("%s: bus-master DMA support present",
    722      1.14  thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    723       1.5   bouyer 	pciide_mapreg_dma(sc, pa);
    724       1.5   bouyer 	aprint_normal("\n");
    725       1.1   bouyer 
    726      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    727      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    728       1.1   bouyer 	if (sc->sc_dma_ok) {
    729      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    730       1.1   bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    731      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    732      1.14  thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    733       1.1   bouyer 	}
    734      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    735       1.1   bouyer 
    736      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    737      1.14  thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    738       1.1   bouyer 
    739       1.1   bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    740       1.1   bouyer 
    741      1.12  thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    742      1.12  thorpej 
    743      1.14  thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    744      1.14  thorpej 	     channel++) {
    745       1.1   bouyer 		cp = &sc->pciide_channels[channel];
    746       1.1   bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    747       1.1   bouyer 			continue;
    748       1.1   bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    749       1.1   bouyer 		    pciide_pci_intr);
    750       1.1   bouyer 	}
    751       1.1   bouyer }
    752