piixide.c revision 1.21 1 1.21 bouyer /* $NetBSD: piixide.c,v 1.21 2005/06/15 18:01:12 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.19 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.20 lukem #include <sys/cdefs.h>
33 1.21 bouyer __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.21 2005/06/15 18:01:12 bouyer Exp $");
34 1.20 lukem
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/systm.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pcivar.h>
39 1.1 bouyer #include <dev/pci/pcidevs.h>
40 1.1 bouyer #include <dev/pci/pciidereg.h>
41 1.1 bouyer #include <dev/pci/pciidevar.h>
42 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
43 1.1 bouyer
44 1.2 thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
45 1.12 thorpej static void piix_setup_channel(struct ata_channel *);
46 1.12 thorpej static void piix3_4_setup_channel(struct ata_channel *);
47 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
48 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
49 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
50 1.5 bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
51 1.2 thorpej
52 1.18 jmcneill static void piixide_powerhook(int, void *);
53 1.2 thorpej static int piixide_match(struct device *, struct cfdata *, void *);
54 1.2 thorpej static void piixide_attach(struct device *, struct device *, void *);
55 1.1 bouyer
56 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
57 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
58 1.1 bouyer 0,
59 1.1 bouyer "Intel 82092AA IDE controller",
60 1.1 bouyer default_chip_map,
61 1.1 bouyer },
62 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
63 1.1 bouyer 0,
64 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
65 1.1 bouyer piix_chip_map,
66 1.1 bouyer },
67 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
68 1.1 bouyer 0,
69 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
70 1.1 bouyer piix_chip_map,
71 1.1 bouyer },
72 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
73 1.1 bouyer 0,
74 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
75 1.1 bouyer piix_chip_map,
76 1.1 bouyer },
77 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
78 1.1 bouyer 0,
79 1.1 bouyer "Intel 82440MX IDE controller",
80 1.1 bouyer piix_chip_map
81 1.1 bouyer },
82 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
83 1.1 bouyer 0,
84 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
85 1.1 bouyer piix_chip_map,
86 1.1 bouyer },
87 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
88 1.1 bouyer 0,
89 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
90 1.1 bouyer piix_chip_map,
91 1.1 bouyer },
92 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
93 1.1 bouyer 0,
94 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
95 1.1 bouyer piix_chip_map,
96 1.1 bouyer },
97 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
98 1.1 bouyer 0,
99 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
100 1.1 bouyer piix_chip_map,
101 1.1 bouyer },
102 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
103 1.1 bouyer 0,
104 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
105 1.1 bouyer piix_chip_map,
106 1.1 bouyer },
107 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
108 1.1 bouyer 0,
109 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
110 1.1 bouyer piix_chip_map,
111 1.1 bouyer },
112 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
113 1.1 bouyer 0,
114 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
115 1.1 bouyer piix_chip_map,
116 1.1 bouyer },
117 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
118 1.1 bouyer 0,
119 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
120 1.1 bouyer piix_chip_map,
121 1.1 bouyer },
122 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
123 1.1 bouyer 0,
124 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
125 1.1 bouyer piix_chip_map,
126 1.1 bouyer },
127 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
128 1.1 bouyer 0,
129 1.1 bouyer "Intel 82801EB Serial ATA Controller",
130 1.5 bouyer piixsata_chip_map,
131 1.4 bouyer },
132 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
133 1.4 bouyer 0,
134 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
135 1.5 bouyer piixsata_chip_map,
136 1.1 bouyer },
137 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_IDE,
138 1.9 thorpej 0,
139 1.9 thorpej "Intel 6300ESB IDE Controller (ICH5)",
140 1.9 thorpej piix_chip_map,
141 1.9 thorpej },
142 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_SATA,
143 1.9 thorpej 0,
144 1.9 thorpej "Intel 6300ESB Serial ATA Controller",
145 1.9 thorpej piixsata_chip_map,
146 1.9 thorpej },
147 1.17 cube { PCI_PRODUCT_INTEL_82801FB_IDE,
148 1.17 cube 0,
149 1.17 cube "Intel 82801FB IDE Controller (ICH6)",
150 1.17 cube piix_chip_map,
151 1.17 cube },
152 1.16 cube { PCI_PRODUCT_INTEL_82801FB_SATA,
153 1.16 cube 0,
154 1.16 cube "Intel 82801FB Serial ATA/Raid Controller",
155 1.16 cube piixsata_chip_map,
156 1.16 cube },
157 1.16 cube { PCI_PRODUCT_INTEL_82801FR_SATA,
158 1.16 cube 0,
159 1.16 cube "Intel 82801FR Serial ATA/Raid Controller",
160 1.16 cube piixsata_chip_map,
161 1.16 cube },
162 1.21 bouyer { PCI_PRODUCT_INTEL_82801FBM_SATA,
163 1.21 bouyer 0,
164 1.21 bouyer "Intel 82801FBM Serial ATA Controller (ICH6)",
165 1.21 bouyer piixsata_chip_map,
166 1.21 bouyer },
167 1.1 bouyer { 0,
168 1.1 bouyer 0,
169 1.1 bouyer NULL,
170 1.1 bouyer NULL
171 1.1 bouyer }
172 1.1 bouyer };
173 1.1 bouyer
174 1.1 bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
175 1.1 bouyer piixide_match, piixide_attach, NULL, NULL);
176 1.1 bouyer
177 1.2 thorpej static int
178 1.2 thorpej piixide_match(struct device *parent, struct cfdata *match, void *aux)
179 1.1 bouyer {
180 1.1 bouyer struct pci_attach_args *pa = aux;
181 1.1 bouyer
182 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
183 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
184 1.1 bouyer return (2);
185 1.1 bouyer }
186 1.1 bouyer return (0);
187 1.1 bouyer }
188 1.1 bouyer
189 1.2 thorpej static void
190 1.2 thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
191 1.1 bouyer {
192 1.1 bouyer struct pci_attach_args *pa = aux;
193 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
194 1.1 bouyer
195 1.1 bouyer pciide_common_attach(sc, pa,
196 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
197 1.1 bouyer
198 1.18 jmcneill /* Setup our powerhook */
199 1.18 jmcneill sc->sc_powerhook = powerhook_establish(piixide_powerhook, sc);
200 1.18 jmcneill if (sc->sc_powerhook == NULL)
201 1.18 jmcneill printf("%s: WARNING: unable to establish PCI power hook\n",
202 1.18 jmcneill sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
203 1.18 jmcneill }
204 1.18 jmcneill
205 1.18 jmcneill static void
206 1.18 jmcneill piixide_powerhook(int why, void *hdl)
207 1.18 jmcneill {
208 1.18 jmcneill struct pciide_softc *sc = (struct pciide_softc *)hdl;
209 1.18 jmcneill
210 1.18 jmcneill switch (why) {
211 1.18 jmcneill case PWR_SUSPEND:
212 1.18 jmcneill case PWR_STANDBY:
213 1.18 jmcneill pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
214 1.18 jmcneill break;
215 1.18 jmcneill case PWR_RESUME:
216 1.18 jmcneill pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
217 1.18 jmcneill break;
218 1.18 jmcneill case PWR_SOFTSUSPEND:
219 1.18 jmcneill case PWR_SOFTSTANDBY:
220 1.18 jmcneill case PWR_SOFTRESUME:
221 1.18 jmcneill break;
222 1.18 jmcneill }
223 1.18 jmcneill
224 1.18 jmcneill return;
225 1.1 bouyer }
226 1.1 bouyer
227 1.2 thorpej static void
228 1.2 thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
229 1.1 bouyer {
230 1.1 bouyer struct pciide_channel *cp;
231 1.1 bouyer int channel;
232 1.1 bouyer u_int32_t idetim;
233 1.1 bouyer bus_size_t cmdsize, ctlsize;
234 1.1 bouyer
235 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
236 1.1 bouyer return;
237 1.1 bouyer
238 1.1 bouyer aprint_normal("%s: bus-master DMA support present",
239 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
240 1.1 bouyer pciide_mapreg_dma(sc, pa);
241 1.1 bouyer aprint_normal("\n");
242 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
243 1.1 bouyer if (sc->sc_dma_ok) {
244 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
245 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
246 1.1 bouyer switch(sc->sc_pp->ide_product) {
247 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
248 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
249 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
250 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
251 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
252 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
253 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
254 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
255 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
256 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
257 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
258 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
259 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
260 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
261 1.1 bouyer }
262 1.1 bouyer }
263 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
264 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
265 1.1 bouyer switch(sc->sc_pp->ide_product) {
266 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
267 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
268 1.1 bouyer break;
269 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
270 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
271 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
272 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
273 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
274 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
275 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
276 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
277 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
278 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
279 1.1 bouyer break;
280 1.1 bouyer default:
281 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
282 1.1 bouyer }
283 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
284 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
285 1.1 bouyer else
286 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
287 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
288 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
289 1.1 bouyer
290 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
291 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
292 1.1 bouyer DEBUG_PROBE);
293 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
294 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
295 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
296 1.1 bouyer DEBUG_PROBE);
297 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
298 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
299 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
300 1.1 bouyer DEBUG_PROBE);
301 1.1 bouyer }
302 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
303 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
304 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
305 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
306 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
307 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
308 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
309 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
310 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
311 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
312 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
313 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
314 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
315 1.1 bouyer DEBUG_PROBE);
316 1.1 bouyer }
317 1.1 bouyer
318 1.1 bouyer }
319 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
320 1.1 bouyer
321 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
322 1.12 thorpej
323 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
324 1.14 thorpej channel++) {
325 1.1 bouyer cp = &sc->pciide_channels[channel];
326 1.1 bouyer /* PIIX is compat-only */
327 1.1 bouyer if (pciide_chansetup(sc, channel, 0) == 0)
328 1.1 bouyer continue;
329 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
330 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
331 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
332 1.1 bouyer #if 1
333 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
334 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
335 1.12 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
336 1.1 bouyer continue;
337 1.1 bouyer #else
338 1.1 bouyer pcireg_t interface;
339 1.1 bouyer
340 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
341 1.1 bouyer channel);
342 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
343 1.1 bouyer idetim);
344 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
345 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
346 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
347 1.1 bouyer channel, idetim, interface);
348 1.1 bouyer #endif
349 1.1 bouyer }
350 1.1 bouyer /* PIIX are compat-only pciide devices */
351 1.1 bouyer pciide_mapchan(pa, cp, 0, &cmdsize, &ctlsize, pciide_pci_intr);
352 1.1 bouyer }
353 1.1 bouyer
354 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
355 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
356 1.1 bouyer DEBUG_PROBE);
357 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
358 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
359 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
360 1.1 bouyer DEBUG_PROBE);
361 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
362 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
363 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
364 1.1 bouyer DEBUG_PROBE);
365 1.1 bouyer }
366 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
367 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
368 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
369 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
370 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
371 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
372 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
373 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
374 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
375 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
376 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
377 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
378 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
379 1.1 bouyer DEBUG_PROBE);
380 1.1 bouyer }
381 1.1 bouyer }
382 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
383 1.1 bouyer }
384 1.1 bouyer
385 1.2 thorpej static void
386 1.12 thorpej piix_setup_channel(struct ata_channel *chp)
387 1.1 bouyer {
388 1.1 bouyer u_int8_t mode[2], drive;
389 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
390 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
391 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
392 1.12 thorpej struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
393 1.1 bouyer
394 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
395 1.8 thorpej idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
396 1.1 bouyer idedma_ctl = 0;
397 1.1 bouyer
398 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
399 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
400 1.8 thorpej chp->ch_channel);
401 1.1 bouyer
402 1.1 bouyer /* setup DMA */
403 1.1 bouyer pciide_channel_dma_setup(cp);
404 1.1 bouyer
405 1.1 bouyer /*
406 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
407 1.1 bouyer * different timings for master and slave drives.
408 1.1 bouyer * We need to find the best combination.
409 1.1 bouyer */
410 1.1 bouyer
411 1.1 bouyer /* If both drives supports DMA, take the lower mode */
412 1.1 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
413 1.1 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
414 1.1 bouyer mode[0] = mode[1] =
415 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
416 1.1 bouyer drvp[0].DMA_mode = mode[0];
417 1.1 bouyer drvp[1].DMA_mode = mode[1];
418 1.1 bouyer goto ok;
419 1.1 bouyer }
420 1.1 bouyer /*
421 1.1 bouyer * If only one drive supports DMA, use its mode, and
422 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
423 1.1 bouyer */
424 1.1 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
425 1.1 bouyer mode[0] = drvp[0].DMA_mode;
426 1.1 bouyer mode[1] = drvp[1].PIO_mode;
427 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
428 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
429 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
430 1.1 bouyer goto ok;
431 1.1 bouyer }
432 1.1 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
433 1.1 bouyer mode[1] = drvp[1].DMA_mode;
434 1.1 bouyer mode[0] = drvp[0].PIO_mode;
435 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
436 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
437 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
438 1.1 bouyer goto ok;
439 1.1 bouyer }
440 1.1 bouyer /*
441 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
442 1.1 bouyer * one of them is PIO mode < 2
443 1.1 bouyer */
444 1.1 bouyer if (drvp[0].PIO_mode < 2) {
445 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
446 1.1 bouyer mode[1] = drvp[1].PIO_mode;
447 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
448 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
449 1.1 bouyer mode[0] = drvp[0].PIO_mode;
450 1.1 bouyer } else {
451 1.1 bouyer mode[0] = mode[1] =
452 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
453 1.1 bouyer drvp[0].PIO_mode = mode[0];
454 1.1 bouyer drvp[1].PIO_mode = mode[1];
455 1.1 bouyer }
456 1.1 bouyer ok: /* The modes are setup */
457 1.1 bouyer for (drive = 0; drive < 2; drive++) {
458 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
459 1.1 bouyer idetim |= piix_setup_idetim_timings(
460 1.8 thorpej mode[drive], 1, chp->ch_channel);
461 1.1 bouyer goto end;
462 1.1 bouyer }
463 1.1 bouyer }
464 1.1 bouyer /* If we are there, none of the drives are DMA */
465 1.1 bouyer if (mode[0] >= 2)
466 1.1 bouyer idetim |= piix_setup_idetim_timings(
467 1.8 thorpej mode[0], 0, chp->ch_channel);
468 1.19 perry else
469 1.1 bouyer idetim |= piix_setup_idetim_timings(
470 1.8 thorpej mode[1], 0, chp->ch_channel);
471 1.1 bouyer end: /*
472 1.1 bouyer * timing mode is now set up in the controller. Enable
473 1.1 bouyer * it per-drive
474 1.1 bouyer */
475 1.1 bouyer for (drive = 0; drive < 2; drive++) {
476 1.1 bouyer /* If no drive, skip */
477 1.1 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
478 1.1 bouyer continue;
479 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
480 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
481 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
482 1.1 bouyer }
483 1.1 bouyer if (idedma_ctl != 0) {
484 1.1 bouyer /* Add software bits in status register */
485 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
486 1.1 bouyer idedma_ctl);
487 1.1 bouyer }
488 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
489 1.1 bouyer }
490 1.1 bouyer
491 1.2 thorpej static void
492 1.12 thorpej piix3_4_setup_channel(struct ata_channel *chp)
493 1.1 bouyer {
494 1.1 bouyer struct ata_drive_datas *drvp;
495 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
496 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
497 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
498 1.8 thorpej struct wdc_softc *wdc = &sc->sc_wdcdev;
499 1.15 thorpej int drive, s;
500 1.8 thorpej int channel = chp->ch_channel;
501 1.1 bouyer
502 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
503 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
504 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
505 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
506 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
507 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
508 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
509 1.1 bouyer idedma_ctl = 0;
510 1.1 bouyer
511 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
512 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
513 1.1 bouyer
514 1.1 bouyer /* setup DMA if needed */
515 1.1 bouyer pciide_channel_dma_setup(cp);
516 1.1 bouyer
517 1.1 bouyer for (drive = 0; drive < 2; drive++) {
518 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
519 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
520 1.1 bouyer drvp = &chp->ch_drive[drive];
521 1.1 bouyer /* If no drive, skip */
522 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
523 1.1 bouyer continue;
524 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
525 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
526 1.1 bouyer goto pio;
527 1.1 bouyer
528 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
529 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
530 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
531 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
532 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
533 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
534 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
535 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
536 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
537 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
538 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
539 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
540 1.1 bouyer }
541 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
542 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
543 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
544 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
545 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
546 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
547 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
548 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
549 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE) {
550 1.1 bouyer /* setup Ultra/100 */
551 1.1 bouyer if (drvp->UDMA_mode > 2 &&
552 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
553 1.1 bouyer drvp->UDMA_mode = 2;
554 1.1 bouyer if (drvp->UDMA_mode > 4) {
555 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
556 1.1 bouyer } else {
557 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
558 1.1 bouyer if (drvp->UDMA_mode > 2) {
559 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
560 1.1 bouyer drive);
561 1.1 bouyer } else {
562 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
563 1.1 bouyer drive);
564 1.1 bouyer }
565 1.1 bouyer }
566 1.1 bouyer }
567 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
568 1.1 bouyer /* setup Ultra/66 */
569 1.1 bouyer if (drvp->UDMA_mode > 2 &&
570 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
571 1.1 bouyer drvp->UDMA_mode = 2;
572 1.1 bouyer if (drvp->UDMA_mode > 2)
573 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
574 1.1 bouyer else
575 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
576 1.1 bouyer }
577 1.14 thorpej if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
578 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
579 1.1 bouyer /* use Ultra/DMA */
580 1.15 thorpej s = splbio();
581 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
582 1.15 thorpej splx(s);
583 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
584 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
585 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
586 1.1 bouyer } else {
587 1.1 bouyer /* use Multiword DMA */
588 1.15 thorpej s = splbio();
589 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
590 1.15 thorpej splx(s);
591 1.1 bouyer if (drive == 0) {
592 1.1 bouyer idetim |= piix_setup_idetim_timings(
593 1.1 bouyer drvp->DMA_mode, 1, channel);
594 1.1 bouyer } else {
595 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
596 1.1 bouyer drvp->DMA_mode, 1, channel);
597 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
598 1.1 bouyer PIIX_IDETIM_SITRE, channel);
599 1.1 bouyer }
600 1.1 bouyer }
601 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
602 1.19 perry
603 1.1 bouyer pio: /* use PIO mode */
604 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
605 1.1 bouyer if (drive == 0) {
606 1.1 bouyer idetim |= piix_setup_idetim_timings(
607 1.1 bouyer drvp->PIO_mode, 0, channel);
608 1.1 bouyer } else {
609 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
610 1.1 bouyer drvp->PIO_mode, 0, channel);
611 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
612 1.1 bouyer PIIX_IDETIM_SITRE, channel);
613 1.1 bouyer }
614 1.1 bouyer }
615 1.1 bouyer if (idedma_ctl != 0) {
616 1.1 bouyer /* Add software bits in status register */
617 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
618 1.1 bouyer idedma_ctl);
619 1.1 bouyer }
620 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
621 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
622 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
623 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
624 1.1 bouyer }
625 1.1 bouyer
626 1.1 bouyer
627 1.1 bouyer /* setup ISP and RTC fields, based on mode */
628 1.1 bouyer static u_int32_t
629 1.1 bouyer piix_setup_idetim_timings(mode, dma, channel)
630 1.1 bouyer u_int8_t mode;
631 1.1 bouyer u_int8_t dma;
632 1.1 bouyer u_int8_t channel;
633 1.1 bouyer {
634 1.19 perry
635 1.1 bouyer if (dma)
636 1.1 bouyer return PIIX_IDETIM_SET(0,
637 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
638 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
639 1.1 bouyer channel);
640 1.19 perry else
641 1.1 bouyer return PIIX_IDETIM_SET(0,
642 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
643 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
644 1.1 bouyer channel);
645 1.1 bouyer }
646 1.1 bouyer
647 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
648 1.1 bouyer static u_int32_t
649 1.1 bouyer piix_setup_idetim_drvs(drvp)
650 1.1 bouyer struct ata_drive_datas *drvp;
651 1.1 bouyer {
652 1.1 bouyer u_int32_t ret = 0;
653 1.12 thorpej struct ata_channel *chp = drvp->chnl_softc;
654 1.8 thorpej u_int8_t channel = chp->ch_channel;
655 1.1 bouyer u_int8_t drive = drvp->drive;
656 1.1 bouyer
657 1.1 bouyer /*
658 1.1 bouyer * If drive is using UDMA, timings setups are independant
659 1.1 bouyer * So just check DMA and PIO here.
660 1.1 bouyer */
661 1.1 bouyer if (drvp->drive_flags & DRIVE_DMA) {
662 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
663 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
664 1.1 bouyer drvp->DMA_mode == 0) {
665 1.1 bouyer drvp->PIO_mode = 0;
666 1.1 bouyer return ret;
667 1.1 bouyer }
668 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
669 1.1 bouyer /*
670 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
671 1.1 bouyer * too, else use compat timings.
672 1.1 bouyer */
673 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
674 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
675 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
676 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
677 1.1 bouyer drvp->PIO_mode = 0;
678 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
679 1.1 bouyer if (drvp->PIO_mode <= 2) {
680 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
681 1.1 bouyer channel);
682 1.1 bouyer return ret;
683 1.1 bouyer }
684 1.1 bouyer }
685 1.1 bouyer
686 1.1 bouyer /*
687 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
688 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
689 1.1 bouyer * if PIO mode >= 3.
690 1.1 bouyer */
691 1.1 bouyer
692 1.1 bouyer if (drvp->PIO_mode < 2)
693 1.1 bouyer return ret;
694 1.1 bouyer
695 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
696 1.1 bouyer if (drvp->PIO_mode >= 3) {
697 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
698 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
699 1.1 bouyer }
700 1.1 bouyer return ret;
701 1.1 bouyer }
702 1.1 bouyer
703 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
704 1.1 bouyer static u_int32_t
705 1.1 bouyer piix_setup_sidetim_timings(mode, dma, channel)
706 1.1 bouyer u_int8_t mode;
707 1.1 bouyer u_int8_t dma;
708 1.1 bouyer u_int8_t channel;
709 1.1 bouyer {
710 1.1 bouyer if (dma)
711 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
712 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
713 1.19 perry else
714 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
715 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
716 1.5 bouyer }
717 1.5 bouyer
718 1.5 bouyer static void
719 1.5 bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
720 1.5 bouyer {
721 1.5 bouyer struct pciide_channel *cp;
722 1.5 bouyer bus_size_t cmdsize, ctlsize;
723 1.5 bouyer pcireg_t interface;
724 1.5 bouyer int channel;
725 1.5 bouyer
726 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
727 1.5 bouyer return;
728 1.5 bouyer
729 1.5 bouyer aprint_normal("%s: bus-master DMA support present",
730 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
731 1.5 bouyer pciide_mapreg_dma(sc, pa);
732 1.5 bouyer aprint_normal("\n");
733 1.1 bouyer
734 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
735 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
736 1.1 bouyer if (sc->sc_dma_ok) {
737 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
738 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
739 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
740 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
741 1.1 bouyer }
742 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
743 1.1 bouyer
744 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
745 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
746 1.1 bouyer
747 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
748 1.1 bouyer
749 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
750 1.12 thorpej
751 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
752 1.14 thorpej channel++) {
753 1.1 bouyer cp = &sc->pciide_channels[channel];
754 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
755 1.1 bouyer continue;
756 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
757 1.1 bouyer pciide_pci_intr);
758 1.1 bouyer }
759 1.1 bouyer }
760