Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.26.4.1
      1  1.26.4.1   gdamore /*	$NetBSD: piixide.c,v 1.26.4.1 2006/07/13 17:49:29 gdamore Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  */
     31       1.1    bouyer 
     32      1.20     lukem #include <sys/cdefs.h>
     33  1.26.4.1   gdamore __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.26.4.1 2006/07/13 17:49:29 gdamore Exp $");
     34      1.20     lukem 
     35       1.1    bouyer #include <sys/param.h>
     36       1.1    bouyer #include <sys/systm.h>
     37       1.1    bouyer 
     38       1.1    bouyer #include <dev/pci/pcivar.h>
     39       1.1    bouyer #include <dev/pci/pcidevs.h>
     40       1.1    bouyer #include <dev/pci/pciidereg.h>
     41       1.1    bouyer #include <dev/pci/pciidevar.h>
     42       1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     43       1.1    bouyer 
     44       1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     45      1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     46      1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     47       1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     48       1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     49       1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     50       1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     51       1.2   thorpej 
     52      1.18  jmcneill static void piixide_powerhook(int, void *);
     53       1.2   thorpej static int  piixide_match(struct device *, struct cfdata *, void *);
     54       1.2   thorpej static void piixide_attach(struct device *, struct device *, void *);
     55       1.1    bouyer 
     56       1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     57       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     58       1.1    bouyer 	  0,
     59       1.1    bouyer 	  "Intel 82092AA IDE controller",
     60       1.1    bouyer 	  default_chip_map,
     61       1.1    bouyer 	},
     62       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     63       1.1    bouyer 	  0,
     64       1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     65       1.1    bouyer 	  piix_chip_map,
     66       1.1    bouyer 	},
     67       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     68       1.1    bouyer 	  0,
     69       1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     70       1.1    bouyer 	  piix_chip_map,
     71       1.1    bouyer 	},
     72       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     73       1.1    bouyer 	  0,
     74       1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     75       1.1    bouyer 	  piix_chip_map,
     76       1.1    bouyer 	},
     77       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     78       1.1    bouyer 	  0,
     79       1.1    bouyer 	  "Intel 82440MX IDE controller",
     80       1.1    bouyer 	  piix_chip_map
     81       1.1    bouyer 	},
     82       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     83       1.1    bouyer 	  0,
     84       1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     85       1.1    bouyer 	  piix_chip_map,
     86       1.1    bouyer 	},
     87       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     88       1.1    bouyer 	  0,
     89       1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     90       1.1    bouyer 	  piix_chip_map,
     91       1.1    bouyer 	},
     92       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     93       1.1    bouyer 	  0,
     94       1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     95       1.1    bouyer 	  piix_chip_map,
     96       1.1    bouyer 	},
     97       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     98       1.1    bouyer 	  0,
     99       1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    100       1.1    bouyer 	  piix_chip_map,
    101       1.1    bouyer 	},
    102       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    103       1.1    bouyer 	  0,
    104       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    105       1.1    bouyer 	  piix_chip_map,
    106       1.1    bouyer 	},
    107       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    108       1.1    bouyer 	  0,
    109       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    110       1.1    bouyer 	  piix_chip_map,
    111       1.1    bouyer 	},
    112       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    113       1.1    bouyer 	  0,
    114       1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    115       1.1    bouyer 	  piix_chip_map,
    116       1.1    bouyer 	},
    117       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    118       1.1    bouyer 	  0,
    119       1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    120       1.1    bouyer 	  piix_chip_map,
    121       1.1    bouyer 	},
    122       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    123       1.1    bouyer 	  0,
    124       1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    125       1.1    bouyer 	  piix_chip_map,
    126       1.1    bouyer 	},
    127       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    128       1.1    bouyer 	  0,
    129       1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    130       1.5    bouyer 	  piixsata_chip_map,
    131       1.4    bouyer 	},
    132       1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    133       1.4    bouyer 	  0,
    134       1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    135       1.5    bouyer 	  piixsata_chip_map,
    136       1.1    bouyer 	},
    137       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    138       1.9   thorpej 	  0,
    139       1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    140       1.9   thorpej 	  piix_chip_map,
    141       1.9   thorpej 	},
    142       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    143       1.9   thorpej 	  0,
    144       1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    145       1.9   thorpej 	  piixsata_chip_map,
    146       1.9   thorpej 	},
    147      1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    148      1.22    briggs 	  0,
    149      1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    150      1.22    briggs 	  piixsata_chip_map,
    151      1.22    briggs 	},
    152      1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    153      1.17      cube 	  0,
    154      1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    155      1.17      cube 	  piix_chip_map,
    156      1.17      cube 	},
    157      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    158      1.16      cube 	  0,
    159      1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    160      1.16      cube 	  piixsata_chip_map,
    161      1.16      cube 	},
    162      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    163      1.16      cube 	  0,
    164      1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    165      1.16      cube 	  piixsata_chip_map,
    166      1.16      cube 	},
    167      1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    168      1.21    bouyer 	  0,
    169      1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    170      1.21    bouyer 	  piixsata_chip_map,
    171      1.21    bouyer 	},
    172      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    173      1.23      tron 	  0,
    174      1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    175      1.23      tron 	  piix_chip_map,
    176      1.23      tron 	},
    177      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    178      1.23      tron 	  0,
    179      1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    180      1.23      tron 	  piixsata_chip_map,
    181      1.23      tron 	},
    182      1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    183      1.26     markd 	  0,
    184      1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    185      1.26     markd 	  piixsata_chip_map,
    186      1.26     markd 	},
    187       1.1    bouyer 	{ 0,
    188       1.1    bouyer 	  0,
    189       1.1    bouyer 	  NULL,
    190       1.1    bouyer 	  NULL
    191       1.1    bouyer 	}
    192       1.1    bouyer };
    193       1.1    bouyer 
    194       1.1    bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
    195       1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    196       1.1    bouyer 
    197       1.2   thorpej static int
    198       1.2   thorpej piixide_match(struct device *parent, struct cfdata *match, void *aux)
    199       1.1    bouyer {
    200       1.1    bouyer 	struct pci_attach_args *pa = aux;
    201       1.1    bouyer 
    202       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    203       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    204       1.1    bouyer 			return (2);
    205       1.1    bouyer 	}
    206       1.1    bouyer 	return (0);
    207       1.1    bouyer }
    208       1.1    bouyer 
    209       1.2   thorpej static void
    210       1.2   thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
    211       1.1    bouyer {
    212       1.1    bouyer 	struct pci_attach_args *pa = aux;
    213       1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    214       1.1    bouyer 
    215       1.1    bouyer 	pciide_common_attach(sc, pa,
    216       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    217       1.1    bouyer 
    218      1.18  jmcneill 	/* Setup our powerhook */
    219      1.18  jmcneill 	sc->sc_powerhook = powerhook_establish(piixide_powerhook, sc);
    220      1.18  jmcneill 	if (sc->sc_powerhook == NULL)
    221      1.18  jmcneill 		printf("%s: WARNING: unable to establish PCI power hook\n",
    222      1.18  jmcneill 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    223      1.18  jmcneill }
    224      1.18  jmcneill 
    225      1.18  jmcneill static void
    226      1.18  jmcneill piixide_powerhook(int why, void *hdl)
    227      1.18  jmcneill {
    228      1.18  jmcneill 	struct pciide_softc *sc = (struct pciide_softc *)hdl;
    229      1.18  jmcneill 
    230      1.18  jmcneill 	switch (why) {
    231      1.18  jmcneill 	case PWR_SUSPEND:
    232      1.18  jmcneill 	case PWR_STANDBY:
    233      1.18  jmcneill 		pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    234  1.26.4.1   gdamore 		sc->sc_idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    235  1.26.4.1   gdamore 		    PIIX_IDETIM);
    236  1.26.4.1   gdamore 		sc->sc_udmatim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    237  1.26.4.1   gdamore 		    PIIX_UDMATIM);
    238      1.18  jmcneill 		break;
    239      1.18  jmcneill 	case PWR_RESUME:
    240      1.18  jmcneill 		pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    241  1.26.4.1   gdamore 		pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    242  1.26.4.1   gdamore 		    sc->sc_idetim);
    243  1.26.4.1   gdamore 		pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMATIM,
    244  1.26.4.1   gdamore 		    sc->sc_udmatim);
    245      1.18  jmcneill 		break;
    246      1.18  jmcneill 	case PWR_SOFTSUSPEND:
    247      1.18  jmcneill 	case PWR_SOFTSTANDBY:
    248      1.18  jmcneill 	case PWR_SOFTRESUME:
    249      1.18  jmcneill 		break;
    250      1.18  jmcneill 	}
    251      1.18  jmcneill 
    252      1.18  jmcneill 	return;
    253       1.1    bouyer }
    254       1.1    bouyer 
    255       1.2   thorpej static void
    256       1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    257       1.1    bouyer {
    258       1.1    bouyer 	struct pciide_channel *cp;
    259       1.1    bouyer 	int channel;
    260       1.1    bouyer 	u_int32_t idetim;
    261       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    262      1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    263       1.1    bouyer 
    264       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    265       1.1    bouyer 		return;
    266       1.1    bouyer 
    267       1.1    bouyer 	aprint_normal("%s: bus-master DMA support present",
    268      1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    269       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    270       1.1    bouyer 	aprint_normal("\n");
    271      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    272       1.1    bouyer 	if (sc->sc_dma_ok) {
    273      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    274       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    275       1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    276       1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    277       1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    278       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    279       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    280       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    281       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    282       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    283       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    284       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    285       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    286       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    287       1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    288      1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    289      1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    290      1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    291       1.1    bouyer 		}
    292       1.1    bouyer 	}
    293      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    294      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    295       1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    296       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    297      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    298       1.1    bouyer 		break;
    299       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    300       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    301       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    302       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    303       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    304       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    305       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    306       1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    307      1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    308      1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    309      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    310       1.1    bouyer 		break;
    311       1.1    bouyer 	default:
    312      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    313       1.1    bouyer 	}
    314       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    315      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    316       1.1    bouyer 	else
    317      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    318      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    319      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    320       1.1    bouyer 
    321      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    322       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    323       1.1    bouyer 	    DEBUG_PROBE);
    324       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    325      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    326       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    327       1.1    bouyer 		    DEBUG_PROBE);
    328      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    329      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    330       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    331       1.1    bouyer 			    DEBUG_PROBE);
    332       1.1    bouyer 		}
    333       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    334       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    335       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    336       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    337       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    338       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    339       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    340       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    341       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    342      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    343      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    344      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    345      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    346       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    347       1.1    bouyer 			    DEBUG_PROBE);
    348       1.1    bouyer 		}
    349       1.1    bouyer 
    350       1.1    bouyer 	}
    351      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    352       1.1    bouyer 
    353      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    354      1.12   thorpej 
    355      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    356      1.14   thorpej 	     channel++) {
    357       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    358      1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    359       1.1    bouyer 			continue;
    360       1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    361       1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    362       1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    363       1.1    bouyer #if 1
    364       1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    365      1.14   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    366      1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    367       1.1    bouyer 			continue;
    368       1.1    bouyer #else
    369       1.1    bouyer 			pcireg_t interface;
    370       1.1    bouyer 
    371       1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    372       1.1    bouyer 			    channel);
    373       1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    374       1.1    bouyer 			    idetim);
    375       1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    376       1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    377       1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    378       1.1    bouyer 			    channel, idetim, interface);
    379       1.1    bouyer #endif
    380       1.1    bouyer 		}
    381      1.24    bouyer 		pciide_mapchan(pa, cp, interface,
    382      1.24    bouyer 		    &cmdsize, &ctlsize, pciide_pci_intr);
    383       1.1    bouyer 	}
    384       1.1    bouyer 
    385      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    386       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    387       1.1    bouyer 	    DEBUG_PROBE);
    388       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    389      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    390       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    391       1.1    bouyer 		    DEBUG_PROBE);
    392      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    393      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    394       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    395       1.1    bouyer 			    DEBUG_PROBE);
    396       1.1    bouyer 		}
    397       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    398       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    399       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    400       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    401       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    402       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    403       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    404       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    405       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    406      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    407      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    408      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    409      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    410       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    411       1.1    bouyer 			    DEBUG_PROBE);
    412       1.1    bouyer 		}
    413       1.1    bouyer 	}
    414      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    415       1.1    bouyer }
    416       1.1    bouyer 
    417       1.2   thorpej static void
    418      1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    419       1.1    bouyer {
    420       1.1    bouyer 	u_int8_t mode[2], drive;
    421       1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    422      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    423      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    424      1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    425       1.1    bouyer 
    426       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    427       1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    428       1.1    bouyer 	idedma_ctl = 0;
    429       1.1    bouyer 
    430       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    431       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    432       1.8   thorpej 	    chp->ch_channel);
    433       1.1    bouyer 
    434       1.1    bouyer 	/* setup DMA */
    435       1.1    bouyer 	pciide_channel_dma_setup(cp);
    436       1.1    bouyer 
    437       1.1    bouyer 	/*
    438       1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    439       1.1    bouyer 	 * different timings for master and slave drives.
    440       1.1    bouyer 	 * We need to find the best combination.
    441       1.1    bouyer 	 */
    442       1.1    bouyer 
    443       1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    444       1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    445       1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    446       1.1    bouyer 		mode[0] = mode[1] =
    447       1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    448       1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    449       1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    450       1.1    bouyer 		goto ok;
    451       1.1    bouyer 	}
    452       1.1    bouyer 	/*
    453       1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    454       1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    455       1.1    bouyer 	 */
    456       1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    457       1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    458       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    459       1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    460       1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    461       1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    462       1.1    bouyer 		goto ok;
    463       1.1    bouyer 	}
    464       1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    465       1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    466       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    467       1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    468       1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    469       1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    470       1.1    bouyer 		goto ok;
    471       1.1    bouyer 	}
    472       1.1    bouyer 	/*
    473       1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    474       1.1    bouyer 	 * one of them is PIO mode < 2
    475       1.1    bouyer 	 */
    476       1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    477       1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    478       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    479       1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    480       1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    481       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    482       1.1    bouyer 	} else {
    483       1.1    bouyer 		mode[0] = mode[1] =
    484       1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    485       1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    486       1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    487       1.1    bouyer 	}
    488       1.1    bouyer ok:	/* The modes are setup */
    489       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    490       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    491       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    492       1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    493       1.1    bouyer 			goto end;
    494       1.1    bouyer 		}
    495       1.1    bouyer 	}
    496       1.1    bouyer 	/* If we are there, none of the drives are DMA */
    497       1.1    bouyer 	if (mode[0] >= 2)
    498       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    499       1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    500      1.19     perry 	else
    501       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    502       1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    503       1.1    bouyer end:	/*
    504       1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    505       1.1    bouyer 	 * it per-drive
    506       1.1    bouyer 	 */
    507       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    508       1.1    bouyer 		/* If no drive, skip */
    509       1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    510       1.1    bouyer 			continue;
    511       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    512       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    513       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    514       1.1    bouyer 	}
    515       1.1    bouyer 	if (idedma_ctl != 0) {
    516       1.1    bouyer 		/* Add software bits in status register */
    517       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    518       1.1    bouyer 		    idedma_ctl);
    519       1.1    bouyer 	}
    520       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    521       1.1    bouyer }
    522       1.1    bouyer 
    523       1.2   thorpej static void
    524      1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    525       1.1    bouyer {
    526       1.1    bouyer 	struct ata_drive_datas *drvp;
    527       1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    528      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    529      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    530       1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    531      1.15   thorpej 	int drive, s;
    532       1.8   thorpej 	int channel = chp->ch_channel;
    533       1.1    bouyer 
    534       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    535       1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    536       1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    537       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    538       1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    539       1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    540       1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    541       1.1    bouyer 	idedma_ctl = 0;
    542       1.1    bouyer 
    543       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    544       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    545       1.1    bouyer 
    546       1.1    bouyer 	/* setup DMA if needed */
    547       1.1    bouyer 	pciide_channel_dma_setup(cp);
    548       1.1    bouyer 
    549       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    550       1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    551       1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    552       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    553       1.1    bouyer 		/* If no drive, skip */
    554       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    555       1.1    bouyer 			continue;
    556       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    557       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    558       1.1    bouyer 			goto pio;
    559       1.1    bouyer 
    560       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    561       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    562       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    563       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    564       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    565       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    566       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    567       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    568       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    569      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    570      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    571      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    572       1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    573       1.1    bouyer 		}
    574       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    575       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    576       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    577       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    578       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    579       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    580       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    581      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    582      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    583      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    584       1.1    bouyer 			/* setup Ultra/100 */
    585       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    586       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    587       1.1    bouyer 				drvp->UDMA_mode = 2;
    588       1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    589       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    590       1.1    bouyer 			} else {
    591       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    592       1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    593       1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    594       1.1    bouyer 					    drive);
    595       1.1    bouyer 				} else {
    596       1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    597       1.1    bouyer 					    drive);
    598       1.1    bouyer 				}
    599       1.1    bouyer 			}
    600       1.1    bouyer 		}
    601       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    602       1.1    bouyer 			/* setup Ultra/66 */
    603       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    604       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    605       1.1    bouyer 				drvp->UDMA_mode = 2;
    606       1.1    bouyer 			if (drvp->UDMA_mode > 2)
    607       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    608       1.1    bouyer 			else
    609       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    610       1.1    bouyer 		}
    611      1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    612       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    613       1.1    bouyer 			/* use Ultra/DMA */
    614      1.15   thorpej 			s = splbio();
    615       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    616      1.15   thorpej 			splx(s);
    617       1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    618       1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    619       1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    620       1.1    bouyer 		} else {
    621       1.1    bouyer 			/* use Multiword DMA */
    622      1.15   thorpej 			s = splbio();
    623       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    624      1.15   thorpej 			splx(s);
    625       1.1    bouyer 			if (drive == 0) {
    626       1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    627       1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    628       1.1    bouyer 			} else {
    629       1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    630       1.1    bouyer 					drvp->DMA_mode, 1, channel);
    631       1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    632       1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    633       1.1    bouyer 			}
    634       1.1    bouyer 		}
    635       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    636      1.19     perry 
    637       1.1    bouyer pio:		/* use PIO mode */
    638       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    639       1.1    bouyer 		if (drive == 0) {
    640       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    641       1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    642       1.1    bouyer 		} else {
    643       1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    644       1.1    bouyer 				drvp->PIO_mode, 0, channel);
    645       1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    646       1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    647       1.1    bouyer 		}
    648       1.1    bouyer 	}
    649       1.1    bouyer 	if (idedma_ctl != 0) {
    650       1.1    bouyer 		/* Add software bits in status register */
    651       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    652       1.1    bouyer 		    idedma_ctl);
    653       1.1    bouyer 	}
    654       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    655       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    656       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    657       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    658       1.1    bouyer }
    659       1.1    bouyer 
    660       1.1    bouyer 
    661       1.1    bouyer /* setup ISP and RTC fields, based on mode */
    662       1.1    bouyer static u_int32_t
    663       1.1    bouyer piix_setup_idetim_timings(mode, dma, channel)
    664       1.1    bouyer 	u_int8_t mode;
    665       1.1    bouyer 	u_int8_t dma;
    666       1.1    bouyer 	u_int8_t channel;
    667       1.1    bouyer {
    668      1.19     perry 
    669       1.1    bouyer 	if (dma)
    670       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    671      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    672       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    673       1.1    bouyer 		    channel);
    674      1.19     perry 	else
    675       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    676      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    677       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    678       1.1    bouyer 		    channel);
    679       1.1    bouyer }
    680       1.1    bouyer 
    681       1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    682       1.1    bouyer static u_int32_t
    683       1.1    bouyer piix_setup_idetim_drvs(drvp)
    684       1.1    bouyer 	struct ata_drive_datas *drvp;
    685       1.1    bouyer {
    686       1.1    bouyer 	u_int32_t ret = 0;
    687      1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    688       1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    689       1.1    bouyer 	u_int8_t drive = drvp->drive;
    690       1.1    bouyer 
    691       1.1    bouyer 	/*
    692       1.1    bouyer 	 * If drive is using UDMA, timings setups are independant
    693       1.1    bouyer 	 * So just check DMA and PIO here.
    694       1.1    bouyer 	 */
    695       1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    696       1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    697       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    698       1.1    bouyer 		    drvp->DMA_mode == 0) {
    699       1.1    bouyer 			drvp->PIO_mode = 0;
    700       1.1    bouyer 			return ret;
    701       1.1    bouyer 		}
    702       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    703       1.1    bouyer 		/*
    704       1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    705       1.1    bouyer 		 * too, else use compat timings.
    706       1.1    bouyer 		 */
    707       1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    708       1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    709       1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    710       1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    711       1.1    bouyer 			drvp->PIO_mode = 0;
    712       1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    713       1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    714       1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    715       1.1    bouyer 			    channel);
    716       1.1    bouyer 			return ret;
    717       1.1    bouyer 		}
    718       1.1    bouyer 	}
    719       1.1    bouyer 
    720       1.1    bouyer 	/*
    721       1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    722       1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    723       1.1    bouyer 	 * if PIO mode >= 3.
    724       1.1    bouyer 	 */
    725       1.1    bouyer 
    726       1.1    bouyer 	if (drvp->PIO_mode < 2)
    727       1.1    bouyer 		return ret;
    728       1.1    bouyer 
    729       1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    730       1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    731       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    732       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    733       1.1    bouyer 	}
    734       1.1    bouyer 	return ret;
    735       1.1    bouyer }
    736       1.1    bouyer 
    737       1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    738       1.1    bouyer static u_int32_t
    739       1.1    bouyer piix_setup_sidetim_timings(mode, dma, channel)
    740       1.1    bouyer 	u_int8_t mode;
    741       1.1    bouyer 	u_int8_t dma;
    742       1.1    bouyer 	u_int8_t channel;
    743       1.1    bouyer {
    744       1.1    bouyer 	if (dma)
    745       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    746       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    747      1.19     perry 	else
    748       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    749       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    750       1.5    bouyer }
    751       1.5    bouyer 
    752       1.5    bouyer static void
    753       1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    754       1.5    bouyer {
    755       1.5    bouyer 	struct pciide_channel *cp;
    756       1.5    bouyer 	bus_size_t cmdsize, ctlsize;
    757      1.22    briggs 	pcireg_t interface, cmdsts;
    758       1.5    bouyer 	int channel;
    759       1.5    bouyer 
    760       1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    761       1.5    bouyer 		return;
    762       1.5    bouyer 
    763       1.5    bouyer 	aprint_normal("%s: bus-master DMA support present",
    764      1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    765       1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    766       1.5    bouyer 	aprint_normal("\n");
    767       1.1    bouyer 
    768      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    769      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    770       1.1    bouyer 	if (sc->sc_dma_ok) {
    771      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    772       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    773      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    774      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    775       1.1    bouyer 	}
    776      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    777       1.1    bouyer 
    778      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    779      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    780       1.1    bouyer 
    781      1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    782      1.22    briggs 	cmdsts &= ~0x0400;
    783      1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    784      1.22    briggs 
    785      1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    786      1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    787      1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    788      1.22    briggs 
    789       1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    790       1.1    bouyer 
    791      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    792      1.12   thorpej 
    793      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    794      1.14   thorpej 	     channel++) {
    795       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    796       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    797       1.1    bouyer 			continue;
    798       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    799       1.1    bouyer 		    pciide_pci_intr);
    800       1.1    bouyer 	}
    801       1.1    bouyer }
    802