Home | History | Annotate | Line # | Download | only in pci
piixide.c revision 1.29.2.1
      1  1.29.2.1        ad /*	$NetBSD: piixide.c,v 1.29.2.1 2006/11/18 21:34:33 ad Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *	This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23      1.19     perry  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  */
     31       1.1    bouyer 
     32      1.20     lukem #include <sys/cdefs.h>
     33  1.29.2.1        ad __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.29.2.1 2006/11/18 21:34:33 ad Exp $");
     34      1.20     lukem 
     35       1.1    bouyer #include <sys/param.h>
     36       1.1    bouyer #include <sys/systm.h>
     37       1.1    bouyer 
     38       1.1    bouyer #include <dev/pci/pcivar.h>
     39       1.1    bouyer #include <dev/pci/pcidevs.h>
     40       1.1    bouyer #include <dev/pci/pciidereg.h>
     41       1.1    bouyer #include <dev/pci/pciidevar.h>
     42       1.1    bouyer #include <dev/pci/pciide_piix_reg.h>
     43       1.1    bouyer 
     44       1.2   thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
     45      1.12   thorpej static void piix_setup_channel(struct ata_channel *);
     46      1.12   thorpej static void piix3_4_setup_channel(struct ata_channel *);
     47       1.2   thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
     48       1.2   thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
     49       1.2   thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
     50       1.5    bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
     51       1.2   thorpej 
     52      1.18  jmcneill static void piixide_powerhook(int, void *);
     53       1.2   thorpej static int  piixide_match(struct device *, struct cfdata *, void *);
     54       1.2   thorpej static void piixide_attach(struct device *, struct device *, void *);
     55       1.1    bouyer 
     56       1.2   thorpej static const struct pciide_product_desc pciide_intel_products[] =  {
     57       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82092AA,
     58       1.1    bouyer 	  0,
     59       1.1    bouyer 	  "Intel 82092AA IDE controller",
     60       1.1    bouyer 	  default_chip_map,
     61       1.1    bouyer 	},
     62       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371FB_IDE,
     63       1.1    bouyer 	  0,
     64       1.1    bouyer 	  "Intel 82371FB IDE controller (PIIX)",
     65       1.1    bouyer 	  piix_chip_map,
     66       1.1    bouyer 	},
     67       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371SB_IDE,
     68       1.1    bouyer 	  0,
     69       1.1    bouyer 	  "Intel 82371SB IDE Interface (PIIX3)",
     70       1.1    bouyer 	  piix_chip_map,
     71       1.1    bouyer 	},
     72       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82371AB_IDE,
     73       1.1    bouyer 	  0,
     74       1.1    bouyer 	  "Intel 82371AB IDE controller (PIIX4)",
     75       1.1    bouyer 	  piix_chip_map,
     76       1.1    bouyer 	},
     77       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82440MX_IDE,
     78       1.1    bouyer 	  0,
     79       1.1    bouyer 	  "Intel 82440MX IDE controller",
     80       1.1    bouyer 	  piix_chip_map
     81       1.1    bouyer 	},
     82       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AA_IDE,
     83       1.1    bouyer 	  0,
     84       1.1    bouyer 	  "Intel 82801AA IDE Controller (ICH)",
     85       1.1    bouyer 	  piix_chip_map,
     86       1.1    bouyer 	},
     87       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801AB_IDE,
     88       1.1    bouyer 	  0,
     89       1.1    bouyer 	  "Intel 82801AB IDE Controller (ICH0)",
     90       1.1    bouyer 	  piix_chip_map,
     91       1.1    bouyer 	},
     92       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BA_IDE,
     93       1.1    bouyer 	  0,
     94       1.1    bouyer 	  "Intel 82801BA IDE Controller (ICH2)",
     95       1.1    bouyer 	  piix_chip_map,
     96       1.1    bouyer 	},
     97       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801BAM_IDE,
     98       1.1    bouyer 	  0,
     99       1.1    bouyer 	  "Intel 82801BAM IDE Controller (ICH2-M)",
    100       1.1    bouyer 	  piix_chip_map,
    101       1.1    bouyer 	},
    102       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_1,
    103       1.1    bouyer 	  0,
    104       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    105       1.1    bouyer 	  piix_chip_map,
    106       1.1    bouyer 	},
    107       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801CA_IDE_2,
    108       1.1    bouyer 	  0,
    109       1.1    bouyer 	  "Intel 82801CA IDE Controller (ICH3)",
    110       1.1    bouyer 	  piix_chip_map,
    111       1.1    bouyer 	},
    112       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DB_IDE,
    113       1.1    bouyer 	  0,
    114       1.1    bouyer 	  "Intel 82801DB IDE Controller (ICH4)",
    115       1.1    bouyer 	  piix_chip_map,
    116       1.1    bouyer 	},
    117       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801DBM_IDE,
    118       1.1    bouyer 	  0,
    119       1.1    bouyer 	  "Intel 82801DBM IDE Controller (ICH4-M)",
    120       1.1    bouyer 	  piix_chip_map,
    121       1.1    bouyer 	},
    122       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_IDE,
    123       1.1    bouyer 	  0,
    124       1.1    bouyer 	  "Intel 82801EB IDE Controller (ICH5)",
    125       1.1    bouyer 	  piix_chip_map,
    126       1.1    bouyer 	},
    127       1.1    bouyer 	{ PCI_PRODUCT_INTEL_82801EB_SATA,
    128       1.1    bouyer 	  0,
    129       1.1    bouyer 	  "Intel 82801EB Serial ATA Controller",
    130       1.5    bouyer 	  piixsata_chip_map,
    131       1.4    bouyer 	},
    132       1.4    bouyer 	{ PCI_PRODUCT_INTEL_82801ER_SATA,
    133       1.4    bouyer 	  0,
    134       1.4    bouyer 	  "Intel 82801ER Serial ATA/Raid Controller",
    135       1.5    bouyer 	  piixsata_chip_map,
    136       1.1    bouyer 	},
    137       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_IDE,
    138       1.9   thorpej 	  0,
    139       1.9   thorpej 	  "Intel 6300ESB IDE Controller (ICH5)",
    140       1.9   thorpej 	  piix_chip_map,
    141       1.9   thorpej 	},
    142       1.9   thorpej 	{ PCI_PRODUCT_INTEL_6300ESB_SATA,
    143       1.9   thorpej 	  0,
    144       1.9   thorpej 	  "Intel 6300ESB Serial ATA Controller",
    145       1.9   thorpej 	  piixsata_chip_map,
    146       1.9   thorpej 	},
    147      1.22    briggs 	{ PCI_PRODUCT_INTEL_6300ESB_RAID,
    148      1.22    briggs 	  0,
    149      1.22    briggs 	  "Intel 6300ESB Serial ATA/RAID Controller",
    150      1.22    briggs 	  piixsata_chip_map,
    151      1.22    briggs 	},
    152      1.17      cube 	{ PCI_PRODUCT_INTEL_82801FB_IDE,
    153      1.17      cube 	  0,
    154      1.17      cube 	  "Intel 82801FB IDE Controller (ICH6)",
    155      1.17      cube 	  piix_chip_map,
    156      1.17      cube 	},
    157      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FB_SATA,
    158      1.16      cube 	  0,
    159      1.16      cube 	  "Intel 82801FB Serial ATA/Raid Controller",
    160      1.16      cube 	  piixsata_chip_map,
    161      1.16      cube 	},
    162      1.16      cube 	{ PCI_PRODUCT_INTEL_82801FR_SATA,
    163      1.16      cube 	  0,
    164      1.16      cube 	  "Intel 82801FR Serial ATA/Raid Controller",
    165      1.16      cube 	  piixsata_chip_map,
    166      1.16      cube 	},
    167      1.21    bouyer 	{ PCI_PRODUCT_INTEL_82801FBM_SATA,
    168      1.21    bouyer 	  0,
    169      1.21    bouyer 	  "Intel 82801FBM Serial ATA Controller (ICH6)",
    170      1.21    bouyer 	  piixsata_chip_map,
    171      1.21    bouyer 	},
    172      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_IDE,
    173      1.23      tron 	  0,
    174      1.23      tron 	  "Intel 82801GB/GR IDE Controller (ICH7)",
    175      1.23      tron 	  piix_chip_map,
    176      1.23      tron 	},
    177      1.23      tron 	{ PCI_PRODUCT_INTEL_82801G_SATA,
    178      1.23      tron 	  0,
    179      1.23      tron 	  "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
    180      1.23      tron 	  piixsata_chip_map,
    181      1.23      tron 	},
    182      1.26     markd 	{ PCI_PRODUCT_INTEL_82801GBM_SATA,
    183      1.26     markd 	  0,
    184      1.26     markd 	  "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
    185      1.26     markd 	  piixsata_chip_map,
    186      1.26     markd 	},
    187      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_1,
    188      1.29   xtraeme 	  0,
    189      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    190      1.29   xtraeme 	  piixsata_chip_map,
    191      1.29   xtraeme 	},
    192      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_AHCI6,
    193      1.29   xtraeme 	  0,
    194      1.29   xtraeme 	  "Intel 82801H AHCI Controller (ICH8)",
    195      1.29   xtraeme 	  piixsata_chip_map,
    196      1.29   xtraeme 	},
    197      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_RAID,
    198      1.29   xtraeme 	  0,
    199      1.29   xtraeme 	  "Intel 82801H Serial ATA RAID Controller (ICH8)",
    200      1.29   xtraeme 	  piixsata_chip_map,
    201      1.29   xtraeme 	},
    202      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_AHCI4,
    203      1.29   xtraeme 	  0,
    204      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    205      1.29   xtraeme 	  piixsata_chip_map,
    206      1.29   xtraeme 	},
    207      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801H_SATA_2,
    208      1.29   xtraeme 	  0,
    209      1.29   xtraeme 	  "Intel 82801H Serial ATA Controller (ICH8)",
    210      1.29   xtraeme 	  piixsata_chip_map,
    211      1.29   xtraeme 	},
    212      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_1,
    213      1.29   xtraeme 	  0,
    214      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    215      1.29   xtraeme 	  piixsata_chip_map,
    216      1.29   xtraeme 	},
    217      1.29   xtraeme 	{ PCI_PRODUCT_INTEL_82801HBM_SATA_2,
    218      1.29   xtraeme 	  0,
    219      1.29   xtraeme 	  "Intel 82801HBM Serial ATA Controller (ICH8M)",
    220      1.29   xtraeme 	  piixsata_chip_map,
    221      1.29   xtraeme 	},
    222      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_IDE,
    223      1.28      cube 	  0,
    224      1.28      cube 	  "Intel 631xESB/632xESB IDE Controller",
    225      1.28      cube 	  piix_chip_map,
    226      1.28      cube 	},
    227      1.28      cube 	{ PCI_PRODUCT_INTEL_63XXESB_SATA,
    228      1.28      cube 	  0,
    229      1.28      cube 	  "Intel 631xESB/632xESB Serial ATA Controller",
    230      1.28      cube 	  piixsata_chip_map,
    231      1.28      cube 	},
    232       1.1    bouyer 	{ 0,
    233       1.1    bouyer 	  0,
    234       1.1    bouyer 	  NULL,
    235       1.1    bouyer 	  NULL
    236       1.1    bouyer 	}
    237       1.1    bouyer };
    238       1.1    bouyer 
    239       1.1    bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
    240       1.1    bouyer     piixide_match, piixide_attach, NULL, NULL);
    241       1.1    bouyer 
    242       1.2   thorpej static int
    243  1.29.2.1        ad piixide_match(struct device *parent, struct cfdata *match,
    244  1.29.2.1        ad     void *aux)
    245       1.1    bouyer {
    246       1.1    bouyer 	struct pci_attach_args *pa = aux;
    247       1.1    bouyer 
    248       1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
    249       1.1    bouyer 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
    250       1.1    bouyer 			return (2);
    251       1.1    bouyer 	}
    252       1.1    bouyer 	return (0);
    253       1.1    bouyer }
    254       1.1    bouyer 
    255       1.2   thorpej static void
    256       1.2   thorpej piixide_attach(struct device *parent, struct device *self, void *aux)
    257       1.1    bouyer {
    258       1.1    bouyer 	struct pci_attach_args *pa = aux;
    259       1.1    bouyer 	struct pciide_softc *sc = (struct pciide_softc *)self;
    260       1.1    bouyer 
    261       1.1    bouyer 	pciide_common_attach(sc, pa,
    262       1.1    bouyer 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
    263       1.1    bouyer 
    264      1.18  jmcneill 	/* Setup our powerhook */
    265  1.29.2.1        ad 	sc->sc_powerhook = powerhook_establish(
    266  1.29.2.1        ad 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, piixide_powerhook, sc);
    267      1.18  jmcneill 	if (sc->sc_powerhook == NULL)
    268      1.18  jmcneill 		printf("%s: WARNING: unable to establish PCI power hook\n",
    269      1.18  jmcneill 		    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    270      1.18  jmcneill }
    271      1.18  jmcneill 
    272      1.18  jmcneill static void
    273      1.18  jmcneill piixide_powerhook(int why, void *hdl)
    274      1.18  jmcneill {
    275      1.18  jmcneill 	struct pciide_softc *sc = (struct pciide_softc *)hdl;
    276      1.18  jmcneill 
    277      1.18  jmcneill 	switch (why) {
    278      1.18  jmcneill 	case PWR_SUSPEND:
    279      1.18  jmcneill 	case PWR_STANDBY:
    280      1.18  jmcneill 		pci_conf_capture(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    281      1.27  jmcneill 		sc->sc_idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    282      1.27  jmcneill 		    PIIX_IDETIM);
    283      1.27  jmcneill 		sc->sc_udmatim = pci_conf_read(sc->sc_pc, sc->sc_tag,
    284      1.27  jmcneill 		    PIIX_UDMATIM);
    285      1.18  jmcneill 		break;
    286      1.18  jmcneill 	case PWR_RESUME:
    287      1.18  jmcneill 		pci_conf_restore(sc->sc_pc, sc->sc_tag, &sc->sc_pciconf);
    288      1.27  jmcneill 		pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    289      1.27  jmcneill 		    sc->sc_idetim);
    290      1.27  jmcneill 		pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMATIM,
    291      1.27  jmcneill 		    sc->sc_udmatim);
    292      1.18  jmcneill 		break;
    293      1.18  jmcneill 	case PWR_SOFTSUSPEND:
    294      1.18  jmcneill 	case PWR_SOFTSTANDBY:
    295      1.18  jmcneill 	case PWR_SOFTRESUME:
    296      1.18  jmcneill 		break;
    297      1.18  jmcneill 	}
    298      1.18  jmcneill 
    299      1.18  jmcneill 	return;
    300       1.1    bouyer }
    301       1.1    bouyer 
    302       1.2   thorpej static void
    303       1.2   thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    304       1.1    bouyer {
    305       1.1    bouyer 	struct pciide_channel *cp;
    306       1.1    bouyer 	int channel;
    307       1.1    bouyer 	u_int32_t idetim;
    308       1.1    bouyer 	bus_size_t cmdsize, ctlsize;
    309      1.24    bouyer 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
    310       1.1    bouyer 
    311       1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    312       1.1    bouyer 		return;
    313       1.1    bouyer 
    314       1.1    bouyer 	aprint_normal("%s: bus-master DMA support present",
    315      1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    316       1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    317       1.1    bouyer 	aprint_normal("\n");
    318      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    319       1.1    bouyer 	if (sc->sc_dma_ok) {
    320      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    321       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    322       1.1    bouyer 		switch(sc->sc_pp->ide_product) {
    323       1.1    bouyer 		case PCI_PRODUCT_INTEL_82371AB_IDE:
    324       1.1    bouyer 		case PCI_PRODUCT_INTEL_82440MX_IDE:
    325       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AA_IDE:
    326       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801AB_IDE:
    327       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BA_IDE:
    328       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801BAM_IDE:
    329       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    330       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    331       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DB_IDE:
    332       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801DBM_IDE:
    333       1.1    bouyer 		case PCI_PRODUCT_INTEL_82801EB_IDE:
    334       1.9   thorpej 		case PCI_PRODUCT_INTEL_6300ESB_IDE:
    335      1.17      cube 		case PCI_PRODUCT_INTEL_82801FB_IDE:
    336      1.23      tron 		case PCI_PRODUCT_INTEL_82801G_IDE:
    337      1.14   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    338       1.1    bouyer 		}
    339       1.1    bouyer 	}
    340      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    341      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    342       1.1    bouyer 	switch(sc->sc_pp->ide_product) {
    343       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801AA_IDE:
    344      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    345       1.1    bouyer 		break;
    346       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BA_IDE:
    347       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801BAM_IDE:
    348       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_1:
    349       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801CA_IDE_2:
    350       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DB_IDE:
    351       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801DBM_IDE:
    352       1.1    bouyer 	case PCI_PRODUCT_INTEL_82801EB_IDE:
    353       1.9   thorpej 	case PCI_PRODUCT_INTEL_6300ESB_IDE:
    354      1.17      cube 	case PCI_PRODUCT_INTEL_82801FB_IDE:
    355      1.23      tron 	case PCI_PRODUCT_INTEL_82801G_IDE:
    356      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
    357       1.1    bouyer 		break;
    358       1.1    bouyer 	default:
    359      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
    360       1.1    bouyer 	}
    361       1.1    bouyer 	if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
    362      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
    363       1.1    bouyer 	else
    364      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
    365      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    366      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    367       1.1    bouyer 
    368      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
    369       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    370       1.1    bouyer 	    DEBUG_PROBE);
    371       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    372      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    373       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    374       1.1    bouyer 		    DEBUG_PROBE);
    375      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    376      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    377       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    378       1.1    bouyer 			    DEBUG_PROBE);
    379       1.1    bouyer 		}
    380       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    381       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    382       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    383       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    384       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    385       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    386       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    387       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    388       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    389      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    390      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    391      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    392      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    393       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    394       1.1    bouyer 			    DEBUG_PROBE);
    395       1.1    bouyer 		}
    396       1.1    bouyer 
    397       1.1    bouyer 	}
    398      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    399       1.1    bouyer 
    400      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    401      1.12   thorpej 
    402      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    403      1.14   thorpej 	     channel++) {
    404       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    405      1.24    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    406       1.1    bouyer 			continue;
    407       1.1    bouyer 		idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    408       1.1    bouyer 		if ((PIIX_IDETIM_READ(idetim, channel) &
    409       1.1    bouyer 		    PIIX_IDETIM_IDE) == 0) {
    410       1.1    bouyer #if 1
    411       1.1    bouyer 			aprint_normal("%s: %s channel ignored (disabled)\n",
    412      1.14   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
    413      1.12   thorpej 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    414       1.1    bouyer 			continue;
    415       1.1    bouyer #else
    416       1.1    bouyer 			pcireg_t interface;
    417       1.1    bouyer 
    418       1.1    bouyer 			idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    419       1.1    bouyer 			    channel);
    420       1.1    bouyer 			pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
    421       1.1    bouyer 			    idetim);
    422       1.1    bouyer 			interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
    423       1.1    bouyer 			    sc->sc_tag, PCI_CLASS_REG));
    424       1.1    bouyer 			aprint_normal("channel %d idetim=%08x interface=%02x\n",
    425       1.1    bouyer 			    channel, idetim, interface);
    426       1.1    bouyer #endif
    427       1.1    bouyer 		}
    428      1.24    bouyer 		pciide_mapchan(pa, cp, interface,
    429      1.24    bouyer 		    &cmdsize, &ctlsize, pciide_pci_intr);
    430       1.1    bouyer 	}
    431       1.1    bouyer 
    432      1.11   thorpej 	ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
    433       1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
    434       1.1    bouyer 	    DEBUG_PROBE);
    435       1.1    bouyer 	if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
    436      1.11   thorpej 		ATADEBUG_PRINT((", sidetim=0x%x",
    437       1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
    438       1.1    bouyer 		    DEBUG_PROBE);
    439      1.14   thorpej 		if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
    440      1.11   thorpej 			ATADEBUG_PRINT((", udamreg 0x%x",
    441       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
    442       1.1    bouyer 			    DEBUG_PROBE);
    443       1.1    bouyer 		}
    444       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    445       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    446       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    447       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    448       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    449       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    450       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    451       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    452       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    453      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    454      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    455      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    456      1.11   thorpej 			ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
    457       1.1    bouyer 			    pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
    458       1.1    bouyer 			    DEBUG_PROBE);
    459       1.1    bouyer 		}
    460       1.1    bouyer 	}
    461      1.11   thorpej 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
    462       1.1    bouyer }
    463       1.1    bouyer 
    464       1.2   thorpej static void
    465      1.12   thorpej piix_setup_channel(struct ata_channel *chp)
    466       1.1    bouyer {
    467       1.1    bouyer 	u_int8_t mode[2], drive;
    468       1.1    bouyer 	u_int32_t oidetim, idetim, idedma_ctl;
    469      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    470      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    471      1.12   thorpej 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
    472       1.1    bouyer 
    473       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    474       1.8   thorpej 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
    475       1.1    bouyer 	idedma_ctl = 0;
    476       1.1    bouyer 
    477       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    478       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
    479       1.8   thorpej 	    chp->ch_channel);
    480       1.1    bouyer 
    481       1.1    bouyer 	/* setup DMA */
    482       1.1    bouyer 	pciide_channel_dma_setup(cp);
    483       1.1    bouyer 
    484       1.1    bouyer 	/*
    485       1.1    bouyer 	 * Here we have to mess up with drives mode: PIIX can't have
    486       1.1    bouyer 	 * different timings for master and slave drives.
    487       1.1    bouyer 	 * We need to find the best combination.
    488       1.1    bouyer 	 */
    489       1.1    bouyer 
    490       1.1    bouyer 	/* If both drives supports DMA, take the lower mode */
    491       1.1    bouyer 	if ((drvp[0].drive_flags & DRIVE_DMA) &&
    492       1.1    bouyer 	    (drvp[1].drive_flags & DRIVE_DMA)) {
    493       1.1    bouyer 		mode[0] = mode[1] =
    494       1.1    bouyer 		    min(drvp[0].DMA_mode, drvp[1].DMA_mode);
    495       1.1    bouyer 		    drvp[0].DMA_mode = mode[0];
    496       1.1    bouyer 		    drvp[1].DMA_mode = mode[1];
    497       1.1    bouyer 		goto ok;
    498       1.1    bouyer 	}
    499       1.1    bouyer 	/*
    500       1.1    bouyer 	 * If only one drive supports DMA, use its mode, and
    501       1.1    bouyer 	 * put the other one in PIO mode 0 if mode not compatible
    502       1.1    bouyer 	 */
    503       1.1    bouyer 	if (drvp[0].drive_flags & DRIVE_DMA) {
    504       1.1    bouyer 		mode[0] = drvp[0].DMA_mode;
    505       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    506       1.1    bouyer 		if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
    507       1.1    bouyer 		    piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
    508       1.1    bouyer 			mode[1] = drvp[1].PIO_mode = 0;
    509       1.1    bouyer 		goto ok;
    510       1.1    bouyer 	}
    511       1.1    bouyer 	if (drvp[1].drive_flags & DRIVE_DMA) {
    512       1.1    bouyer 		mode[1] = drvp[1].DMA_mode;
    513       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    514       1.1    bouyer 		if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
    515       1.1    bouyer 		    piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
    516       1.1    bouyer 			mode[0] = drvp[0].PIO_mode = 0;
    517       1.1    bouyer 		goto ok;
    518       1.1    bouyer 	}
    519       1.1    bouyer 	/*
    520       1.1    bouyer 	 * If both drives are not DMA, takes the lower mode, unless
    521       1.1    bouyer 	 * one of them is PIO mode < 2
    522       1.1    bouyer 	 */
    523       1.1    bouyer 	if (drvp[0].PIO_mode < 2) {
    524       1.1    bouyer 		mode[0] = drvp[0].PIO_mode = 0;
    525       1.1    bouyer 		mode[1] = drvp[1].PIO_mode;
    526       1.1    bouyer 	} else if (drvp[1].PIO_mode < 2) {
    527       1.1    bouyer 		mode[1] = drvp[1].PIO_mode = 0;
    528       1.1    bouyer 		mode[0] = drvp[0].PIO_mode;
    529       1.1    bouyer 	} else {
    530       1.1    bouyer 		mode[0] = mode[1] =
    531       1.1    bouyer 		    min(drvp[1].PIO_mode, drvp[0].PIO_mode);
    532       1.1    bouyer 		drvp[0].PIO_mode = mode[0];
    533       1.1    bouyer 		drvp[1].PIO_mode = mode[1];
    534       1.1    bouyer 	}
    535       1.1    bouyer ok:	/* The modes are setup */
    536       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    537       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA) {
    538       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    539       1.8   thorpej 			    mode[drive], 1, chp->ch_channel);
    540       1.1    bouyer 			goto end;
    541       1.1    bouyer 		}
    542       1.1    bouyer 	}
    543       1.1    bouyer 	/* If we are there, none of the drives are DMA */
    544       1.1    bouyer 	if (mode[0] >= 2)
    545       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    546       1.8   thorpej 		    mode[0], 0, chp->ch_channel);
    547      1.19     perry 	else
    548       1.1    bouyer 		idetim |= piix_setup_idetim_timings(
    549       1.8   thorpej 		    mode[1], 0, chp->ch_channel);
    550       1.1    bouyer end:	/*
    551       1.1    bouyer 	 * timing mode is now set up in the controller. Enable
    552       1.1    bouyer 	 * it per-drive
    553       1.1    bouyer 	 */
    554       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    555       1.1    bouyer 		/* If no drive, skip */
    556       1.1    bouyer 		if ((drvp[drive].drive_flags & DRIVE) == 0)
    557       1.1    bouyer 			continue;
    558       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(&drvp[drive]);
    559       1.1    bouyer 		if (drvp[drive].drive_flags & DRIVE_DMA)
    560       1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    561       1.1    bouyer 	}
    562       1.1    bouyer 	if (idedma_ctl != 0) {
    563       1.1    bouyer 		/* Add software bits in status register */
    564       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    565       1.1    bouyer 		    idedma_ctl);
    566       1.1    bouyer 	}
    567       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    568       1.1    bouyer }
    569       1.1    bouyer 
    570       1.2   thorpej static void
    571      1.12   thorpej piix3_4_setup_channel(struct ata_channel *chp)
    572       1.1    bouyer {
    573       1.1    bouyer 	struct ata_drive_datas *drvp;
    574       1.1    bouyer 	u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
    575      1.13   thorpej 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    576      1.13   thorpej 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    577       1.8   thorpej 	struct wdc_softc *wdc = &sc->sc_wdcdev;
    578      1.15   thorpej 	int drive, s;
    579       1.8   thorpej 	int channel = chp->ch_channel;
    580       1.1    bouyer 
    581       1.1    bouyer 	oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
    582       1.1    bouyer 	sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
    583       1.1    bouyer 	udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
    584       1.1    bouyer 	ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
    585       1.1    bouyer 	idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
    586       1.1    bouyer 	sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
    587       1.1    bouyer 	    PIIX_SIDETIM_RTC_MASK(channel));
    588       1.1    bouyer 	idedma_ctl = 0;
    589       1.1    bouyer 
    590       1.1    bouyer 	/* set up new idetim: Enable IDE registers decode */
    591       1.1    bouyer 	idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
    592       1.1    bouyer 
    593       1.1    bouyer 	/* setup DMA if needed */
    594       1.1    bouyer 	pciide_channel_dma_setup(cp);
    595       1.1    bouyer 
    596       1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    597       1.1    bouyer 		udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
    598       1.1    bouyer 		    PIIX_UDMATIM_SET(0x3, channel, drive));
    599       1.1    bouyer 		drvp = &chp->ch_drive[drive];
    600       1.1    bouyer 		/* If no drive, skip */
    601       1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    602       1.1    bouyer 			continue;
    603       1.1    bouyer 		if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
    604       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA) == 0))
    605       1.1    bouyer 			goto pio;
    606       1.1    bouyer 
    607       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
    608       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
    609       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    610       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    611       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    612       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    613       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    614       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    615       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    616      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    617      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    618      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    619       1.1    bouyer 			ideconf |= PIIX_CONFIG_PINGPONG;
    620       1.1    bouyer 		}
    621       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
    622       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
    623       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
    624       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
    625       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
    626       1.1    bouyer 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
    627       1.9   thorpej 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
    628      1.17      cube 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
    629      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
    630      1.23      tron 		    sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
    631       1.1    bouyer 			/* setup Ultra/100 */
    632       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    633       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    634       1.1    bouyer 				drvp->UDMA_mode = 2;
    635       1.1    bouyer 			if (drvp->UDMA_mode > 4) {
    636       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
    637       1.1    bouyer 			} else {
    638       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
    639       1.1    bouyer 				if (drvp->UDMA_mode > 2) {
    640       1.1    bouyer 					ideconf |= PIIX_CONFIG_UDMA66(channel,
    641       1.1    bouyer 					    drive);
    642       1.1    bouyer 				} else {
    643       1.1    bouyer 					ideconf &= ~PIIX_CONFIG_UDMA66(channel,
    644       1.1    bouyer 					    drive);
    645       1.1    bouyer 				}
    646       1.1    bouyer 			}
    647       1.1    bouyer 		}
    648       1.1    bouyer 		if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
    649       1.1    bouyer 			/* setup Ultra/66 */
    650       1.1    bouyer 			if (drvp->UDMA_mode > 2 &&
    651       1.1    bouyer 			    (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
    652       1.1    bouyer 				drvp->UDMA_mode = 2;
    653       1.1    bouyer 			if (drvp->UDMA_mode > 2)
    654       1.1    bouyer 				ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
    655       1.1    bouyer 			else
    656       1.1    bouyer 				ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
    657       1.1    bouyer 		}
    658      1.14   thorpej 		if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
    659       1.1    bouyer 		    (drvp->drive_flags & DRIVE_UDMA)) {
    660       1.1    bouyer 			/* use Ultra/DMA */
    661      1.15   thorpej 			s = splbio();
    662       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    663      1.15   thorpej 			splx(s);
    664       1.1    bouyer 			udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
    665       1.1    bouyer 			udmareg |= PIIX_UDMATIM_SET(
    666       1.1    bouyer 			    piix4_sct_udma[drvp->UDMA_mode], channel, drive);
    667       1.1    bouyer 		} else {
    668       1.1    bouyer 			/* use Multiword DMA */
    669      1.15   thorpej 			s = splbio();
    670       1.1    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    671      1.15   thorpej 			splx(s);
    672       1.1    bouyer 			if (drive == 0) {
    673       1.1    bouyer 				idetim |= piix_setup_idetim_timings(
    674       1.1    bouyer 				    drvp->DMA_mode, 1, channel);
    675       1.1    bouyer 			} else {
    676       1.1    bouyer 				sidetim |= piix_setup_sidetim_timings(
    677       1.1    bouyer 					drvp->DMA_mode, 1, channel);
    678       1.1    bouyer 				idetim =PIIX_IDETIM_SET(idetim,
    679       1.1    bouyer 				    PIIX_IDETIM_SITRE, channel);
    680       1.1    bouyer 			}
    681       1.1    bouyer 		}
    682       1.1    bouyer 		idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    683      1.19     perry 
    684       1.1    bouyer pio:		/* use PIO mode */
    685       1.1    bouyer 		idetim |= piix_setup_idetim_drvs(drvp);
    686       1.1    bouyer 		if (drive == 0) {
    687       1.1    bouyer 			idetim |= piix_setup_idetim_timings(
    688       1.1    bouyer 			    drvp->PIO_mode, 0, channel);
    689       1.1    bouyer 		} else {
    690       1.1    bouyer 			sidetim |= piix_setup_sidetim_timings(
    691       1.1    bouyer 				drvp->PIO_mode, 0, channel);
    692       1.1    bouyer 			idetim =PIIX_IDETIM_SET(idetim,
    693       1.1    bouyer 			    PIIX_IDETIM_SITRE, channel);
    694       1.1    bouyer 		}
    695       1.1    bouyer 	}
    696       1.1    bouyer 	if (idedma_ctl != 0) {
    697       1.1    bouyer 		/* Add software bits in status register */
    698       1.3      fvdl 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
    699       1.1    bouyer 		    idedma_ctl);
    700       1.1    bouyer 	}
    701       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
    702       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
    703       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
    704       1.1    bouyer 	pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
    705       1.1    bouyer }
    706       1.1    bouyer 
    707       1.1    bouyer 
    708       1.1    bouyer /* setup ISP and RTC fields, based on mode */
    709       1.1    bouyer static u_int32_t
    710       1.1    bouyer piix_setup_idetim_timings(mode, dma, channel)
    711       1.1    bouyer 	u_int8_t mode;
    712       1.1    bouyer 	u_int8_t dma;
    713       1.1    bouyer 	u_int8_t channel;
    714       1.1    bouyer {
    715      1.19     perry 
    716       1.1    bouyer 	if (dma)
    717       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    718      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
    719       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
    720       1.1    bouyer 		    channel);
    721      1.19     perry 	else
    722       1.1    bouyer 		return PIIX_IDETIM_SET(0,
    723      1.19     perry 		    PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
    724       1.1    bouyer 		    PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
    725       1.1    bouyer 		    channel);
    726       1.1    bouyer }
    727       1.1    bouyer 
    728       1.1    bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
    729       1.1    bouyer static u_int32_t
    730       1.1    bouyer piix_setup_idetim_drvs(drvp)
    731       1.1    bouyer 	struct ata_drive_datas *drvp;
    732       1.1    bouyer {
    733       1.1    bouyer 	u_int32_t ret = 0;
    734      1.12   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    735       1.8   thorpej 	u_int8_t channel = chp->ch_channel;
    736       1.1    bouyer 	u_int8_t drive = drvp->drive;
    737       1.1    bouyer 
    738       1.1    bouyer 	/*
    739       1.1    bouyer 	 * If drive is using UDMA, timings setups are independant
    740       1.1    bouyer 	 * So just check DMA and PIO here.
    741       1.1    bouyer 	 */
    742       1.1    bouyer 	if (drvp->drive_flags & DRIVE_DMA) {
    743       1.1    bouyer 		/* if mode = DMA mode 0, use compatible timings */
    744       1.1    bouyer 		if ((drvp->drive_flags & DRIVE_DMA) &&
    745       1.1    bouyer 		    drvp->DMA_mode == 0) {
    746       1.1    bouyer 			drvp->PIO_mode = 0;
    747       1.1    bouyer 			return ret;
    748       1.1    bouyer 		}
    749       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    750       1.1    bouyer 		/*
    751       1.1    bouyer 		 * PIO and DMA timings are the same, use fast timings for PIO
    752       1.1    bouyer 		 * too, else use compat timings.
    753       1.1    bouyer 		 */
    754       1.1    bouyer 		if ((piix_isp_pio[drvp->PIO_mode] !=
    755       1.1    bouyer 		    piix_isp_dma[drvp->DMA_mode]) ||
    756       1.1    bouyer 		    (piix_rtc_pio[drvp->PIO_mode] !=
    757       1.1    bouyer 		    piix_rtc_dma[drvp->DMA_mode]))
    758       1.1    bouyer 			drvp->PIO_mode = 0;
    759       1.1    bouyer 		/* if PIO mode <= 2, use compat timings for PIO */
    760       1.1    bouyer 		if (drvp->PIO_mode <= 2) {
    761       1.1    bouyer 			ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
    762       1.1    bouyer 			    channel);
    763       1.1    bouyer 			return ret;
    764       1.1    bouyer 		}
    765       1.1    bouyer 	}
    766       1.1    bouyer 
    767       1.1    bouyer 	/*
    768       1.1    bouyer 	 * Now setup PIO modes. If mode < 2, use compat timings.
    769       1.1    bouyer 	 * Else enable fast timings. Enable IORDY and prefetch/post
    770       1.1    bouyer 	 * if PIO mode >= 3.
    771       1.1    bouyer 	 */
    772       1.1    bouyer 
    773       1.1    bouyer 	if (drvp->PIO_mode < 2)
    774       1.1    bouyer 		return ret;
    775       1.1    bouyer 
    776       1.1    bouyer 	ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
    777       1.1    bouyer 	if (drvp->PIO_mode >= 3) {
    778       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
    779       1.1    bouyer 		ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
    780       1.1    bouyer 	}
    781       1.1    bouyer 	return ret;
    782       1.1    bouyer }
    783       1.1    bouyer 
    784       1.1    bouyer /* setup values in SIDETIM registers, based on mode */
    785       1.1    bouyer static u_int32_t
    786       1.1    bouyer piix_setup_sidetim_timings(mode, dma, channel)
    787       1.1    bouyer 	u_int8_t mode;
    788       1.1    bouyer 	u_int8_t dma;
    789       1.1    bouyer 	u_int8_t channel;
    790       1.1    bouyer {
    791       1.1    bouyer 	if (dma)
    792       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
    793       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
    794      1.19     perry 	else
    795       1.1    bouyer 		return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
    796       1.1    bouyer 		    PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
    797       1.5    bouyer }
    798       1.5    bouyer 
    799       1.5    bouyer static void
    800       1.5    bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    801       1.5    bouyer {
    802       1.5    bouyer 	struct pciide_channel *cp;
    803       1.5    bouyer 	bus_size_t cmdsize, ctlsize;
    804      1.22    briggs 	pcireg_t interface, cmdsts;
    805      1.29   xtraeme 	int channel, ich = 0;
    806      1.29   xtraeme 	uint8_t reg;
    807       1.5    bouyer 
    808       1.5    bouyer 	if (pciide_chipen(sc, pa) == 0)
    809       1.5    bouyer 		return;
    810       1.5    bouyer 
    811       1.5    bouyer 	aprint_normal("%s: bus-master DMA support present",
    812      1.14   thorpej 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    813       1.5    bouyer 	pciide_mapreg_dma(sc, pa);
    814       1.5    bouyer 	aprint_normal("\n");
    815       1.1    bouyer 
    816      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    817      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    818       1.1    bouyer 	if (sc->sc_dma_ok) {
    819      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    820       1.1    bouyer 		sc->sc_wdcdev.irqack = pciide_irqack;
    821      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    822      1.14   thorpej 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    823       1.1    bouyer 	}
    824      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
    825       1.1    bouyer 
    826      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    827      1.14   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    828       1.1    bouyer 
    829      1.22    briggs 	cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
    830  1.29.2.1        ad 	cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
    831      1.22    briggs 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
    832      1.22    briggs 
    833      1.22    briggs 	if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
    834      1.22    briggs 	    PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    835      1.22    briggs 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
    836      1.22    briggs 
    837       1.1    bouyer 	interface = PCI_INTERFACE(pa->pa_class);
    838       1.1    bouyer 
    839      1.29   xtraeme 	switch (sc->sc_pp->ide_product) {
    840      1.29   xtraeme 	case PCI_PRODUCT_INTEL_6300ESB_SATA:
    841      1.29   xtraeme 	case PCI_PRODUCT_INTEL_6300ESB_RAID:
    842      1.29   xtraeme 	case PCI_PRODUCT_INTEL_63XXESB_SATA:
    843      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801EB_SATA:
    844      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801ER_SATA:
    845      1.29   xtraeme 		ich = 5;
    846      1.29   xtraeme 		break;
    847      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801FB_SATA:
    848      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801FR_SATA:
    849      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801FBM_SATA:
    850      1.29   xtraeme 		ich = 6;
    851      1.29   xtraeme 		break;
    852      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801G_SATA:
    853      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801G_SATA_AHCI:
    854      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801G_SATA_RAID:
    855      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801GBM_SATA:
    856      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801GBM_AHCI:
    857      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801GHM_RAID:
    858      1.29   xtraeme 		ich = 7;
    859      1.29   xtraeme 		break;
    860      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801H_SATA_1:
    861      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801H_SATA_AHCI6:
    862      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801H_SATA_RAID:
    863      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801H_SATA_AHCI4:
    864      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801H_SATA_2:
    865      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801HBM_SATA_1:
    866      1.29   xtraeme 	case PCI_PRODUCT_INTEL_82801HBM_SATA_2:
    867      1.29   xtraeme 		ich = 8;
    868      1.29   xtraeme 		break;
    869      1.29   xtraeme 	}
    870      1.29   xtraeme 
    871      1.29   xtraeme 	/*
    872      1.29   xtraeme 	 * Put the SATA portion of controllers that don't operate in combined
    873      1.29   xtraeme 	 * mode into native PCI modes so the maximum number of devices can be
    874      1.29   xtraeme 	 * used.  Intel calls this "enhanced mode".
    875      1.29   xtraeme 	 */
    876      1.29   xtraeme 
    877      1.29   xtraeme 	if (ich == 5) {
    878      1.29   xtraeme 		reg = pciide_pci_read(sc->sc_pc, sc->sc_tag, ICH5_SATA_MAP);
    879      1.29   xtraeme 		if ((reg & ICH5_SATA_MAP_COMBINED) == 0) {
    880      1.29   xtraeme 			reg = pciide_pci_read(pa->pa_pc, pa->pa_tag,
    881      1.29   xtraeme 			    ICH5_SATA_PI);
    882      1.29   xtraeme 			reg |= ICH5_SATA_PI_PRI_NATIVE |
    883      1.29   xtraeme 			    ICH5_SATA_PI_SEC_NATIVE;
    884      1.29   xtraeme 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
    885      1.29   xtraeme 			    ICH5_SATA_PI, reg);
    886      1.29   xtraeme 			interface |= PCIIDE_INTERFACE_PCI(0) |
    887      1.29   xtraeme 			    PCIIDE_INTERFACE_PCI(1);
    888      1.29   xtraeme 		}
    889      1.29   xtraeme 	} else {
    890      1.29   xtraeme 		reg = pciide_pci_read(sc->sc_pc, sc->sc_tag, ICH5_SATA_MAP) &
    891      1.29   xtraeme 		    ICH6_SATA_MAP_CMB_MASK;
    892      1.29   xtraeme 		if (reg != ICH6_SATA_MAP_CMB_PRI &&
    893      1.29   xtraeme 		    reg != ICH6_SATA_MAP_CMB_SEC) {
    894      1.29   xtraeme 			reg = pciide_pci_read(pa->pa_pc, pa->pa_tag,
    895      1.29   xtraeme 			    ICH5_SATA_PI);
    896      1.29   xtraeme 			reg |= ICH5_SATA_PI_PRI_NATIVE |
    897      1.29   xtraeme 			    ICH5_SATA_PI_SEC_NATIVE;
    898      1.29   xtraeme 
    899      1.29   xtraeme 			pciide_pci_write(pa->pa_pc, pa->pa_tag,
    900      1.29   xtraeme 			   ICH5_SATA_PI, reg);
    901      1.29   xtraeme 			interface |= PCIIDE_INTERFACE_PCI(0) |
    902      1.29   xtraeme 			   PCIIDE_INTERFACE_PCI(1);
    903      1.29   xtraeme 
    904      1.29   xtraeme 			/*
    905      1.29   xtraeme 			 * Ask for SATA IDE Mode, we don't need to do this
    906      1.29   xtraeme 			 * for the combined mode case as combined mode is
    907      1.29   xtraeme 			 * only allowed in IDE Mode.
    908      1.29   xtraeme 			 */
    909      1.29   xtraeme 
    910      1.29   xtraeme 			if (ich >= 7) {
    911      1.29   xtraeme 				reg = pciide_pci_read(sc->sc_pc, sc->sc_tag,
    912      1.29   xtraeme 				    ICH5_SATA_MAP) & ~ICH7_SATA_MAP_SMS_MASK;
    913      1.29   xtraeme 				pciide_pci_write(pa->pa_pc, pa->pa_tag,
    914      1.29   xtraeme 				    ICH5_SATA_MAP, reg);
    915      1.29   xtraeme 			}
    916      1.29   xtraeme 		}
    917      1.29   xtraeme 	}
    918      1.29   xtraeme 
    919      1.12   thorpej 	wdc_allocate_regs(&sc->sc_wdcdev);
    920      1.12   thorpej 
    921      1.14   thorpej 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    922      1.14   thorpej 	     channel++) {
    923       1.1    bouyer 		cp = &sc->pciide_channels[channel];
    924       1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    925       1.1    bouyer 			continue;
    926       1.1    bouyer 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
    927       1.1    bouyer 		    pciide_pci_intr);
    928       1.1    bouyer 	}
    929       1.1    bouyer }
    930