piixide.c revision 1.37.14.1 1 1.37.14.1 jmcneill /* $NetBSD: piixide.c,v 1.37.14.1 2007/08/03 22:17:21 jmcneill Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.19 perry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.20 lukem #include <sys/cdefs.h>
33 1.37.14.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: piixide.c,v 1.37.14.1 2007/08/03 22:17:21 jmcneill Exp $");
34 1.20 lukem
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/systm.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pcivar.h>
39 1.1 bouyer #include <dev/pci/pcidevs.h>
40 1.1 bouyer #include <dev/pci/pciidereg.h>
41 1.1 bouyer #include <dev/pci/pciidevar.h>
42 1.1 bouyer #include <dev/pci/pciide_piix_reg.h>
43 1.1 bouyer
44 1.2 thorpej static void piix_chip_map(struct pciide_softc*, struct pci_attach_args *);
45 1.12 thorpej static void piix_setup_channel(struct ata_channel *);
46 1.12 thorpej static void piix3_4_setup_channel(struct ata_channel *);
47 1.2 thorpej static u_int32_t piix_setup_idetim_timings(u_int8_t, u_int8_t, u_int8_t);
48 1.2 thorpej static u_int32_t piix_setup_idetim_drvs(struct ata_drive_datas *);
49 1.2 thorpej static u_int32_t piix_setup_sidetim_timings(u_int8_t, u_int8_t, u_int8_t);
50 1.5 bouyer static void piixsata_chip_map(struct pciide_softc*, struct pci_attach_args *);
51 1.37 itohy static int piix_dma_init(void *, int, int, void *, size_t, int);
52 1.2 thorpej
53 1.37.14.1 jmcneill static pnp_status_t piixide_power(device_t, pnp_request_t, void *);
54 1.2 thorpej static int piixide_match(struct device *, struct cfdata *, void *);
55 1.2 thorpej static void piixide_attach(struct device *, struct device *, void *);
56 1.1 bouyer
57 1.2 thorpej static const struct pciide_product_desc pciide_intel_products[] = {
58 1.1 bouyer { PCI_PRODUCT_INTEL_82092AA,
59 1.1 bouyer 0,
60 1.1 bouyer "Intel 82092AA IDE controller",
61 1.1 bouyer default_chip_map,
62 1.1 bouyer },
63 1.1 bouyer { PCI_PRODUCT_INTEL_82371FB_IDE,
64 1.1 bouyer 0,
65 1.1 bouyer "Intel 82371FB IDE controller (PIIX)",
66 1.1 bouyer piix_chip_map,
67 1.1 bouyer },
68 1.1 bouyer { PCI_PRODUCT_INTEL_82371SB_IDE,
69 1.1 bouyer 0,
70 1.1 bouyer "Intel 82371SB IDE Interface (PIIX3)",
71 1.1 bouyer piix_chip_map,
72 1.1 bouyer },
73 1.1 bouyer { PCI_PRODUCT_INTEL_82371AB_IDE,
74 1.1 bouyer 0,
75 1.1 bouyer "Intel 82371AB IDE controller (PIIX4)",
76 1.1 bouyer piix_chip_map,
77 1.1 bouyer },
78 1.1 bouyer { PCI_PRODUCT_INTEL_82440MX_IDE,
79 1.1 bouyer 0,
80 1.1 bouyer "Intel 82440MX IDE controller",
81 1.1 bouyer piix_chip_map
82 1.1 bouyer },
83 1.1 bouyer { PCI_PRODUCT_INTEL_82801AA_IDE,
84 1.1 bouyer 0,
85 1.1 bouyer "Intel 82801AA IDE Controller (ICH)",
86 1.1 bouyer piix_chip_map,
87 1.1 bouyer },
88 1.1 bouyer { PCI_PRODUCT_INTEL_82801AB_IDE,
89 1.1 bouyer 0,
90 1.1 bouyer "Intel 82801AB IDE Controller (ICH0)",
91 1.1 bouyer piix_chip_map,
92 1.1 bouyer },
93 1.1 bouyer { PCI_PRODUCT_INTEL_82801BA_IDE,
94 1.1 bouyer 0,
95 1.1 bouyer "Intel 82801BA IDE Controller (ICH2)",
96 1.1 bouyer piix_chip_map,
97 1.1 bouyer },
98 1.1 bouyer { PCI_PRODUCT_INTEL_82801BAM_IDE,
99 1.1 bouyer 0,
100 1.1 bouyer "Intel 82801BAM IDE Controller (ICH2-M)",
101 1.1 bouyer piix_chip_map,
102 1.1 bouyer },
103 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_1,
104 1.1 bouyer 0,
105 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
106 1.1 bouyer piix_chip_map,
107 1.1 bouyer },
108 1.1 bouyer { PCI_PRODUCT_INTEL_82801CA_IDE_2,
109 1.1 bouyer 0,
110 1.1 bouyer "Intel 82801CA IDE Controller (ICH3)",
111 1.1 bouyer piix_chip_map,
112 1.1 bouyer },
113 1.1 bouyer { PCI_PRODUCT_INTEL_82801DB_IDE,
114 1.1 bouyer 0,
115 1.1 bouyer "Intel 82801DB IDE Controller (ICH4)",
116 1.1 bouyer piix_chip_map,
117 1.1 bouyer },
118 1.1 bouyer { PCI_PRODUCT_INTEL_82801DBM_IDE,
119 1.1 bouyer 0,
120 1.1 bouyer "Intel 82801DBM IDE Controller (ICH4-M)",
121 1.1 bouyer piix_chip_map,
122 1.1 bouyer },
123 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_IDE,
124 1.1 bouyer 0,
125 1.1 bouyer "Intel 82801EB IDE Controller (ICH5)",
126 1.1 bouyer piix_chip_map,
127 1.1 bouyer },
128 1.1 bouyer { PCI_PRODUCT_INTEL_82801EB_SATA,
129 1.1 bouyer 0,
130 1.1 bouyer "Intel 82801EB Serial ATA Controller",
131 1.5 bouyer piixsata_chip_map,
132 1.4 bouyer },
133 1.4 bouyer { PCI_PRODUCT_INTEL_82801ER_SATA,
134 1.4 bouyer 0,
135 1.4 bouyer "Intel 82801ER Serial ATA/Raid Controller",
136 1.5 bouyer piixsata_chip_map,
137 1.1 bouyer },
138 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_IDE,
139 1.9 thorpej 0,
140 1.9 thorpej "Intel 6300ESB IDE Controller (ICH5)",
141 1.9 thorpej piix_chip_map,
142 1.9 thorpej },
143 1.9 thorpej { PCI_PRODUCT_INTEL_6300ESB_SATA,
144 1.9 thorpej 0,
145 1.9 thorpej "Intel 6300ESB Serial ATA Controller",
146 1.9 thorpej piixsata_chip_map,
147 1.9 thorpej },
148 1.22 briggs { PCI_PRODUCT_INTEL_6300ESB_RAID,
149 1.22 briggs 0,
150 1.22 briggs "Intel 6300ESB Serial ATA/RAID Controller",
151 1.22 briggs piixsata_chip_map,
152 1.22 briggs },
153 1.17 cube { PCI_PRODUCT_INTEL_82801FB_IDE,
154 1.17 cube 0,
155 1.17 cube "Intel 82801FB IDE Controller (ICH6)",
156 1.17 cube piix_chip_map,
157 1.17 cube },
158 1.16 cube { PCI_PRODUCT_INTEL_82801FB_SATA,
159 1.16 cube 0,
160 1.16 cube "Intel 82801FB Serial ATA/Raid Controller",
161 1.16 cube piixsata_chip_map,
162 1.16 cube },
163 1.16 cube { PCI_PRODUCT_INTEL_82801FR_SATA,
164 1.16 cube 0,
165 1.16 cube "Intel 82801FR Serial ATA/Raid Controller",
166 1.16 cube piixsata_chip_map,
167 1.16 cube },
168 1.21 bouyer { PCI_PRODUCT_INTEL_82801FBM_SATA,
169 1.21 bouyer 0,
170 1.21 bouyer "Intel 82801FBM Serial ATA Controller (ICH6)",
171 1.21 bouyer piixsata_chip_map,
172 1.21 bouyer },
173 1.23 tron { PCI_PRODUCT_INTEL_82801G_IDE,
174 1.23 tron 0,
175 1.23 tron "Intel 82801GB/GR IDE Controller (ICH7)",
176 1.23 tron piix_chip_map,
177 1.23 tron },
178 1.23 tron { PCI_PRODUCT_INTEL_82801G_SATA,
179 1.23 tron 0,
180 1.23 tron "Intel 82801GB/GR Serial ATA/Raid Controller (ICH7)",
181 1.23 tron piixsata_chip_map,
182 1.23 tron },
183 1.26 markd { PCI_PRODUCT_INTEL_82801GBM_SATA,
184 1.26 markd 0,
185 1.26 markd "Intel 82801GBM/GHM Serial ATA Controller (ICH7)",
186 1.26 markd piixsata_chip_map,
187 1.26 markd },
188 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_1,
189 1.29 xtraeme 0,
190 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
191 1.29 xtraeme piixsata_chip_map,
192 1.29 xtraeme },
193 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_RAID,
194 1.29 xtraeme 0,
195 1.29 xtraeme "Intel 82801H Serial ATA RAID Controller (ICH8)",
196 1.29 xtraeme piixsata_chip_map,
197 1.29 xtraeme },
198 1.29 xtraeme { PCI_PRODUCT_INTEL_82801H_SATA_2,
199 1.29 xtraeme 0,
200 1.29 xtraeme "Intel 82801H Serial ATA Controller (ICH8)",
201 1.29 xtraeme piixsata_chip_map,
202 1.29 xtraeme },
203 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_1,
204 1.29 xtraeme 0,
205 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
206 1.29 xtraeme piixsata_chip_map,
207 1.29 xtraeme },
208 1.29 xtraeme { PCI_PRODUCT_INTEL_82801HBM_SATA_2,
209 1.29 xtraeme 0,
210 1.29 xtraeme "Intel 82801HBM Serial ATA Controller (ICH8M)",
211 1.29 xtraeme piixsata_chip_map,
212 1.29 xtraeme },
213 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_IDE,
214 1.28 cube 0,
215 1.28 cube "Intel 631xESB/632xESB IDE Controller",
216 1.28 cube piix_chip_map,
217 1.28 cube },
218 1.28 cube { PCI_PRODUCT_INTEL_63XXESB_SATA,
219 1.28 cube 0,
220 1.28 cube "Intel 631xESB/632xESB Serial ATA Controller",
221 1.28 cube piixsata_chip_map,
222 1.28 cube },
223 1.1 bouyer { 0,
224 1.1 bouyer 0,
225 1.1 bouyer NULL,
226 1.1 bouyer NULL
227 1.1 bouyer }
228 1.1 bouyer };
229 1.1 bouyer
230 1.1 bouyer CFATTACH_DECL(piixide, sizeof(struct pciide_softc),
231 1.1 bouyer piixide_match, piixide_attach, NULL, NULL);
232 1.1 bouyer
233 1.2 thorpej static int
234 1.33 christos piixide_match(struct device *parent, struct cfdata *match,
235 1.31 christos void *aux)
236 1.1 bouyer {
237 1.1 bouyer struct pci_attach_args *pa = aux;
238 1.1 bouyer
239 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_INTEL) {
240 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
241 1.1 bouyer return (2);
242 1.1 bouyer }
243 1.1 bouyer return (0);
244 1.1 bouyer }
245 1.1 bouyer
246 1.2 thorpej static void
247 1.33 christos piixide_attach(struct device *parent, struct device *self, void *aux)
248 1.1 bouyer {
249 1.1 bouyer struct pci_attach_args *pa = aux;
250 1.1 bouyer struct pciide_softc *sc = (struct pciide_softc *)self;
251 1.37.14.1 jmcneill pnp_status_t status;
252 1.1 bouyer
253 1.1 bouyer pciide_common_attach(sc, pa,
254 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_intel_products));
255 1.1 bouyer
256 1.37.14.1 jmcneill /* Setup our power handler */
257 1.37.14.1 jmcneill status = pnp_register(self, piixide_power);
258 1.37.14.1 jmcneill if (status != PNP_STATUS_SUCCESS)
259 1.37.14.1 jmcneill aprint_error("%s: couldn't establish power handler\n",
260 1.37.14.1 jmcneill device_xname(self));
261 1.37.14.1 jmcneill }
262 1.37.14.1 jmcneill
263 1.37.14.1 jmcneill static pnp_status_t
264 1.37.14.1 jmcneill piixide_power(device_t dv, pnp_request_t req, void *aux)
265 1.37.14.1 jmcneill {
266 1.37.14.1 jmcneill struct pciide_softc *sc = (struct pciide_softc *)dv;
267 1.37.14.1 jmcneill pnp_state_t *state;
268 1.37.14.1 jmcneill pnp_capabilities_t *caps;
269 1.37.14.1 jmcneill pcireg_t val;
270 1.37.14.1 jmcneill int off;
271 1.37.14.1 jmcneill
272 1.37.14.1 jmcneill switch (req) {
273 1.37.14.1 jmcneill case PNP_REQUEST_GET_CAPABILITIES:
274 1.37.14.1 jmcneill caps = (pnp_capabilities_t *)aux;
275 1.37.14.1 jmcneill pci_get_capability(sc->sc_pc, sc->sc_tag,
276 1.37.14.1 jmcneill PCI_CAP_PWRMGMT, &off, &val);
277 1.37.14.1 jmcneill caps->state = pci_pnp_capabilities(val);
278 1.37.14.1 jmcneill caps->state |= PNP_STATE_D0 | PNP_STATE_D3;
279 1.37.14.1 jmcneill break;
280 1.37.14.1 jmcneill case PNP_REQUEST_GET_STATE:
281 1.37.14.1 jmcneill state = (pnp_state_t *)aux;
282 1.37.14.1 jmcneill if (pci_get_powerstate(sc->sc_pc, sc->sc_tag, &val) != 0)
283 1.37.14.1 jmcneill *state = PNP_STATE_D0;
284 1.37.14.1 jmcneill else
285 1.37.14.1 jmcneill *state = pci_pnp_powerstate(val);
286 1.37.14.1 jmcneill break;
287 1.37.14.1 jmcneill case PNP_REQUEST_SET_STATE:
288 1.37.14.1 jmcneill state = (pnp_state_t *)aux;
289 1.18 jmcneill
290 1.37.14.1 jmcneill switch (*state) {
291 1.37.14.1 jmcneill case PNP_STATE_D3:
292 1.37.14.1 jmcneill val = PCI_PMCSR_STATE_D3;
293 1.37.14.1 jmcneill pci_conf_capture(sc->sc_pc, sc->sc_tag,
294 1.37.14.1 jmcneill &sc->sc_pciconf);
295 1.37.14.1 jmcneill sc->sc_idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
296 1.37.14.1 jmcneill PIIX_IDETIM);
297 1.37.14.1 jmcneill sc->sc_udmatim = pci_conf_read(sc->sc_pc, sc->sc_tag,
298 1.37.14.1 jmcneill PIIX_UDMATIM);
299 1.37.14.1 jmcneill break;
300 1.37.14.1 jmcneill case PNP_STATE_D0:
301 1.37.14.1 jmcneill val = PCI_PMCSR_STATE_D0;
302 1.37.14.1 jmcneill break;
303 1.37.14.1 jmcneill default:
304 1.37.14.1 jmcneill return PNP_STATUS_UNSUPPORTED;
305 1.37.14.1 jmcneill }
306 1.18 jmcneill
307 1.37.14.1 jmcneill (void)pci_set_powerstate(sc->sc_pc, sc->sc_tag, val);
308 1.37.14.1 jmcneill
309 1.37.14.1 jmcneill if (*state != PNP_STATE_D0)
310 1.37.14.1 jmcneill break;
311 1.37.14.1 jmcneill
312 1.37.14.1 jmcneill pci_conf_restore(sc->sc_pc, sc->sc_tag,
313 1.37.14.1 jmcneill &sc->sc_pciconf);
314 1.27 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
315 1.27 jmcneill sc->sc_idetim);
316 1.27 jmcneill pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMATIM,
317 1.27 jmcneill sc->sc_udmatim);
318 1.18 jmcneill break;
319 1.37.14.1 jmcneill default:
320 1.37.14.1 jmcneill return PNP_STATUS_UNSUPPORTED;
321 1.18 jmcneill }
322 1.18 jmcneill
323 1.37.14.1 jmcneill return PNP_STATUS_SUCCESS;
324 1.1 bouyer }
325 1.1 bouyer
326 1.2 thorpej static void
327 1.2 thorpej piix_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
328 1.1 bouyer {
329 1.1 bouyer struct pciide_channel *cp;
330 1.1 bouyer int channel;
331 1.1 bouyer u_int32_t idetim;
332 1.1 bouyer bus_size_t cmdsize, ctlsize;
333 1.24 bouyer pcireg_t interface = PCI_INTERFACE(pa->pa_class);
334 1.1 bouyer
335 1.1 bouyer if (pciide_chipen(sc, pa) == 0)
336 1.1 bouyer return;
337 1.1 bouyer
338 1.36 ad aprint_verbose("%s: bus-master DMA support present",
339 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
340 1.1 bouyer pciide_mapreg_dma(sc, pa);
341 1.36 ad aprint_verbose("\n");
342 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
343 1.1 bouyer if (sc->sc_dma_ok) {
344 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
345 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
346 1.37 itohy /* Do all revisions require DMA alignment workaround? */
347 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
348 1.1 bouyer switch(sc->sc_pp->ide_product) {
349 1.1 bouyer case PCI_PRODUCT_INTEL_82371AB_IDE:
350 1.1 bouyer case PCI_PRODUCT_INTEL_82440MX_IDE:
351 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
352 1.1 bouyer case PCI_PRODUCT_INTEL_82801AB_IDE:
353 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
354 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
355 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
356 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
357 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
358 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
359 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
360 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
361 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
362 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
363 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
364 1.1 bouyer }
365 1.1 bouyer }
366 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
367 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
368 1.1 bouyer switch(sc->sc_pp->ide_product) {
369 1.1 bouyer case PCI_PRODUCT_INTEL_82801AA_IDE:
370 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
371 1.1 bouyer break;
372 1.1 bouyer case PCI_PRODUCT_INTEL_82801BA_IDE:
373 1.1 bouyer case PCI_PRODUCT_INTEL_82801BAM_IDE:
374 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_1:
375 1.1 bouyer case PCI_PRODUCT_INTEL_82801CA_IDE_2:
376 1.1 bouyer case PCI_PRODUCT_INTEL_82801DB_IDE:
377 1.1 bouyer case PCI_PRODUCT_INTEL_82801DBM_IDE:
378 1.1 bouyer case PCI_PRODUCT_INTEL_82801EB_IDE:
379 1.9 thorpej case PCI_PRODUCT_INTEL_6300ESB_IDE:
380 1.17 cube case PCI_PRODUCT_INTEL_82801FB_IDE:
381 1.23 tron case PCI_PRODUCT_INTEL_82801G_IDE:
382 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
383 1.1 bouyer break;
384 1.1 bouyer default:
385 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 2;
386 1.1 bouyer }
387 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82371FB_IDE)
388 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix_setup_channel;
389 1.1 bouyer else
390 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = piix3_4_setup_channel;
391 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
392 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
393 1.1 bouyer
394 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: old idetim=0x%x",
395 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
396 1.1 bouyer DEBUG_PROBE);
397 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
398 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
399 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
400 1.1 bouyer DEBUG_PROBE);
401 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
402 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
403 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
404 1.1 bouyer DEBUG_PROBE);
405 1.1 bouyer }
406 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
407 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
408 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
409 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
410 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
411 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
412 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
413 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
414 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
415 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
416 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
417 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
418 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
419 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
420 1.1 bouyer DEBUG_PROBE);
421 1.1 bouyer }
422 1.1 bouyer
423 1.1 bouyer }
424 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
425 1.1 bouyer
426 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
427 1.12 thorpej
428 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
429 1.14 thorpej channel++) {
430 1.1 bouyer cp = &sc->pciide_channels[channel];
431 1.24 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
432 1.1 bouyer continue;
433 1.1 bouyer idetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
434 1.1 bouyer if ((PIIX_IDETIM_READ(idetim, channel) &
435 1.1 bouyer PIIX_IDETIM_IDE) == 0) {
436 1.1 bouyer #if 1
437 1.1 bouyer aprint_normal("%s: %s channel ignored (disabled)\n",
438 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
439 1.12 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED;
440 1.1 bouyer continue;
441 1.1 bouyer #else
442 1.1 bouyer pcireg_t interface;
443 1.1 bouyer
444 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
445 1.1 bouyer channel);
446 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM,
447 1.1 bouyer idetim);
448 1.1 bouyer interface = PCI_INTERFACE(pci_conf_read(sc->sc_pc,
449 1.1 bouyer sc->sc_tag, PCI_CLASS_REG));
450 1.1 bouyer aprint_normal("channel %d idetim=%08x interface=%02x\n",
451 1.1 bouyer channel, idetim, interface);
452 1.1 bouyer #endif
453 1.1 bouyer }
454 1.24 bouyer pciide_mapchan(pa, cp, interface,
455 1.24 bouyer &cmdsize, &ctlsize, pciide_pci_intr);
456 1.1 bouyer }
457 1.1 bouyer
458 1.11 thorpej ATADEBUG_PRINT(("piix_setup_chip: idetim=0x%x",
459 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM)),
460 1.1 bouyer DEBUG_PROBE);
461 1.1 bouyer if (sc->sc_pp->ide_product != PCI_PRODUCT_INTEL_82371FB_IDE) {
462 1.11 thorpej ATADEBUG_PRINT((", sidetim=0x%x",
463 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM)),
464 1.1 bouyer DEBUG_PROBE);
465 1.14 thorpej if (sc->sc_wdcdev.sc_atac.atac_cap & ATAC_CAP_UDMA) {
466 1.11 thorpej ATADEBUG_PRINT((", udamreg 0x%x",
467 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG)),
468 1.1 bouyer DEBUG_PROBE);
469 1.1 bouyer }
470 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
471 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
472 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
473 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
474 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
475 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
476 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
477 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
478 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
479 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
480 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
481 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
482 1.11 thorpej ATADEBUG_PRINT((", IDE_CONTROL 0x%x",
483 1.1 bouyer pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG)),
484 1.1 bouyer DEBUG_PROBE);
485 1.1 bouyer }
486 1.1 bouyer }
487 1.11 thorpej ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
488 1.1 bouyer }
489 1.1 bouyer
490 1.2 thorpej static void
491 1.12 thorpej piix_setup_channel(struct ata_channel *chp)
492 1.1 bouyer {
493 1.1 bouyer u_int8_t mode[2], drive;
494 1.1 bouyer u_int32_t oidetim, idetim, idedma_ctl;
495 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
496 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
497 1.12 thorpej struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
498 1.1 bouyer
499 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
500 1.8 thorpej idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, chp->ch_channel);
501 1.1 bouyer idedma_ctl = 0;
502 1.1 bouyer
503 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
504 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE,
505 1.8 thorpej chp->ch_channel);
506 1.1 bouyer
507 1.1 bouyer /* setup DMA */
508 1.1 bouyer pciide_channel_dma_setup(cp);
509 1.1 bouyer
510 1.1 bouyer /*
511 1.1 bouyer * Here we have to mess up with drives mode: PIIX can't have
512 1.1 bouyer * different timings for master and slave drives.
513 1.1 bouyer * We need to find the best combination.
514 1.1 bouyer */
515 1.1 bouyer
516 1.1 bouyer /* If both drives supports DMA, take the lower mode */
517 1.1 bouyer if ((drvp[0].drive_flags & DRIVE_DMA) &&
518 1.1 bouyer (drvp[1].drive_flags & DRIVE_DMA)) {
519 1.1 bouyer mode[0] = mode[1] =
520 1.1 bouyer min(drvp[0].DMA_mode, drvp[1].DMA_mode);
521 1.1 bouyer drvp[0].DMA_mode = mode[0];
522 1.1 bouyer drvp[1].DMA_mode = mode[1];
523 1.1 bouyer goto ok;
524 1.1 bouyer }
525 1.1 bouyer /*
526 1.1 bouyer * If only one drive supports DMA, use its mode, and
527 1.1 bouyer * put the other one in PIO mode 0 if mode not compatible
528 1.1 bouyer */
529 1.1 bouyer if (drvp[0].drive_flags & DRIVE_DMA) {
530 1.1 bouyer mode[0] = drvp[0].DMA_mode;
531 1.1 bouyer mode[1] = drvp[1].PIO_mode;
532 1.1 bouyer if (piix_isp_pio[mode[1]] != piix_isp_dma[mode[0]] ||
533 1.1 bouyer piix_rtc_pio[mode[1]] != piix_rtc_dma[mode[0]])
534 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
535 1.1 bouyer goto ok;
536 1.1 bouyer }
537 1.1 bouyer if (drvp[1].drive_flags & DRIVE_DMA) {
538 1.1 bouyer mode[1] = drvp[1].DMA_mode;
539 1.1 bouyer mode[0] = drvp[0].PIO_mode;
540 1.1 bouyer if (piix_isp_pio[mode[0]] != piix_isp_dma[mode[1]] ||
541 1.1 bouyer piix_rtc_pio[mode[0]] != piix_rtc_dma[mode[1]])
542 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
543 1.1 bouyer goto ok;
544 1.1 bouyer }
545 1.1 bouyer /*
546 1.1 bouyer * If both drives are not DMA, takes the lower mode, unless
547 1.1 bouyer * one of them is PIO mode < 2
548 1.1 bouyer */
549 1.1 bouyer if (drvp[0].PIO_mode < 2) {
550 1.1 bouyer mode[0] = drvp[0].PIO_mode = 0;
551 1.1 bouyer mode[1] = drvp[1].PIO_mode;
552 1.1 bouyer } else if (drvp[1].PIO_mode < 2) {
553 1.1 bouyer mode[1] = drvp[1].PIO_mode = 0;
554 1.1 bouyer mode[0] = drvp[0].PIO_mode;
555 1.1 bouyer } else {
556 1.1 bouyer mode[0] = mode[1] =
557 1.1 bouyer min(drvp[1].PIO_mode, drvp[0].PIO_mode);
558 1.1 bouyer drvp[0].PIO_mode = mode[0];
559 1.1 bouyer drvp[1].PIO_mode = mode[1];
560 1.1 bouyer }
561 1.1 bouyer ok: /* The modes are setup */
562 1.1 bouyer for (drive = 0; drive < 2; drive++) {
563 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA) {
564 1.1 bouyer idetim |= piix_setup_idetim_timings(
565 1.8 thorpej mode[drive], 1, chp->ch_channel);
566 1.1 bouyer goto end;
567 1.1 bouyer }
568 1.1 bouyer }
569 1.1 bouyer /* If we are there, none of the drives are DMA */
570 1.1 bouyer if (mode[0] >= 2)
571 1.1 bouyer idetim |= piix_setup_idetim_timings(
572 1.8 thorpej mode[0], 0, chp->ch_channel);
573 1.19 perry else
574 1.1 bouyer idetim |= piix_setup_idetim_timings(
575 1.8 thorpej mode[1], 0, chp->ch_channel);
576 1.1 bouyer end: /*
577 1.1 bouyer * timing mode is now set up in the controller. Enable
578 1.1 bouyer * it per-drive
579 1.1 bouyer */
580 1.1 bouyer for (drive = 0; drive < 2; drive++) {
581 1.1 bouyer /* If no drive, skip */
582 1.1 bouyer if ((drvp[drive].drive_flags & DRIVE) == 0)
583 1.1 bouyer continue;
584 1.1 bouyer idetim |= piix_setup_idetim_drvs(&drvp[drive]);
585 1.1 bouyer if (drvp[drive].drive_flags & DRIVE_DMA)
586 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
587 1.1 bouyer }
588 1.1 bouyer if (idedma_ctl != 0) {
589 1.1 bouyer /* Add software bits in status register */
590 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
591 1.1 bouyer idedma_ctl);
592 1.1 bouyer }
593 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
594 1.1 bouyer }
595 1.1 bouyer
596 1.2 thorpej static void
597 1.12 thorpej piix3_4_setup_channel(struct ata_channel *chp)
598 1.1 bouyer {
599 1.1 bouyer struct ata_drive_datas *drvp;
600 1.1 bouyer u_int32_t oidetim, idetim, sidetim, udmareg, ideconf, idedma_ctl;
601 1.13 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
602 1.13 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
603 1.8 thorpej struct wdc_softc *wdc = &sc->sc_wdcdev;
604 1.15 thorpej int drive, s;
605 1.8 thorpej int channel = chp->ch_channel;
606 1.1 bouyer
607 1.1 bouyer oidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_IDETIM);
608 1.1 bouyer sidetim = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM);
609 1.1 bouyer udmareg = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG);
610 1.1 bouyer ideconf = pci_conf_read(sc->sc_pc, sc->sc_tag, PIIX_CONFIG);
611 1.1 bouyer idetim = PIIX_IDETIM_CLEAR(oidetim, 0xffff, channel);
612 1.1 bouyer sidetim &= ~(PIIX_SIDETIM_ISP_MASK(channel) |
613 1.1 bouyer PIIX_SIDETIM_RTC_MASK(channel));
614 1.1 bouyer idedma_ctl = 0;
615 1.1 bouyer
616 1.1 bouyer /* set up new idetim: Enable IDE registers decode */
617 1.1 bouyer idetim = PIIX_IDETIM_SET(idetim, PIIX_IDETIM_IDE, channel);
618 1.1 bouyer
619 1.1 bouyer /* setup DMA if needed */
620 1.1 bouyer pciide_channel_dma_setup(cp);
621 1.1 bouyer
622 1.1 bouyer for (drive = 0; drive < 2; drive++) {
623 1.1 bouyer udmareg &= ~(PIIX_UDMACTL_DRV_EN(channel, drive) |
624 1.1 bouyer PIIX_UDMATIM_SET(0x3, channel, drive));
625 1.1 bouyer drvp = &chp->ch_drive[drive];
626 1.1 bouyer /* If no drive, skip */
627 1.1 bouyer if ((drvp->drive_flags & DRIVE) == 0)
628 1.1 bouyer continue;
629 1.1 bouyer if (((drvp->drive_flags & DRIVE_DMA) == 0 &&
630 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA) == 0))
631 1.1 bouyer goto pio;
632 1.1 bouyer
633 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE ||
634 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AB_IDE ||
635 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
636 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
637 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
638 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
639 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
640 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
641 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
642 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
643 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
644 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
645 1.1 bouyer ideconf |= PIIX_CONFIG_PINGPONG;
646 1.1 bouyer }
647 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BA_IDE ||
648 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801BAM_IDE ||
649 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_1 ||
650 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801CA_IDE_2 ||
651 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DB_IDE ||
652 1.1 bouyer sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801DBM_IDE ||
653 1.9 thorpej sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801EB_IDE ||
654 1.17 cube sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801FB_IDE ||
655 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_6300ESB_IDE ||
656 1.23 tron sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801G_IDE) {
657 1.1 bouyer /* setup Ultra/100 */
658 1.1 bouyer if (drvp->UDMA_mode > 2 &&
659 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
660 1.1 bouyer drvp->UDMA_mode = 2;
661 1.1 bouyer if (drvp->UDMA_mode > 4) {
662 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA100(channel, drive);
663 1.1 bouyer } else {
664 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA100(channel, drive);
665 1.1 bouyer if (drvp->UDMA_mode > 2) {
666 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel,
667 1.1 bouyer drive);
668 1.1 bouyer } else {
669 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel,
670 1.1 bouyer drive);
671 1.1 bouyer }
672 1.1 bouyer }
673 1.1 bouyer }
674 1.1 bouyer if (sc->sc_pp->ide_product == PCI_PRODUCT_INTEL_82801AA_IDE) {
675 1.1 bouyer /* setup Ultra/66 */
676 1.1 bouyer if (drvp->UDMA_mode > 2 &&
677 1.1 bouyer (ideconf & PIIX_CONFIG_CR(channel, drive)) == 0)
678 1.1 bouyer drvp->UDMA_mode = 2;
679 1.1 bouyer if (drvp->UDMA_mode > 2)
680 1.1 bouyer ideconf |= PIIX_CONFIG_UDMA66(channel, drive);
681 1.1 bouyer else
682 1.1 bouyer ideconf &= ~PIIX_CONFIG_UDMA66(channel, drive);
683 1.1 bouyer }
684 1.14 thorpej if ((wdc->sc_atac.atac_cap & ATAC_CAP_UDMA) &&
685 1.1 bouyer (drvp->drive_flags & DRIVE_UDMA)) {
686 1.1 bouyer /* use Ultra/DMA */
687 1.15 thorpej s = splbio();
688 1.1 bouyer drvp->drive_flags &= ~DRIVE_DMA;
689 1.15 thorpej splx(s);
690 1.1 bouyer udmareg |= PIIX_UDMACTL_DRV_EN( channel, drive);
691 1.1 bouyer udmareg |= PIIX_UDMATIM_SET(
692 1.1 bouyer piix4_sct_udma[drvp->UDMA_mode], channel, drive);
693 1.1 bouyer } else {
694 1.1 bouyer /* use Multiword DMA */
695 1.15 thorpej s = splbio();
696 1.1 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
697 1.15 thorpej splx(s);
698 1.1 bouyer if (drive == 0) {
699 1.1 bouyer idetim |= piix_setup_idetim_timings(
700 1.1 bouyer drvp->DMA_mode, 1, channel);
701 1.1 bouyer } else {
702 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
703 1.1 bouyer drvp->DMA_mode, 1, channel);
704 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
705 1.1 bouyer PIIX_IDETIM_SITRE, channel);
706 1.1 bouyer }
707 1.1 bouyer }
708 1.1 bouyer idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
709 1.19 perry
710 1.1 bouyer pio: /* use PIO mode */
711 1.1 bouyer idetim |= piix_setup_idetim_drvs(drvp);
712 1.1 bouyer if (drive == 0) {
713 1.1 bouyer idetim |= piix_setup_idetim_timings(
714 1.1 bouyer drvp->PIO_mode, 0, channel);
715 1.1 bouyer } else {
716 1.1 bouyer sidetim |= piix_setup_sidetim_timings(
717 1.1 bouyer drvp->PIO_mode, 0, channel);
718 1.1 bouyer idetim =PIIX_IDETIM_SET(idetim,
719 1.1 bouyer PIIX_IDETIM_SITRE, channel);
720 1.1 bouyer }
721 1.1 bouyer }
722 1.1 bouyer if (idedma_ctl != 0) {
723 1.1 bouyer /* Add software bits in status register */
724 1.3 fvdl bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
725 1.1 bouyer idedma_ctl);
726 1.1 bouyer }
727 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_IDETIM, idetim);
728 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_SIDETIM, sidetim);
729 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_UDMAREG, udmareg);
730 1.1 bouyer pci_conf_write(sc->sc_pc, sc->sc_tag, PIIX_CONFIG, ideconf);
731 1.1 bouyer }
732 1.1 bouyer
733 1.1 bouyer
734 1.1 bouyer /* setup ISP and RTC fields, based on mode */
735 1.1 bouyer static u_int32_t
736 1.1 bouyer piix_setup_idetim_timings(mode, dma, channel)
737 1.1 bouyer u_int8_t mode;
738 1.1 bouyer u_int8_t dma;
739 1.1 bouyer u_int8_t channel;
740 1.1 bouyer {
741 1.19 perry
742 1.1 bouyer if (dma)
743 1.1 bouyer return PIIX_IDETIM_SET(0,
744 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_dma[mode]) |
745 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_dma[mode]),
746 1.1 bouyer channel);
747 1.19 perry else
748 1.1 bouyer return PIIX_IDETIM_SET(0,
749 1.19 perry PIIX_IDETIM_ISP_SET(piix_isp_pio[mode]) |
750 1.1 bouyer PIIX_IDETIM_RTC_SET(piix_rtc_pio[mode]),
751 1.1 bouyer channel);
752 1.1 bouyer }
753 1.1 bouyer
754 1.1 bouyer /* setup DTE, PPE, IE and TIME field based on PIO mode */
755 1.1 bouyer static u_int32_t
756 1.1 bouyer piix_setup_idetim_drvs(drvp)
757 1.1 bouyer struct ata_drive_datas *drvp;
758 1.1 bouyer {
759 1.1 bouyer u_int32_t ret = 0;
760 1.12 thorpej struct ata_channel *chp = drvp->chnl_softc;
761 1.8 thorpej u_int8_t channel = chp->ch_channel;
762 1.1 bouyer u_int8_t drive = drvp->drive;
763 1.1 bouyer
764 1.1 bouyer /*
765 1.34 wiz * If drive is using UDMA, timings setups are independent
766 1.1 bouyer * So just check DMA and PIO here.
767 1.1 bouyer */
768 1.1 bouyer if (drvp->drive_flags & DRIVE_DMA) {
769 1.1 bouyer /* if mode = DMA mode 0, use compatible timings */
770 1.1 bouyer if ((drvp->drive_flags & DRIVE_DMA) &&
771 1.1 bouyer drvp->DMA_mode == 0) {
772 1.1 bouyer drvp->PIO_mode = 0;
773 1.1 bouyer return ret;
774 1.1 bouyer }
775 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
776 1.1 bouyer /*
777 1.1 bouyer * PIO and DMA timings are the same, use fast timings for PIO
778 1.1 bouyer * too, else use compat timings.
779 1.1 bouyer */
780 1.1 bouyer if ((piix_isp_pio[drvp->PIO_mode] !=
781 1.1 bouyer piix_isp_dma[drvp->DMA_mode]) ||
782 1.1 bouyer (piix_rtc_pio[drvp->PIO_mode] !=
783 1.1 bouyer piix_rtc_dma[drvp->DMA_mode]))
784 1.1 bouyer drvp->PIO_mode = 0;
785 1.1 bouyer /* if PIO mode <= 2, use compat timings for PIO */
786 1.1 bouyer if (drvp->PIO_mode <= 2) {
787 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_DTE(drive),
788 1.1 bouyer channel);
789 1.1 bouyer return ret;
790 1.1 bouyer }
791 1.1 bouyer }
792 1.1 bouyer
793 1.1 bouyer /*
794 1.1 bouyer * Now setup PIO modes. If mode < 2, use compat timings.
795 1.1 bouyer * Else enable fast timings. Enable IORDY and prefetch/post
796 1.1 bouyer * if PIO mode >= 3.
797 1.1 bouyer */
798 1.1 bouyer
799 1.1 bouyer if (drvp->PIO_mode < 2)
800 1.1 bouyer return ret;
801 1.1 bouyer
802 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_TIME(drive), channel);
803 1.1 bouyer if (drvp->PIO_mode >= 3) {
804 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_IE(drive), channel);
805 1.1 bouyer ret = PIIX_IDETIM_SET(ret, PIIX_IDETIM_PPE(drive), channel);
806 1.1 bouyer }
807 1.1 bouyer return ret;
808 1.1 bouyer }
809 1.1 bouyer
810 1.1 bouyer /* setup values in SIDETIM registers, based on mode */
811 1.1 bouyer static u_int32_t
812 1.1 bouyer piix_setup_sidetim_timings(mode, dma, channel)
813 1.1 bouyer u_int8_t mode;
814 1.1 bouyer u_int8_t dma;
815 1.1 bouyer u_int8_t channel;
816 1.1 bouyer {
817 1.1 bouyer if (dma)
818 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_dma[mode], channel) |
819 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_dma[mode], channel);
820 1.19 perry else
821 1.1 bouyer return PIIX_SIDETIM_ISP_SET(piix_isp_pio[mode], channel) |
822 1.1 bouyer PIIX_SIDETIM_RTC_SET(piix_rtc_pio[mode], channel);
823 1.5 bouyer }
824 1.5 bouyer
825 1.5 bouyer static void
826 1.5 bouyer piixsata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
827 1.5 bouyer {
828 1.5 bouyer struct pciide_channel *cp;
829 1.5 bouyer bus_size_t cmdsize, ctlsize;
830 1.22 briggs pcireg_t interface, cmdsts;
831 1.35 cube int channel;
832 1.5 bouyer
833 1.5 bouyer if (pciide_chipen(sc, pa) == 0)
834 1.5 bouyer return;
835 1.5 bouyer
836 1.36 ad aprint_verbose("%s: bus-master DMA support present",
837 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
838 1.5 bouyer pciide_mapreg_dma(sc, pa);
839 1.36 ad aprint_verbose("\n");
840 1.1 bouyer
841 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
842 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
843 1.1 bouyer if (sc->sc_dma_ok) {
844 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
845 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack;
846 1.37 itohy /* Do all revisions require DMA alignment workaround? */
847 1.37 itohy sc->sc_wdcdev.dma_init = piix_dma_init;
848 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
849 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
850 1.1 bouyer }
851 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = sata_setup_channel;
852 1.1 bouyer
853 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
854 1.14 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
855 1.1 bouyer
856 1.22 briggs cmdsts = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
857 1.32 drochner cmdsts &= ~PCI_COMMAND_INTERRUPT_DISABLE;
858 1.22 briggs pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, cmdsts);
859 1.22 briggs
860 1.22 briggs if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
861 1.22 briggs PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
862 1.22 briggs sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_RAID;
863 1.22 briggs
864 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class);
865 1.29 xtraeme
866 1.12 thorpej wdc_allocate_regs(&sc->sc_wdcdev);
867 1.12 thorpej
868 1.14 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
869 1.14 thorpej channel++) {
870 1.1 bouyer cp = &sc->pciide_channels[channel];
871 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0)
872 1.1 bouyer continue;
873 1.1 bouyer pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
874 1.1 bouyer pciide_pci_intr);
875 1.1 bouyer }
876 1.1 bouyer }
877 1.37 itohy
878 1.37 itohy static int
879 1.37 itohy piix_dma_init(void *v, int channel, int drive, void *databuf,
880 1.37 itohy size_t datalen, int flags)
881 1.37 itohy {
882 1.37 itohy
883 1.37 itohy /* use PIO for unaligned transfer */
884 1.37 itohy if (((uintptr_t)databuf) & 0x1)
885 1.37 itohy return EINVAL;
886 1.37 itohy
887 1.37 itohy return pciide_dma_init(v, channel, drive, databuf, datalen, flags);
888 1.37 itohy }
889